

# CS 423 Operating System Design

https://cs423-uiuc.github.io

Tianyin Xu tyxu@illinois.edu

\* Thanks Adam Bates and Ram Alagappan for the slides.

#### Overview



#### Process concept

 A process is the OS abstraction for executing a program with limited privileges

Dual-mode operation: user vs. kernel

- Kernel-mode: execute with complete privileges
- User-mode: execute with fewer privileges

#### Safe control transfer

• How do we switch from one mode to the other?

#### Process Abstraction



<u>Process</u>: an instance of a program that runs with limited rights on the machine

- Thread: a sequence of instructions within a process
  - Potentially many threads per process (for now, assume 1:1)
- Address space: set of rights of a process
  - Memory that the process can access
  - Other permissions the process has (e.g., which system calls it can make, what files it can access)



How can we permit a process to execute with only limited privileges?



How can we implement execution with limited privilege?

- Execute each program instruction in a simulator
- If the instruction is permitted, do the instruction
- Otherwise, stop the process
- Basic model in Javascript and other interpreted languages



How can we implement execution with limited privilege?

- Execute each program instruction in a simulator
- If the instruction is permitted, do the instruction
- Otherwise, stop the process
- Basic model in Javascript and other interpreted languages

Ok... but how do we go faster?



How can we implement execution with limited privilege?

- Execute each program instruction in a simulator
- If the instruction is permitted, do the instruction
- Otherwise, stop the process
- Basic model in Javascript and other interpreted languages

#### Ok... but how do we go faster?

Run the unprivileged code directly on the CPU!

## A Model of a CPU



#### **Branch Address**



#### A CPU with Dual-Mode Operation



#### **Branch Address**



#### HW Support for Dual-Mode



#### Privileged instructions

- Available to kernel
- Not available to user code

#### Limits on memory accesses

- To prevent user code from overwriting the kernel
   Timer
  - To regain control from a user program in a loop

Safe way to switch from user mode to kernel mode, and vice versa

# Privileged Instructions



Examples?

What should happen if a user program attempts to execute a privileged instruction?

#### User->Kernel Switches



How/when do we switch from user to kernel mode?

- 1. Interrupts
  - Triggered by timer and I/O devices
- 2. Exceptions
  - Triggered by unexpected program behavior
  - Or malicious behavior!
- 3. System calls (aka protected procedure call)
  - Request by program for kernel to do some operation on its behalf
  - Only limited # of very carefully coded entry points

## Question



# How does the OS know when a process is in an infinite loop?

#### Hardware Timer



Hardware device that periodically interrupts the processor

- Returns control to the kernel handler
- Interrupt frequency set by the kernel Not by user code!
- Interrupts can be temporarily deferred
   Not by user code! Interrupt deferral crucial for implementing mutual exclusion

## Kernel->User Switches



How/when do we switch from kernel to user mode?

- 1. New process/new thread start
  - Jump to first instruction in program/thread
- 2. Return from interrupt, exception, system call
  - Resume suspended execution (return to PC)
- 3. Process/thread context switch
  - Resume some other process (return to PC)
- 4. User-level upcall (UNIX signal)
  - Asynchronous notification to user program



What is the CPU's behavior defined by at any given moment?



What is the CPU's behavior defined by at any given moment?



**Program instructions** 



What is the CPU's behavior defined by at any given moment?





What is the CPU's behavior defined by at any given moment?





What is the CPU's behavior defined by at any given moment?

Registers





#### What defines the STATE of the CPU?

Registers



## What's a 'real' CPU?



#### What's the STATE of a real CPU?

Registers







#### Process Control Block



The state for processes that are not running on the CPU are maintained in the Process Control Block (PCB) data structure





An alternate PCB diagram











Note: In **thread** context switches, heap is not switched!

**Load State** (Context)

























































# CTX Switch: Interrupt



What are some examples of context switches due to interrupts?

- Clock Interrupt: Task exceeds its time slice
- I/O Interrupt: Waiting processes may be preempted
- **Memory Fault:** CPU attempts to access a virtual memory address that is not in main memory. OS may resume execution of another process while retrieving the block, then moves process to ready state.

## Thread Context Switch





































### Scheduler





### Scheduler





#### Syscall

Must save callee registers and instruction pointer to resume after syscall Where are these saved?

**Kernel stack**: every process has its own kernel stack

#### **Operating System**

Hardware

Program
Process A

Run main() ... Call system call trap into OS

Handle the trap
Do work of syscall
return-from-trap

save regs(A) to k-stack(A) move to kernel mode jump to trap handler

Restore regs (from kstack) move to user mode jump to PC after trap

#### Syscall

How does the hardware know where to jump (i.e., trap handler location) !?

Solution: trap table and system call table

64 tells that this is syscall (other numbers for other exceptional events)

6 tells that this is a sys\_read

During boot time, OS "configures" the hardware to say where the trap handlers are located...

On trap, hardware simply jumps to this location

OS then knows this is a syscall, uses the syscall number to decide which particular syscall to invoke

```
// System call numbers
To call SYS read the instructions we used were
                                                #define SYS fork
                                                #define SYS exit
movl $6, %eax
                                                #define SYS wait
                                                                      3
int $64
                                                #define SYS pipe
To call SYS exec what will be the instructions?
                                                #define SYS write
                                                                      5
                                                #define SYS_read
                                                                      6
movl
           %eax
                                                #define SYS_close
int
                                                #define SYS kill
                                                                      8
                                                #define SYS exec
                                                #define SYS open
                                                                     10
```

#### TIMER-BASED INTERRUPTS

Option 2: Timer-based Multi-tasking

Guarantee OS can obtain control periodically

Enter OS by enabling periodic alarm clock

Hardware generates timer interrupt (CPU or separate chip)

Example: Every 10ms

Can user code turn off timer?

Hardware

Program Process A

timer interrupt save regs(A) to k-stack(A) move to kernel mode jump to trap handler

```
Handle the trap

Call switch() routine
save kernel regs(A) to proc-struct(A)
restore kernel regs(B) from proc-struct(B)
switch to k-stack(B)
return-from-trap (into B)
```

timer interrupt
save regs(A) to k-stack(A)
move to kernel mode
jump to trap handler

Note: difference b/w caller vs. callee-saved registers

```
Handle the trap
Call switch() routine
save kernel regs(A) to proc-struct(A)
restore kernel regs(B) from proc-struct(B)
switch to k-stack(B)
return-from-trap (into B)
```

timer interrupt save regs(A) to k-stack(A) move to kernel mode

restore regs(B) from k-stack(B) move to user mode jump to B's IP

```
Handle the trap

Call switch() routine

save kernel regs(A) to proc-struct(A)

restore kernel regs(B) from proc-struct(B)

switch to k-stack(B) —> this is the key point

return-from-trap (into B)
```

```
timer interrupt
save regs(A) to k-stack(A)
move to kernel mode
jump to trap handler

(B)
point
restore regs(B) from k-stack
```

restore regs(B) from k-stack(B) move to user mode jump to B's IP

#### xv6 Example

```
void
sched(void)
  int intena;
  struct proc *p = myproc();
  if(!holding(&ptable.lock))
    panic("sched ptable.lock");
  if(mycpu()->ncli != 1)
    panic("sched locks");
  if(p->state == RUNNING)
    panic("sched running");
  if(readeflags()&FL IF)
    panic("sched interruptible");
  intena = mycpu()->intena;
  swtch(&p->context, mycpu()->scheduler);
  mycpu()->intena = intena;
```

- Scheduler switches to user process in "scheduler" function
- User process switches to scheduler thread in the "sched" function

```
void
scheduler(void)
 struct proc *p;
 struct cpu *c = mycpu();
 c - > proc = 0;
 for(;;){
   // Enable interrupts on this processor.
   sti():
    // Loop over process table looking for process to run.
    acquire(&ptable.lock);
    for(p = ptable.proc; p < &ptable.proc[NPROC]; p++){</pre>
     if(p->state != RUNNABLE)
        continue;
      // Switch to chosen process. It is the process's job
     // to release ptable.lock and then reacquire it
     // before jumping back to us.
     c->proc = p;
     switchuvm(p):
      p->state = RUNNING;
      swtch(&(c->scheduler), p->context);
     switchkvm();
      // Process is done running for now.
     // It should have changed its p->state before coming back.
      c - > proc = 0;
    release(&ptable.lock);
```

#### Swtch() function

• What is on the k-stack of A when a process A has just invoked the swtch?

• What does swtch do?

What will swtch find on new kernel stack?

Where does it return to?

#### Swtch() function

•What is on the k-stack when a process A has just invoked the swtch?

Just the caller save registers of A, return address (eip) – where is this exactly?

What does swtch do?

Push remaining registers on old kernel stack (i.e., callee save registers or kernel registers of A)

Save pointer to this context into context structure pointer of old process (A)

Switch esp from old kernel stack (A k-stack) to new kernel stack (B k-stack)

ESP now points to saved context of new process (B k-stack)

Pop callee-save registers from new stack

Return (pops return address, caller save registers – hardware does this)

What will swtch find on new kernel stack?

Whatever was pushed when the new process gave up its CPU in the past

•Where does it return to?

We switched kernel stacks from old process to new process, CPU is now executing new process code, resuming where the process gave up its CPU by calling swtch in the past

#### Swtch impl in xv6

```
# void swtch(struct context *old, struct context *new);
# Save current register context in old
# and then load register context from new.
.globl swtch
swt.ch:
  # Save old registers
 mov1 4(%esp), %eax # put old ptr into eax
 popl 0 (%eax) # save the old IP
 movl %esp, 4(%eax) # and stack
 movl %ebx, 8(%eax) # and other registers
 mov1 %ecx, 12(%eax)
 movl %edx, 16(%eax)
 movl %esi, 20(%eax)
 movl %edi, 24(%eax)
 movl %ebp, 28(%eax)
  # Load new registers
 mov1 4(%esp), %eax # put new ptr into eax
 mov1 28(%eax), %ebp # restore other registers
 movl 24(%eax), %edi
 movl 20 (%eax), %esi
 movl 16(%eax), %edx
 movl 12 (%eax), %ecx
 movl 8 (%eax), %ebx
 movl 4(%eax), %esp # stack is switched here
 pushl 0(%eax) # return addr put in place
                    # finally return into new ctxt
 ret
```