# LogiCORE™ IP Virtex®-6 FPGA GTX Transceiver Wizard v1.8

User Guide

UG516 (v1.8) December 14, 2010





Xilinx is providing this product documentation, hereinafter "Information," to you "AS IS" with no warranty of any kind, express or implied. Xilinx makes no representation that the Information, or any particular implementation thereof, is free from any claims of infringement. You are responsible for obtaining any rights you may require for any implementation based on the Information. All specifications are subject to change without notice.

XILINX EXPRESSLY DISCLAIMS ANY WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE INFORMATION OR ANY IMPLEMENTATION BASED THEREON, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF INFRINGEMENT AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE.

Except as stated herein, none of the Information may be copied, reproduced, distributed, republished, downloaded, displayed, posted, or transmitted in any form or by any means including, but not limited to, electronic, mechanical, photocopying, recording, or otherwise, without the prior written consent of Xilinx.

© Copyright 2009- 2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners. CPRI is a trademark of Siemens AG. PCI, PCI-SIG, PCI EXPRESS, PCIE, PCI-X, PCI HOT PLUG, MINI PCI, EXPRESSMODULE, and the PCI, PCI-X, PCI HOT PLUG, and MINI PC design marks are trademarks, registered trademarks, and/or service marks of PCI-SIG. All other trademarks are the property of their respective owners.

## **Revision History**

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 06/24/09 | 1.2     | Initial Xilinx release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 09/16/09 | 1.3     | Tools and Wizard updates. Added support for the Virtex-6 HXT family. Added Chapter 4, Quick Start Example Design and renumbered Chapter 5, Detailed Example Design.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12/02/09 | 1.4     | Tools and Wizard updates. Added support for Virtex-6 Lower Power family. Added Recommended Design Experience in Chapter 1. Replaced Appendix A: References with Related Xilinx Documents in Chapter 1. Updated Table 3-18.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 04/19/10 | 1.5     | Tools and Wizard updates. Added CXT support. Added REFCLK0/01 Q9 in Table 3-6, updated TXUSRCLK and RXUSRCLK in Table 3-7, added scripts to Table 5-8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 07/23/10 | 1.6     | Tools and Wizard updates.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 09/21/10 | 1.7     | Wizard v1.7 release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 12/14/10 | 1.8     | Wizard v1.8 release. Integrated the LogiCORE IP Virtex-6 FPGA GTX Transceiver Wizard Data Sheet (DS708) and Getting Started Guide (UG516). The integrated document is named the LogiCORE IP Virtex-6 FPGA GTX Transceiver Wizard v1.8 User Guide (UG516).  Modified the following chapters to incorporate the integration:  • Chapter 1, Introduction  • Chapter 2, Installing the Wizard  • Chapter 3, Running the Wizard  Other changes:  • Configuring and Generating the Wrapper in Chapter 3:  • Modified heading name to be more descriptive.  • Chapter 4, Quick Start Example Design:  • Rearranged the sections  • Renamed the simulation section to Functional Simulation of the Example Design |

www.xilinx.com

# Table of Contents

| Revision History                       | . 3 |
|----------------------------------------|-----|
| Preface: About This Guide              |     |
| Guide Contents                         | 7   |
| Additional Resources                   |     |
| Conventions                            |     |
| TypographicalOnline Document           | . 8 |
| Chapter 1: Introduction                |     |
| About the Wizard                       | 11  |
| Features                               |     |
| Supported Devices                      |     |
| Recommended Design Experience          |     |
| Related Xilinx Documents               |     |
| Technical Support.                     |     |
| Ordering Information                   |     |
| Feedback                               |     |
| GTX Transceiver Wizard                 |     |
| Document                               |     |
| Chapter 2: Installing the Wizard       |     |
| Tools and System Requirements          | 1 = |
| Operating Systems                      |     |
| Tested Design Tools                    |     |
| Before You Begin                       | 16  |
| Installing the Wizard                  | 16  |
| Verifying Your Installation            | 16  |
|                                        |     |
| Chapter 3: Running the Wizard          |     |
| Overview                               | 17  |
| Functional Overview                    |     |
| Wrapper Overview                       |     |
| Example Design Overview                |     |
| Setting Up the Project                 |     |
| Setting the Project Options            |     |
| Configuring and Generating the Wrapper |     |
| Line Rates and Encoding                | 24  |
| GTX Placement and Clocking             |     |
| Synchronization and Auguniem           | 50  |

| PCI E<br>Chan<br>Clock                                                                                                                                                                                                                                                                                                                                  | phasis, Termination, and Equalization3xpress, SATA, OOB, PRBS, and RX Loss of Sync3sel Bonding Sequence3Correction Sequence4ary4                                                                                                                   | 35<br>38<br>40                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| Chapter 4:                                                                                                                                                                                                                                                                                                                                              | Quick Start Example Design                                                                                                                                                                                                                         |                                        |
| Overview                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                                                                                                  | .3                                     |
| Functiona                                                                                                                                                                                                                                                                                                                                               | l Simulation of the Example Design 4                                                                                                                                                                                                               | .3                                     |
| Using                                                                                                                                                                                                                                                                                                                                                   | ModelSim 4                                                                                                                                                                                                                                         | 13                                     |
| _                                                                                                                                                                                                                                                                                                                                                       | the ISE Simulator                                                                                                                                                                                                                                  |                                        |
| -                                                                                                                                                                                                                                                                                                                                                       | ting the Example Design 4                                                                                                                                                                                                                          |                                        |
| Timing S                                                                                                                                                                                                                                                                                                                                                | mulation of the Example Design 4                                                                                                                                                                                                                   | 5                                      |
| _                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                    |                                        |
| Chapter 5:                                                                                                                                                                                                                                                                                                                                              | Detailed Example Design                                                                                                                                                                                                                            |                                        |
| •                                                                                                                                                                                                                                                                                                                                                       | Detailed Example Design and File Structure 4                                                                                                                                                                                                       | :7                                     |
| Directory<br>Directory                                                                                                                                                                                                                                                                                                                                  | and File Structure                                                                                                                                                                                                                                 | 18                                     |
| Directory<br>Directory<br><pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre>                                                                                                                                                                                                                                      | and File Structure 4 and File Contents 4 ct directory> 4                                                                                                                                                                                           | 18<br>18                               |
| Directory<br>Directory<br><proj<br><proj< td=""><td>and File Structure 4 and File Contents 4 ct directory&gt; 4 ct directory&gt;/<component name=""> 4</component></td><td>18<br/>18<br/>18</td></proj<></proj<br>                                                                                                                                      | and File Structure 4 and File Contents 4 ct directory> 4 ct directory>/ <component name=""> 4</component>                                                                                                                                          | 18<br>18<br>18                         |
| Directory Directory <projection <pre=""><projection <pre=""><pre><pre><com< pre=""></com<></pre></pre></projection></projection>                                                                                                                                                                                                                        | and File Structure 4  and File Contents 4  ct directory> 4  ct directory>/ <component name=""> 4  ponent name&gt;/doc 4</component>                                                                                                                | 18<br>18<br>18                         |
| Directory Directory <pre><pre><pre><pre><com< pre=""><com< pre=""></com<></com<></pre></pre></pre></pre>                                                                                                                                                                                                                                                | and File Structure 4  and File Contents 4  ct directory> 4  ct directory>/ <component name=""> 4  ponent name&gt;/doc 4  ponent name&gt;/example design 4</component>                                                                              | 18<br>18<br>19                         |
| Directory Directory <pre><pre><pre><pre><pre><com <com="" <com<="" td=""><td>and File Structure 4 and File Contents 4 ct directory&gt; 4 ct directory&gt;/<component name=""> 4 conent name&gt;/doc 4 conent name&gt;/example design 4 conent name&gt;/implement 4</component></td><td>18<br/>18<br/>19<br/>19</td></com></pre></pre></pre></pre></pre> | and File Structure 4 and File Contents 4 ct directory> 4 ct directory>/ <component name=""> 4 conent name&gt;/doc 4 conent name&gt;/example design 4 conent name&gt;/implement 4</component>                                                       | 18<br>18<br>19<br>19                   |
| Directory Directory <pre><pre><pre><pre><pre><com <com="" impi<="" pre=""></com></pre></pre></pre></pre></pre>                                                                                                                                                                                                                                          | and File Structure 4  and File Contents 4  ct directory> 4  ct directory>/ <component name=""> 4  ponent name&gt;/doc 4  ponent name&gt;/example design 4</component>                                                                              | 18<br>18<br>19<br>19                   |
| Directory Directory <pre><pre><pre><pre><pre><com <com="" imple<="" pre=""></com></pre></pre></pre></pre></pre>                                                                                                                                                                                                                                         | and File Structure 4  and File Contents 4  ct directory> 4  ct directory>/ <component name=""> 4  conent name&gt;/doc 4  conent name&gt;/example design 4  conent name&gt;/implement 4  cement/results 5</component>                               | 18<br>18<br>19<br>19<br>19             |
| Directory Directory <pre><pre><pre><pre><pre><com <com="" impi="" pre="" simu<=""></com></pre></pre></pre></pre></pre>                                                                                                                                                                                                                                  | and File Structure 4  and File Contents 4  ct directory> 4  ct directory>/ <component name=""> 4  conent name&gt;/doc 4  conent name&gt;/example design 4  conent name&gt;/implement 4  cement/results 5  conent name&gt;/simulation 5</component> | 18<br>18<br>19<br>19<br>19<br>10<br>11 |



## About This Guide

The guide describes the function and operation of the LogiCORE™ IP GTX Transceiver Wizard for the Virtex®-6 CXT, LXT, SXT, HXT, and lower-power families.

#### **Guide Contents**

This guide contains the following chapters:

- Preface, "About this Guide" introduces the organization and purpose of this guide, a list of additional resources, and the conventions used in this document.
- Chapter 1, Introduction describes the Wizard and related information, including additional resources, technical support, and submitting feedback to Xilinx.
- Chapter 2, Installing the Wizard provides information about installing the Virtex-6 FPGA GTX Transceiver Wizard.
- Chapter 3, Running the Wizard provides an overview of the Virtex-6 FPGA GTX Transceiver Wizard, and a step-by-step tutorial to generate a sample GTX transceiver wrapper with the Xilinx<sup>®</sup> CORE Generator™ tool.
- Chapter 4, Quick Start Example Design introduces the example design that is
  included with the GTX transceiver wrappers. The example design demonstrates how
  to use the wrappers and demonstrates some of the key features of the GTX
  transceiver.
- Chapter 5, Detailed Example Design provides detailed information about the example
  design, including a description of files and the directory structure generated by the
  Xilinx CORE Generator tool, the purpose and contents of the provided scripts, the
  contents of the example HDL wrappers, and the operation of the demonstration test
  bench.

## **Additional Resources**

To find additional documentation, see the Xilinx website at:

http://www.xilinx.com/support/documentation/index.htm.

To search the Answer Database of silicon, software, and IP questions and answers, or to create a technical support WebCase, see the Xilinx website at:

http://www.xilinx.com/support/mysupport.htm.



## **Conventions**

This document uses the following conventions. An example illustrates each convention.

## **Typographical**

This document uses the following typographical conventions. An example illustrates each convention.

The following typographical conventions are used in this document:

| Convention          | Meaning or Use                                                                                        | Example                                                                                            |
|---------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| Courier font        | Messages, prompts, and program files that the system displays                                         | speed grade: - 100                                                                                 |
| Courier bold        | Literal commands that you enter in a syntactical statement                                            | ngdbuild design_name                                                                               |
| Helvetica bold      | Commands that you select from a menu                                                                  | File → Open                                                                                        |
|                     | Keyboard shortcuts                                                                                    | Ctrl+C                                                                                             |
|                     | Variables in a syntax statement for which you must supply values                                      | ngdbuild design_name                                                                               |
| Italic font         | References to other manuals                                                                           | See the <i>User Guide</i> for more information.                                                    |
|                     | Emphasis in text                                                                                      | If a wire is drawn so that it overlaps the pin of a symbol, the two nets are <i>not</i> connected. |
| Dark Shading        | Items that are not supported or reserved                                                              | This feature is not supported                                                                      |
| Square brackets []  | An optional entry or parameter. However, in bus specifications, such as bus [7:0], they are required. | ngdbuild [option_name] design_name                                                                 |
| Braces { }          | A list of items from which you must choose one or more                                                | lowpwr ={on off}                                                                                   |
| Vertical bar        | Separates items in a list of choices                                                                  | lowpwr ={on off}                                                                                   |
| Angle brackets <>   | User-defined variable or in code samples                                                              | <directory name=""></directory>                                                                    |
| Vertical ellipsis   | Repetitive material that has been omitted                                                             | IOB #1: Name = QOUT' IOB #2: Name = CLKIN'                                                         |
| Horizontal ellipsis | Repetitive material that has been omitted                                                             | allow block block_name loc1 loc2 locn;                                                             |



| Convention | Meaning or Use                                                  | Example                                          |
|------------|-----------------------------------------------------------------|--------------------------------------------------|
| Notations  | The prefix '0x' or the suffix 'h' indicate hexadecimal notation | A read of address 0x00112975 returned 45524943h. |
| ivotations | An '_n' means the signal is active low                          | usr_teof_n is active low.                        |

## Online Document

The following conventions are used in this document:

| Convention            | Meaning or Use                                             | Example                                                                                                         |
|-----------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Blue text             | Cross-reference link to a location in the current document | See the section "Additional<br>Resources" for details.<br>Refer to "Title Formats" in<br>Chapter 1 for details. |
| Blue, underlined text | Hyperlink to a website (URL)                               | Go to <a href="http://www.xilinx.com">http://www.xilinx.com</a> for the latest speed files.                     |





## Introduction

This chapter introduces and describes the LogiCORE<sup>TM</sup> IP Virtex ® -6 FPGA GTX Transceiver Wizard and provides related information, including additional resources, technical support, and instruction for submitting feedback to Xilinx.

#### About the Wizard

The Virtex-6 FPGA GTX Transceiver Wizard automates the task of creating HDL wrappers to configure the high-speed serial GTX transceivers in the Virtex-6 CXT, LXT, SXT, HXT sub-families and lower-power Virtex-6 devices. The Wizard is a Xilinx<sup>®</sup> CORE Generator<sup>™</sup> tool designed to support both Verilog and VHDL design environments.

The menu-driven interface allows one or more GTX transceivers to be configured using pre-defined templates for popular industry standards, or from scratch, to support a wide variety of custom protocols. The Wizard produces a wrapper, an example design, and a test bench for rapid integration and verification of the serial interface with your custom function. The example design delivered with the Wizard is provided in Verilog or VHDL.

The Wizard produces a wrapper that instantiates one or more properly configured GTX transceivers for custom applications (Figure 1-1).



Figure 1-1: GTX Transceiver Wizard Wrapper

The Virtex-6 FPGA GTX Transceiver Wizard is a Xilinx CORE Generator tool, available at the Xilinx IP Center. For information about system requirements and installation, see Chapter 2, Installing the Wizard.



#### **Features**

- Creates customized HDL wrappers to configure Virtex-6 family GTX transceivers
- Virtex-6 family GTX transceivers can be configured to conform to industry standard protocols using predefined templates, or tailored for custom protocols
- Templates include support for the following specifications: Aurora (8B/10B and 64B/66B), CPRI™, Display Port, Fibre Channel, Gigabit Ethernet, HD-SDI, Interlaken, OBSAI, OC-48, PCI EXPRESS<sup>®</sup> (PCIe<sup>®</sup>) generation I and II, SATA 1.5 Gbps, SATA 3 Gbps, Serial RapidIO generation I and II, XAUI, and RXAUI-Dune Networks
- Automatically configures analog settings
- Each custom wrapper includes example design, test bench; and both implementation and simulation scripts
- Supports 64B/66B and 64B/67B encoding/decoding

#### Supported Devices

The Wizard supports the following Virtex-6 families:

• CXT, LXT, SXT, and HXT families

For a complete listing of supported devices, see the Release Notes for this Wizard. For more information on the Virtex-6 devices, see the *Virtex-6 Family Overview*.

#### Provided with the Wizard

The following are provided with the Wizard:

Documentation: This user guide
 Design Files: Verilog and VHDL
 Example Design: Verilog and VHDL
 Test Bench: Verilog and VHDL

• Constraints File: Synthesis constraints file

• Simulation Model: Verilog and VHDL



## **Recommended Design Experience**

Although the Virtex-6 FPGA GTX Transceiver Wizard is a fully verified solution, the challenge associated with implementing a complete design varies depending on the configuration and functionality of the application. For best results, previous experience building high performance, pipelined FPGA designs using Xilinx implementation software and user constraints files (UCF) is recommended.

Contact your local Xilinx representative for a closer review and estimation for your specific requirements.

#### **Related Xilinx Documents**

For detailed information and updates about the Virtex-6 FPGA GTX Transceiver Wizard, see the following documents located at the <u>Architecture Wizards page</u>:

- UG516: LogiCORE IP Virtex-6 FPGA GTX Transceiver Wizard v1.8 User Guide
- Virtex-6 FPGA GTX Transceiver Wizard Release Notes

Prior to generating the Virtex-6 FPGA GTX Transceiver Wizard, users should be familiar with the following:

- <u>DS150</u>: Virtex-6 Family Overview
- <u>UG366</u>: Virtex-6 FPGA GTX Transceivers User Guide
- ISE® software documentation: www.xilinx.com/ise

## **Technical Support**

For technical support, go to <a href="www.xilinx.com/support">www.xilinx.com/support</a>. Questions are routed to a team of engineers with expertise using the Virtex-6 FPGA GTX Transceiver Wizard.

Xilinx provides technical support for use of this product as described in this guide. Xilinx cannot guarantee timing, functionality, or support of this product for designs that do not follow these guidelines.

## **Ordering Information**

The LogiCORE IP Virtex-6 FPGA GTX Transceiver Wizard is provided free of charge under the terms of the Xilinx End User License Agreement. The Wizard can be generated by the Xilinx ISE CORE Generator software, which is a standard component of the Xilinx ISE Design Suite. This version of the Wizard can be generated using the ISE CORE Generator system v12.4 or higher. For more information, please visit the Architecture Wizards web page. Information about additional Xilinx LogiCORE modules is available at the Xilinx IP Center. For pricing and availability of other Xilinx LogiCORE modules and software, please contact your local Xilinx sales representative.



## **Feedback**

Xilinx welcomes comments and suggestions about the Virtex-6 FPGA GTX Transceiver Wizard and the accompanying documentation.

#### GTX Transceiver Wizard

For comments or suggestions about the Virtex-6 FPGA GTX Transceiver Wizard, please submit a WebCase from <a href="www.xilinx.com/support">www.xilinx.com/support</a>. (Registration is required to log in to WebCase.) Be sure to include the following information:

- Product name
- Wizard version number
- List of parameter settings
- Explanation of your comments, including whether the case is requesting an *enhancement* (you believe something could be improved) or reporting a *defect* (you believe something isn't working correctly).

#### Document

For comments or suggestions about this document, please submit a WebCase from <a href="https://www.xilinx.com/support">www.xilinx.com/support</a>. (Registration is required to log in to WebCase.) Be sure to include the following information:

- Document title
- Document number
- Page number(s) to which your comments refer
- Explanation of your comments, including whether the case is requesting an *enhancement* (you believe something could be improved) or reporting a *defect* (you believe something isn't documented correctly).



## Installing the Wizard

This chapter provides instructions for installing the Virtex®-6 FPGA GTX Transceiver Wizard in the Xilinx® CORE Generator™ tool.

## **Tools and System Requirements**

## **Operating Systems**

#### Windows

- Windows XP Professional 32-bit/64-bit
- Windows Vista Business 32-bit/64-bit

#### Linux

- Red Hat Enterprise Linux WS v4.0 32-bit/64-bit
- Red Hat Enterprise Desktop v5.0 32-bit/64-bit (with Workstation Option)
- SUSE Linux Enterprise (SLE) v10.1 32-bit/64-bit

## **Tested Design Tools**

#### **Design Entry**

CORE Generator software 12.4

#### Simulation

- ISE® software 12.4
- ISim 12.4
- Mentor Graphics ModelSim 6.5c
- Cadence Incisive Enterprise Simulator (IES) 9.2
- Synopsys VCS and VCS MX 2009.12

#### Synthesis

- XST 12.4
- Synopsys Synplify Pro 2009.12

See the release notes for the required Service Pack; ISE Service Packs can be downloaded from www.xilinx.com/support/download.htm.



## **Before You Begin**

Before installing the Wizard, you must have a MySupport account and the ISE 12.4 software installed on your system. If you already have an account and have the software installed, go to Installing the Wizard, otherwise do the following:

- 1. Click **Login** at the top of the Xilinx home page then follow the onscreen instructions to create a MySupport account.
- 2. Install the ISE 12.4 software.

For the software installation instructions, see the ISE Design Suite Release Notes and Installation Guide available in ISE software Documentation.

## Installing the Wizard

The Virtex-6 FPGA GTX Transceiver Wizard is included with the ISE 12.4 software. See <u>ISE</u> <u>CORE Generator IP Updates - Installation Instructions</u> for details about installing ISE 12.4.

## **Verifying Your Installation**

Use the following procedure to verify that you have successfully installed the Virtex-6 FPGA GTX Transceiver Wizard in the CORE Generator tool.

- Start the CORE Generator tool.
- 2. The IP core functional categories appear at the left side of the window, as shown in Figure 2-1.



Figure 2-1: CORE Generator Window

- Click to expand or collapse the view of individual functional categories, or click the View by Name tab at the top of the list to see an alphabetical list of all cores in all categories.
- 4. Determine if the installation was successful by verifying that Virtex-6 FPGA GTX Transceiver Wizard 1.8 appears at the following location in the Functional Categories list: /FPGA Features and Design/IO Interfaces



# Running the Wizard

#### Overview

This section provides a step-by-step procedure for generating a Virtex<sup>®</sup>-6 FPGA GTX transceiver wrapper, implementing the Wizard in hardware using the accompanying example design, and simulating the Wizard with the provided example test bench.

#### **Functional Overview**

Figure 3-1 shows the steps required to configure GTX transceivers using the Wizard. Start the CORE Generator™ software and select the Virtex-6 FPGA GTX Transceiver Wizard, then follow the chart to configure the transceivers and generate a wrapper that includes the accompanying example design.

- If you use an existing template with no changes, click Generate.
- If you are modifying a standard template or starting from scratch, proceed through the Wizard and adjust the settings as needed.

See Configuring and Generating the Wrapper, page 23 for details on the various transceiver features and parameters available.



Figure 3-1: GTX Wizard Configuration Steps



## Wrapper Overview

Figure 3-2 shows the block diagram of the wrapper, example design, and test bench produced by the Wizard. For details, see Example Design Description, page 52.



DS708\_02\_090909

Figure 3-2: Wrapper Block Diagram

The wrapper comprises six components:

- 1. Wrapper: The specific GTX transceiver configuration parameters set with the Wizard.
- 2. GTXE1 Transceiver(s): Instantiated transceivers selected with the Wizard.
- 3. Example Design: Temporary top-level design that will be replaced with the actual application.
- 4. Test Bench: Top-level test bench to aid in simulation of the design.
- 5. FRAME\_GEN Module: Generates a user-definable data stream for simulation analysis.
- 6. FRAME\_CHECK Module: Tests for correct transmission of data stream for simulation analysis.



#### **Example Design Overview**

The example design covered in this section is a wrapper that configures a group of GTX transceivers for use in a XAUI application. Guidelines are also given for incorporating the wrapper in a design and for the expected behavior in operation. For detailed information, see Chapter 4, Quick Start Example Design.

The XAUI example consists of the following components:

- A single GTX transceiver wrapper implementing a four-lane XAUI port using four GTX transceivers
- A demonstration test bench to drive the example design in simulation
- An example design providing clock signals and connecting an instance of the XAUI wrapper with modules to drive and monitor the wrapper in hardware, including optional ChipScope™ Pro tool support
- Scripts to synthesize and simulate the example design

The Virtex-6 FPGA GTX Transceiver Wizard example design has been tested with Synplify Pro D-2009.12 and XST 12.4 for synthesis and ModelSim 6.5c and above for simulation.

Figure 3-3 shows a block diagram of the default XAUI example design.



Figure 3-3: Example Design



## **Setting Up the Project**

Before generating the example design, set up the project as described in Creating a Directory and Setting the Project Options of this guide.

## Creating a Directory

To set up the example project, first create a directory using the following steps:

1. Change directory to the desired location. This example uses the following location and directory name:

```
/Projects/xaui_example
```

- 2. Start the Xilinx CORE Generator TM software.
  - For help starting and using the CORE Generator software, see *CORE Generator Help*, available in ISE software documentation.
- 3. Choose File > New Project (Figure 3-4).
- 4. Change the name of the .cgp file (optional).
- Click Save.



Figure 3-4: Starting a New Project



## Setting the Project Options

Set the project options using the following steps:

- 1. Click **Part** in the option tree.
- 2. Select Virtex6/Virtex6 Lower Power from the Family list.
- 3. Select a device from the Device list that supports GTX transceivers.
- 4. Select an appropriate package from the Package list. This example uses the XC6VLX75T device (see Figure 3-5).

**Note:** If an unsupported silicon family is selected, the Virtex-6 FPGA GTX Transceiver Wizard remains light grey in the taxonomy tree and cannot be customized. Only devices containing Virtex-6 GTX transceivers are supported by the Wizard. See the *Virtex-6 Family Overview* for a list of devices containing GTX transceivers.

- 5. Click **Generation** in the option tree and select either Verilog or VHDL as the output language.
- Click OK.



Figure 3-5: Target Architecture Setting



## **Configuring and Generating the Wrapper**

This section provides instructions for generating an example GTX transceiver wrapper using the default values. The Wizard and its supporting files, including the example design, are generated in the project directory. For additional details about the example design files and directories see Chapter 5, Detailed Example Design.

- 1. Locate Virtex-6 FPGA GTX Transceiver Wizard 1.8 in the taxonomy tree under: /FPGA Features & Design/IO Interfaces. (See Figure 3-6)
- 2. Double-click Virtex-6 FPGA GTX Transceiver Wizard 1.8 to launch the Wizard.



Figure 3-6: Locating the GTX Transceiver Wizard



#### Line Rates and Encoding

The Line Rates and Encoding screen (Page 1) of the Wizard (Figure 3-7) allows you to select the component name and determine the line rate, reference clock frequency, encoding/decoding method, and data width. In addition, this page specifies a protocol template.

- 1. In the Component Name field, enter a name for the Wizard instance. This example uses the name **xaui\_wrapper**.
- 2. From the Protocol Template list, select **Start from scratch** if you wish to manually set all parameters.

Select one of the available protocols from the list to begin your design with a predefined protocol template. The XAUI example uses the XAUI protocol template.



Figure 3-7: Line Rates and Encoding - Page 1

3. Use Tables 3-1 through 3-4 to determine the line rate, encoding, decoding, reference clock, and optional ports settings available on this page.

**Note:** In the following tables, options not used by the XAUI example are shaded.



Table 3-1: TX Settings

| Options          |                  | Description                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line Rate        |                  | Set to the desired target line rate in Gbps. Can be independent of the receive line rate.                                                                                                                                                                                                                                                              |
|                  |                  | The XAUI example uses 3.125 Gbps.                                                                                                                                                                                                                                                                                                                      |
|                  | 8                | Sets the internal transmitter data path width to two 8-bit bytes. Sets the transmitter application interface data path width to a single 8-bit byte.                                                                                                                                                                                                   |
|                  | 10               | Sets the internal transmitter data path width to two 10-bit bytes (20-bits). If 8B/10B encoding is selected, the transmitter application interface data path width will be set to 8-bits. If 8B/10B encoding is not selected, the transmitter application interface data path width will be set to 10-bits.                                            |
|                  | 16               | Sets both the internal transmitter data path and the transmitter application interface data path width to two 8-bit bytes (16 bits).                                                                                                                                                                                                                   |
| Data Path Width  | 20               | Sets the internal transmitter data path width to two 10-bit bytes (20 bits). If 8B/10B encoding is selected, the transmitter application interface data path width will be set to two 8-bit bytes (16 bits). If 8B/10B encoding is not selected, the transmitter application interface data path width will also be set to two 10-bit bytes (20 bits). |
|                  | 32               | Sets the internal transmitter data path width to two 8-bit bytes (16 bits). Sets the transmitter application interface data path width to four 8-bit bytes (32 bits).                                                                                                                                                                                  |
|                  | 40               | Sets the internal transmitter data path width to two 10-bit bytes (20 bits). If 8B/10B encoding is selected, the transmitter application interface data path width will be set to four 8-bit bytes (32 bits). If 8B/10B encoding is not selected, the transmitter application interface data path width will be set to four 10-bit bytes (40 bits).    |
|                  | None             | Data stream is passed with no conversion.                                                                                                                                                                                                                                                                                                              |
| Encoding         | None (MSB First) | Same as above but reorders bits for applications expecting most significant bit first.                                                                                                                                                                                                                                                                 |
|                  | 8B/10B           | Data stream is passed to an internal 8B/10B encoder prior to transmission.                                                                                                                                                                                                                                                                             |
| Reference Clock  |                  | Select from the list the optimal reference clock frequency to be provided by the application.  The XAUI example uses 156.25 MHz.                                                                                                                                                                                                                       |
|                  |                  | -                                                                                                                                                                                                                                                                                                                                                      |
| Use Oversampling |                  | The GTX Wizard supports Oversampling for line rates between 600 Mbps and 1300 Mbps. For line rates of 120 to 600 Mbps, this option is automatically selected and the check box is disabled. For line rates of 600-1300 Mbps, the checkbox is enabled allowing optional selection of this feature.                                                      |
|                  |                  | This option is not available for XAUI since the line rate exceeds the permissible range.                                                                                                                                                                                                                                                               |
| No TX            |                  | Selecting this option disables the TX path of the GTX. The transceiver will act as a receiver only.  The XAUI example design requires both TX and RX functionality.                                                                                                                                                                                    |



Table 3-2: RX Settings

| Op                        | tions            | Description                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Line Rate                 |                  | Set to the desired target line rate in Gbps. Can be independent of the transmit line rate.  The XAUI example uses 3.125 Gbps.                                                                                                                                                                                                                                                               |
|                           | 8                | Sets the internal receiver data path width to two 8-bit bytes. Sets the receiver application interface data path width to a single 8-bit byte.                                                                                                                                                                                                                                              |
| Data Path Width           | 10               | Sets the internal receiver data path width to two 10-bit bytes. If 8B/10B encoding is selected, the receiver application interface data path width will be set to 8-bits. If 8B/10B encoding is not selected, the receiver application interface data path width will be set to 10-bits.                                                                                                    |
|                           | 16               | Sets both the internal receiver data path and the receiver application interface data path width to two 8-bit bytes (16 bits).                                                                                                                                                                                                                                                              |
|                           | 20               | Sets the internal receiver data path width to two 10-bit bytes (20 bits). If 8B/10B encoding is selected, the receiver application interface data path width will be set to two 8-bit bytes (16 bits). If 8B/10B encoding is not selected, the receiver application interface data path width will also be set to two 10-bit bytes (20 bits).                                               |
|                           | 32               | Sets the internal receiver data path width to two 8-bit bytes (16 bits). Sets the receiver application interface data path width to four 8-bit bytes (32 bits).                                                                                                                                                                                                                             |
|                           | 40               | Sets the internal receiver data path width to two 10-bit bytes (20 bits). If 8B/10B encoding is selected, the receiver application interface data path width will be set to four 8-bit bytes (32 bits). If 8B/10B encoding is not selected, the receiver application interface data path width will be set to four 10-bit bytes (40 bits).                                                  |
|                           | None             | Data stream is passed with no conversion.                                                                                                                                                                                                                                                                                                                                                   |
| Decoding                  | None (MSB First) | Same as above but reorders bytes for applications expecting most significant byte first.                                                                                                                                                                                                                                                                                                    |
|                           | 8B/10B           | Data stream is passed to an internal 8B/10B encoder prior to transmission.                                                                                                                                                                                                                                                                                                                  |
| Reference Clock           |                  | Select from the list the optimal reference clock frequency to be provided by the application.  The XAUI example uses 156.25 MHz.                                                                                                                                                                                                                                                            |
| Use Oversampling          |                  | The GTX Wizard supports oversampling for line rates between 600 Mbps and 1300 Mbps. For line rates of 120 to 600 Mbps, this option is automatically selected and the check box is disabled. For line rates of 600-1300 Mbps, the checkbox is enabled allowing optional selection of this feature.  This option is not available for XAUI since the line rate exceeds the permissible range. |
| Use RXOVERSAMPLEERR Ports |                  | Select this option to have the RXOVERSAMPLEERR signals from the transceiver available to the application.  The XAUI example does not use this signal.                                                                                                                                                                                                                                       |
| No RX                     |                  | Selecting this option disables the RX path of the GTX. The transceiver will act as a transmitter only.  The XAUI example design requires both TX and RX functionality.                                                                                                                                                                                                                      |



#### **Table 3-3:** Additional Options

| Option                           | Description                                                                                                                                  |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
| Use Dynamic Reconfiguration Port | Select this option to have the dynamic reconfiguration port signals available to the application.  This feature is used by the XAUI example. |

### Table 3-4: 8B/10B Optional Ports

| Option       |                | Description                                                                                                                                                  |
|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TXCHARDISPMO | TXBYPASS8B10B  | Two-bit wide port disables 8B/10B encoder on a per-byte basis. High-order bit affects high-order byte of data path.                                          |
|              | TXCHARDISPMODE | Two-bit wide ports control disparity of outgoing 8B/10B data. High-order bit                                                                                 |
|              | TXCHARDISPVAL  | affects high-order byte of data path.                                                                                                                        |
|              | TXKERR         | Two-bit wide port flags invalid K character codes as they are encountered. High-order bit corresponds to high-order byte of data path.                       |
|              | TXRUNDISP      | Two-bit wide port indicates current running disparity of the 8B/10B encoder on a per-byte basis. High-order bit affects high-order byte of data path.        |
|              | RXCHARISCOMMA  | Two-bit wide port flags valid 8B/10B comma characters as they are encountered. High-order bit corresponds to high-order byte of data path.                   |
| RX           | RXCHARISK      | Two-bit wide port flags valid 8B/10B K characters as they are encountered. High-order bit corresponds to high-order byte of data path.                       |
|              | RXRUNDISP      | Two-bit wide port indicates current running disparity of the 8B/10B decoder on a per-byte basis. High-order bit corresponds to high-order byte of data path. |



## **GTX Placement and Clocking**

The GTX Placement and Clocking screen (Page 2) of the Wizard (Figure 3-8) allows you to determine the placement of the GTX transceivers and the reference clock source.

The number of available GTX transceivers appearing on this page depends on the selected target device and package. The XAUI example design uses four GTX transceivers. Table 3-5, page 29 describes the GTX transceiver selection and reference clock options and Table 3-6, page 29 describes the reference clock source options.



Figure 3-8: GTX Placement and Clocking - Page 2



Table 3-5: Select Transceiver and Reference Clocks

| Option                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GTX                       | Select the individual GTX transceivers by location to be used in the target design. The XAUI example requires four transceivers.                                                                                                                                                                                                                                                                                                                                                                              |
| TXREFCLK Source           | Determines the source for the reference clock signal provided to each                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RXREFCLK Source           | selected GTX transceiver (see Table 3-6). Two differential clock signal input pin pairs, labeled REFCLK0 and REFCLK1 are provided for every four transceivers. The groups are labelled Q0 through Q4 starting at the bottom of the transceiver column. Each transceiver has access to the local signal group and one or two adjacent groups depending upon the transceiver position. The XAUI example uses the REFCLK1 signal from the group local to the four selected GTX transceivers (REFCLK1 Q0 option). |
| Advanced<br>Clocking Mode | This mode will bring the following ports to the top level GTX wrapper: GREFCLKRX, GREFCLKTX, MGTREFCLKRX[1:0], MGTREFCLKTX[1:0], NORTHREFCLKTX[1:0], PERFCLKRX, PERFCLKTX, RXPLLREFSELDY[2:0], SOUTHREFCLKRX[1:0], SOUTHREFCLKTX[1:0], TXPLLREFSELDY[2:0].                                                                                                                                                                                                                                                    |

Table 3-6: Reference Clock Source Options

| Option        | Description                                                                              |
|---------------|------------------------------------------------------------------------------------------|
| use rx pll    | Available for TXREFCLK only. Internally connects the TXREFCLK input to the receiver PLL. |
| REFCLK0/01 Q0 | GTX reference clock local to transceivers Y0-Y3                                          |
| REFCLK0/01 Q1 | GTX reference clock local to transceivers Y4-Y7                                          |
| REFCLK0/01 Q2 | GTX reference clock local to transceivers Y8-Y11                                         |
| REFCLK0/01 Q4 | GTX reference clock local to transceivers Y12-Y15                                        |
| REFCLK0/01 Q5 | GTX reference clock local to transceivers Y16-Y19                                        |
| REFCLK0/01 Q6 | GTX reference clock local to transceivers Y20-Y23                                        |
| REFCLK0/01 Q7 | GTX reference clock local to transceivers Y24-Y27                                        |
| REFCLK0/01 Q8 | GTX reference clock local to transceivers Y28-Y31                                        |
| REFCLK0/01 Q9 | GTX reference clock local to transceivers Y32-Y35                                        |
| GREFCLK       | Reference clock driven by internal fabric. Lowest performance option.                    |



## Synchronization and Alignment

The Synchronization and Alignment screen (Page 3) of the Wizard (Figure 3-9) allows you to control latency, buffering, and clocking of the transmitter and receiver. The RX comma alignment settings are also provided.

The TX PCS/PMA Phase Alignment setting controls whether the TX buffer is enabled or bypassed. See the *Virtex-6 FPGA GTX Transceivers User Guide* for details on this setting. The XAUI example uses the TX phase alignment circuit.

The RX PCS/PMA Alignment setting controls whether the RX phase alignment circuit is enabled. The XAUI example does not use the RX phase alignment circuit.



Figure 3-9: Synchronization and Alignment - Page 3



Table 3-7 details the TXUSRCLK and RXUSRCLK source signal options.

Table 3-7: TXUSRCLK and RXUSRCLK Source

| Option |                                           | Description                                                                                                                                                                                                                                                                                                                                              |
|--------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TX     | TXOUTCLK                                  | TXUSRCLK is driven by TXOUTCLK.                                                                                                                                                                                                                                                                                                                          |
|        | Generate<br>TXUSRCLK<br>from<br>TXUSRCLK2 | Brings the TXUSRCLK input signal out to a port at the top-level of the wrapper so it can be provided by the application. Optionally available when single-byte data path width is used and TX buffer bypass is disabled. Not available for two-byte data path width. Mandatory with 4-byte data path width.  The XAUI example does not use this feature. |
|        | Use<br>TXPLLREFCLK                        | TXUSRCLK is driven by internally generated TXPLLREFCLK.                                                                                                                                                                                                                                                                                                  |
| RX     | TXOUTCLK                                  | RXUSRCLK is driven by TXOUTCLK. This option is not available if the RX buffer is bypassed.                                                                                                                                                                                                                                                               |
|        | RXRECCLK                                  | RXUSRCLK is driven by RXRECCLK. This option is required if the RX buffer is bypassed.                                                                                                                                                                                                                                                                    |
|        | Generate<br>RXUSRCLK<br>from<br>RXUSRCLK2 | Brings the RXUSRCLK input signal out to a port at the top-level of the wrapper so it can be provided by the application. Optionally available when single-byte data path width is used without channel bonding. Not available for two-byte data path width. Mandatory with 4-byte data path width.  The XAUI example does not use this feature.          |
|        | Use<br>RXPLLREFCLK                        | RXUSRCLK is driven by internally generated RXPLLREFCLK.                                                                                                                                                                                                                                                                                                  |

Table 3-8 shows the optional ports available for latency and clocking.

#### **Table 3-8:** Optional Ports

| Option      | Description                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| TXOUTCLK    | Parallel clock signal generated by the GTX transceiver. This option is required when selected as an input to either TXUSRCLK or RXUSRCLK. |
| TXRESET     | Active-High reset signal for the transmitter PCS logic.                                                                                   |
| TXBUFSTATUS | Two-bit signal monitors the status of the TX elastic buffer. This option is not available when the TX buffer is bypassed.                 |
| RXRESET     | Active-High reset signal for the receiver PCS logic.                                                                                      |
| RXRECCLK    | Recovered clock signal from the CDR logic. This option is required when selected as an input to RXUSRCLK.                                 |
| RXBUFSTATUS | Indicates the condition of the RX elastic buffer. This option is not available when the RX buffer is bypassed.                            |
| RXBUFRESET  | Active-High reset signal for the RX elastic buffer logic. This option is not available when the RX buffer is bypassed.                    |



Table 3-9 shows the settings for receive comma alignment.

Table 3-9: Comma Detection

|                           | Option                  | Description                                                                                                                                                                                                                                                                                                                                              |
|---------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use Comma Detection       |                         | Enables receive comma detection. Used to identify comma characters and SONET framing characters in the data stream.                                                                                                                                                                                                                                      |
| Decode Valid              | d Comma Only            | When receive comma detection is enabled, limits the detection to specific defined comma characters.                                                                                                                                                                                                                                                      |
| Comma Valu                | ie                      | Select one of the standard comma patterns or User Defined to enter a custom pattern. The XAUI example uses K28.5.                                                                                                                                                                                                                                        |
| Plus Comma                | ı                       | 10-bit binary pattern representing the positive-disparity comma character to match. The right-most bit of the pattern is the first bit to arrive serially. The XAUI example uses 0101111100 (K28.5).                                                                                                                                                     |
| Minus Comma               |                         | 10-bit binary pattern representing the negative-disparity comma character to match. The right-most bit of the pattern is the first bit to arrive serially. The XAUI example uses 1010000011. (K28.5)                                                                                                                                                     |
| Comma Mask                |                         | 10-bit binary pattern representing the mask for the comma match patterns. A 1 bit indicates the corresponding bit in the comma patterns is to be matched. A 0 bit indicates <i>don't care</i> for the corresponding bit in the comma patterns. The XAUI example matches the lower seven bits (K28.5).                                                    |
| Combine plus/minus commas |                         | Causes the two comma definition patterns to be combined into a single 20-bit pattern which must be contiguously matched in the data stream. The mask value remains 10-bits and is duplicated for the upper and lower 10-bit portions of the extended pattern. This option can be used to search for SONET framing character patterns.  Not used by XAUI. |
| Alian to                  | Any Byte Boundary       | When a comma is detected, the data stream is aligned using the comma pattern to the nearest byte boundary.                                                                                                                                                                                                                                               |
| Align to                  | Even Byte<br>Boundaries | When a comma is detected, the data stream is aligned using the comma pattern to the nearest even byte boundary.                                                                                                                                                                                                                                          |
|                           | ENPCOMMAALIG<br>N       | Active-High signal which enables the byte boundary alignment process when the plus comma pattern is detected.                                                                                                                                                                                                                                            |
|                           | ENMCOMMAALIG<br>N       | Active-High signal which enables the byte boundary alignment process when the minus comma pattern is detected.                                                                                                                                                                                                                                           |
| Optional                  | RXSLIDE                 | Active-High signal that causes the byte alignment to be adjusted by one bit with each assertion. Takes precedence over normal comma alignment.                                                                                                                                                                                                           |
| Ports                     | RXBYTEISALIGNE<br>D     | Active-High signal indicating that the parallel data stream is aligned to byte boundaries.                                                                                                                                                                                                                                                               |
|                           | RXBYTEREALIGN           | Active-High signal indicating that byte alignment has changed with a recent comma detection. Note that data errors can occur with this condition.                                                                                                                                                                                                        |
|                           | RXCOMMADET              | Active-High signal indicating the comma alignment logic has detected a comma pattern in the data stream.                                                                                                                                                                                                                                                 |



## Preemphasis, Termination, and Equalization

The Preemphasis, Termination, and Equalization screen (Page 4) of the Wizard (Figure 3-10) allows you to set the preemphasis, termination, and equalization options.



Figure 3-10: Preemphasis, Termination, and Equalization - Page 4

Table 3-10 details the preemphasis and differential swing settings.

Table 3-10: Preemphasis and Differential Swing

| Option             | Description                                                                                                                                                                                                               |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Preemphasis Level  | Specifies the transmitter pre-cursor pre-emphasis level setting. Selecting Use TXPREEMPHASIS port enables the optional TXPREEMPHASIS configuration port to dynamically set the pre-emphasis level.                        |
|                    | The XAUI example uses the TXPREEMPHASIS port to dynamically set the pre-emphasis level. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for a table mapping TXPREEMPHASIS value settings to pre-emphasis levels. |
| Main Driver        | Specifies the differential swing level for the transmitter main driver. Can also be set to zero. Selecting Use TXDIFFCTRL port enables the optional TXDIFFCTRL configuration port to dynamically set the swing level.     |
| Differential Swing | The XAUI example uses the TXDIFFCTRL port to dynamically set the swing level. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for a table mapping TXDIFFCTRL value settings to differential swing levels.        |



Table 3-11 describes the RX Equalization settings.

Table 3-11: RX Equalization

| Option                    | Description                                                                                                                                                                                                                                                                       |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Wide Band/High Pass Ratio | Controls the proportion of signal derived from the high pass filter and from the unfiltered receiver (wide band) when RX equalization is active. Select a percentage ratio from the drop down list.  The XAUI protocol uses the RXEQMIX port to dynamically set the RX Equalizer. |
| Enable DFE                | Enables the decision feedback equalizer and brings out the required ports. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for details on the decision feedback equalizer.  The XAUI example leaves this option disabled.                                                |
| DFE Mode                  | Sets the operational mode of the decision feedback equalizer. this version supports fixed tap mode only.                                                                                                                                                                          |

Table 3-12 describes the RX Termination settings.

Table 3-12: RX Termination

| Option                       | Description                                                                                                                                                                                                                               |
|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Disable Internal AC Coupling | Bypasses the internal AC coupling capacitor. Use this option for DC coupling applications or for external AC coupling.                                                                                                                    |
| Termination Voltage          | Selecting GND grounds the internal termination network. Selecting either FLOAT isolates the network. Selecting MGTAVTT applies an internal voltage reference source to the termination network.  The XAUI example uses the FLOAT setting. |

The post emphasis level setting specifies the transmitter post-cursor pre-emphasis level setting. See the *Virtex-6 FPGA GTX Transceivers User Guide* for details.

Table 3-13 lists the optional ports available on this page.

Table 3-13: Optional Ports

| Option     | Description                                                                                     |
|------------|-------------------------------------------------------------------------------------------------|
| TXPOLARITY | Active-High signal to invert the polarity of the transmitter output.                            |
| TXINHIBIT  | Active-High signal forces transmitter output to steady state.                                   |
| RXPOLARITY | Active-High signal inverts the polarity of the receive data signal.                             |
| RXCDRRESET | Active-High reset signal causes the CDR logic to unlock and return to the shared PLL frequency. |



## PCI Express, SATA, OOB, PRBS, and RX Loss of Sync

The PCI Express, SATA, OOB, PRBS, and RX Loss of Sync screen (Page 5) of the Wizard (Figure 3-11) allows you to configure the receiver for PCI Express<sup>®</sup> and Serial ATA (SATA) features. In addition, configuration options for the RX out of band signal (OOB), PRBS detector, and the loss of sync state machine settings are provided.



Figure 3-11: PCI Express, SATA, OOB, PRBS, and RX Loss of Sync - Page 5

Table 3-14 details the receiver SATA configuration options.

Table 3-14: Receiver Serial ATA Options

| Options                    |        | Description                                                                                                                                                                                                                                                   |
|----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enable PCI Express mode    |        | Selecting this option enables certain operations specific to PCI Express, including enabling options for PCI Express powerdown modes and PCIe <sup>®</sup> channel bonding. This option should be activated whenever the transceiver is used for PCI Express. |
| SATA TX<br>COM<br>Sequence | Bursts | Integer value between 0 and 15 indicating the number of busts to define a TX COM sequence.                                                                                                                                                                    |
| SATA RX<br>COM             | Bursts | Integer value between 0 and 7 indicating the number of burst sequences to declare a COM match. This value defaults to 4, which is the burst count specified in the SATA specification for COMINIT, COMRESET, and COMWAKE.                                     |
| Sequence                   | Idles  | Integer value between 0 and 7 indicating the number of idle sequences to declare a COM match. Each idle is an OOB signal with a length that matches COMINIT/COMRESET or COMWAKE.                                                                              |



Table 3-15 details the receiver PCI Express configuration options.

**Table 3-15:** PCI Express Parameters

| Option             |                 | Description                                                                                                                                                                                                                                                                                                                                      |
|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | To P2           | Integer value between 0 and 65,535. Sets a counter to determine the transition time to the P2 power state for PCI Express. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for details on determining the time value for each count.  The XAUI example does not require this feature and uses the default setting of 100.               |
|                    |                 | 2 2                                                                                                                                                                                                                                                                                                                                              |
| Transition<br>Time | From P2         | Integer value between 0 and 65,535. Sets a counter to determine the transition time from the P2 power state for PCI Express. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for details on determining the time value for each count.                                                                                                  |
|                    |                 | The XAUI example does not require this feature and uses the default setting of 60.                                                                                                                                                                                                                                                               |
|                    | To/From non-P2  | Integer value between 0 and 65,535. Sets a counter to determine the transition time to or from power states other than P2 for PCI Express. See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for details on determining the time value for each count. The XAUI example does not require this feature and uses the default setting of 25. |
|                    | I CODD A CIV    |                                                                                                                                                                                                                                                                                                                                                  |
|                    | LOOPBACK        | 3-bit signal to enable the various data loopback modes for testing.                                                                                                                                                                                                                                                                              |
|                    | RXPOWERDOW<br>N | 2-bit PCI Express compliant receiver powerdown control signal.                                                                                                                                                                                                                                                                                   |
|                    | RXSTATUS        | 3-bit receiver status signal. The encoding of this signal is dependent on the setting of RXSTATUS encoding format.                                                                                                                                                                                                                               |
|                    | RXVALID         | Active-High, PCI Express RX OOB/beacon signal. Indicates symbol lock and valid data on RXDATA and RXCHARISK[3:0].                                                                                                                                                                                                                                |
|                    | TXCOMSTART      | Active-High signal initiates the transmission of the SATA COM sequence selected by the setting of TXCOMTYPE. This option is not available if RXSTATUS encoding format is set to PCI Express. Activate the RXSTATUS optional port when using this option.                                                                                         |
| Optional<br>Ports  | TXCOMTYPE       | Active-High signal selects SATA COMWAKE sequence when asserted, otherwise selects COMINIT. The sequence is initiated upon assertion of TXCOMSTART. This option is not available if RXSTATUS encoding format is set to PCI Express.                                                                                                               |
|                    | TXPOWERDOW N    | 2-bit PCI Express compliant transmitter powerdown control signal.                                                                                                                                                                                                                                                                                |
|                    | TXDETECTRX      | PIPE interface for PCI Express specification-compliant control signal. Activates the PCI Express receiver detection feature. Function depends on the state of TXPOWERDOWN, RXPOWERDOWN, TXELECIDLE, TXCHARDISPMODE, and TXCHARDISPVAL. This port is not available if RXSTATUS encoding format is set to SATA.                                    |
|                    | TXELECIDLE      | Drives the transmitter to an electrical idle state (no differential voltage). In PCI Express mode this option is used for electrical idle modes. Function depends on the state of TXPOWERDOWN, RXPOWERDOWN, TXELECIDLE, TXCHARDISPMODE, and TXCHARDISPVAL.                                                                                       |
|                    | PHYSTATUS       | PCI Express receive detect support signal. Indicates completion of several PHY functions.                                                                                                                                                                                                                                                        |



Table 3-16 shows the OOB signal detection options.

Table 3-16: OOB Signal Detection

| Option                      | Description                                                                                                                                                                                                                                                                                                 |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use RX OOB Signal Detection | Enables the internal Out-of-Band signal detector (OOB). OOB signal detection is used for PCIe® and SATA.                                                                                                                                                                                                    |
| OOB Detection Threshold     | Specifies a binary value representing a differential receive signal voltage level. Valid values are 110 and 111, with 111 recommended. When the signal drops below this level it is determined to be an OOB signal. This option is not available if the Use RX OOB Signal Detection option is not selected. |
|                             | See the <i>Virtex-6 FPGA GTX Transceivers User Guide</i> for more information about the OOB detection threshold levels.                                                                                                                                                                                     |

Table 3-17 details the PRBS settings.

Table 3-17: PRBS

| Option                  | Description                                                                                                                                          |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use PRBS Detector       | Enables the internal pseudo random bitstream sequence detector (PRBS). This feature can be used by an application to implement a built-in self-test. |
| Use Port TXENPRBSTST    | Enables the PRBS Transmission control port. This port is used to start/stop PRBS generation.                                                         |
| Use Port TXPRBSFORCEERR | Enables the PRBS force error control port. This port controls the insertion of errors into the bit stream.                                           |
| RXPRBSERR_LOOPBACK      | Select this option to loop back RXPRBSERR bit to TXPRBSFORCEERR of the same GTX transceiver.                                                         |

Table 3-18 described the Loss of Sync State Machine settings.

Table 3-18: Loss of Sync State Machine

| Option                                                       |                                               | Description                                                                                                                                                                     |
|--------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use Port RXLOSSO                                             | FSYNC                                         | Two-bit multi-purpose status port. The meaning of the bits is determined by the settings below.                                                                                 |
| [0] = CB Sequence<br>in Elastic Buffer<br>[1] = 8B/10B Error |                                               | Bit 0 of the RXLOSSOFSYNC status port indicates a Channel Bonding sequence is present in the receive elastic buffer. Bit 1 indicates the detection of an 8B/10B coding error.   |
| Port Meaning                                                 | t Meaning  Loss of Sync State  Machine Status | Bit 0 of the RXLOSSOFSYNC status port indicates sync state is active due to channel bonding or realignment. Bit 1 indicates sync lost due to invalid characters or reset.       |
| Errors Required to Lose Sync                                 |                                               | Integer value between 4 and 512 representing the count of invalid characters received, above which sync is determined to be lost.  The XAUI example uses 4.                     |
| Good bytes to reduce Error Count by 1                        |                                               | Integer value between 1 and 128 representing the number of consecutive valid characters needed to cancel out the appearance of one invalid character.  The XAUI example uses 1. |



## **Channel Bonding Sequence**

The Channel Bonding Sequence screen (Page 6) of the Wizard (Figure 3-12) allow you to define the channel bonding sequence(s). Table 3-19, page 38 describes the channel bonding setup options. Table 3-20, page 39 describes the sequence definition settings.



Figure 3-12: Channel Bonding - Page 6

Table 3-19: Channel Bonding Setup

| Option                               | Description                                                                                                                                                                                                           |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use Channel Bonding                  | Enables receiver channel bonding logic using unique character sequences. When recognized, these sequences allow for adding or deleting characters in the receive buffer to byte-align multiple data transceivers.     |
| Sequence Length                      | Select from the drop down list the number of characters in the unique channel bonding sequence.  The XAUI example uses 1.                                                                                             |
| Sequence 1 Max Skew                  | Select from the drop down list the maximum skew in characters that can be handled by channel bonding. Must always be less than half the minimum distance between channel bonding sequences.  The XAUI example uses 7. |
| Use Two Channel<br>Bonding Sequences | Activates the optional second channel bonding sequence. Detection of either sequence triggers channel bonding.                                                                                                        |
| Sequence 2 Max Skew                  | Same as sequence 1 max skew.                                                                                                                                                                                          |



Table 3-20: Channel Bonding and Clock Correction Sequences

| Option             | Description                                                                                                                                                                                                                                          |  |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Byte (Symbol)      | Set each symbol to match the pattern the protocol requires. The XAUI sequence length is 8 bits. 01111100 is used for channel bonding. 00011100 is used for clock correction. The other symbols are disabled because the Sequence Length is set to 1. |  |
| K Character        | This option is available when 8B/10B decoding is selected. When checked, as is the case for XAUI, the symbol is an 8B/10B K character.                                                                                                               |  |
| Inverted Disparity | Some protocols with 8B/10B decoding use symbols with deliberately inverted disparity. This option should be checked when such symbols are expected in the sequence.                                                                                  |  |
| Don't Care         | Multiple-byte sequences can have wild card symbols by checking this option. Unused bytes in the sequence automatically have this option set.                                                                                                         |  |



## **Clock Correction Sequence**

The Clock Correction Sequence screen (Page 7) of the Wizard (Figure 3-13) allows you to define the clock correction sequence. Table 3-21, page 40 describes the clock correction setup parameters. See Table 3-20, page 39 for the sequence definition settings.



Figure 3-13: Clock Correction - Page 7

Table 3-21: Clock Correction Setup

| Option                                | Description                                                                                                                                                                                                                                                                                             |
|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Use Clock Correction                  | Enables receiver clock correction logic using unique character sequences. When recognized, these sequences allow for adding or deleting characters in the receive buffer to prevent buffer underflow/overflow due to small differences in the transmit/receive clock frequencies.                       |
| Sequence Length                       | Select from the drop down list the number of characters (subsequences) in the unique clock correction sequence.  The XAUI example uses 1.                                                                                                                                                               |
| RX Buffer Max Latency                 | Select from the drop down list the maximum number of characters to permit in the receive buffer before clock correction attempts to delete incoming clock correction sequences. Also determines the maximum latency of the receive buffer in RXUSRCLK cycles.  The XAUI example uses 20.                |
| RX Buffer Min Latency                 | Select from the drop down list the minimum number of characters to permit in the receive buffer before clock correction attempts to add extra clock correction sequences to the receive buffer. Also determines the minimum latency of the receive buffer in RXUSRCLK cycles. The XAUI example uses 18. |
| Use Two Clock<br>Correction Sequences | Activates the optional second clock correction sequence. Detection of either sequence triggers clock correction.                                                                                                                                                                                        |



## Summary

The Summary screen (Page 8) of the Wizard (Figure 3-14) provides a summary of the selected configuration parameters. After reviewing the settings, click Generate to exit and generate the wrapper.



Figure 3-14: Summary - Page 8





# Quick Start Example Design

#### **Overview**

This chapter introduces the example design that is included with the GTX transceiver wrappers. The example design demonstrates how to use the wrappers and demonstrates some of the key features of the GTX transceiver. For detailed information about the example design, see Chapter 5, Detailed Example Design.

## **Functional Simulation of the Example Design**

The Virtex®-6 FPGA GTX Transceiver Wizard provides a quick way to simulate and observe the behavior of the wrapper using the provided example design and script files.

To simulate simplex designs, the SIMPLEX\_PARTNER environment variable should be set to the path of the complimentary core generated to test the simplex design. For example, if a design is generated with "RX OFF", a simplex partner design with RX enabled is needed to simulate the DUT. The SIMPLEX\_PARTNER environment variable should be set to the path of the RX enabled design. The name of the simplex partner should be the same as the name of the DUT with a prefix of "tx" or "rx" as applicable. In the current example, the name of the simplex partner design would be prefixed with "rx".

## Using ModelSim

Prior to simulating the wrapper with ModelSim, the functional (gate-level) simulation models must be generated. All source files in the following directories must be compiled to a single library as shown in Table 4-1. See the *Synthesis and Simulation Design Guide* for ISE® 12.4 available in the ISE software documentation, for instructions on how to compile ISE simulation libraries.

Table 4-1: Required ModelSim Simulation Libraries

| HDL     | Library     | Source Directories                                                                                                   |
|---------|-------------|----------------------------------------------------------------------------------------------------------------------|
| Verilog | UNISIMS_VER | <pre><xilinx dir="">/virtex6/verilog/src/unisims <xilinx dir="">/virtex6/secureip/mti</xilinx></xilinx></pre>        |
| VHDL    | UNISIM      | <pre><xilinx dir="">/virtex6/vhdl/src/unisims/primitive <xilinx dir="">/virtex6/secureip/mti</xilinx></xilinx></pre> |

The Wizard provides a command line script for use within ModelSim. To run a VHDL or Verilog ModelSim simulation of the wrapper, use the following instructions:

 Launch the Modelsim simulator and set the current directory to cproject\_directory/<component\_name</li>



- Set the MTI\_LIBS variable: modelsim> setenv MTI LIBS <path to compiled libraries>
- Launch the simulation script: modelsim> do simulate mti.do

The ModelSim script compiles the example design and test bench, and adds the relevant signals to the wave window.

## Using the ISE Simulator

When using the ISE Simulator (ISim), the required Xilinx simulation device libraries are precompiled, and are updated automatically when service packs and IP updates are installed. There is no need to run CompXlib to compile libraries, or to manually download updated libraries.

Table 4-2: Required ISim Simulation Libraries

| HDL     | Library     | Source Directories                                                    |
|---------|-------------|-----------------------------------------------------------------------|
| Verilog | UNISIMS_VER | <pre><xilinx dir="">/verilog/hdp/<os>/unisims_ver</os></xilinx></pre> |
| VHDL    | UNISIM      | <pre><xilinx dir="">/vhdl/hdp/<os>/unisim</os></xilinx></pre>         |

**Note:** *OS* refers to the following operating systems: lin, lin64, nt, nt64.

The wizard also generates a perl script for use with ISim. To run a VHDL or Verilog simulation of the wrapper, use the following instructions:

- Launch the simulation script: prompt> simulate\_isim.sh

The ISim script compiles the example design and test bench, and adds the relevant signals to the wave window.

## Implementing the Example Design

When all of the parameters are set as desired, clicking **Generate** creates a directory structure under the provided Component Name. Wrapper generation proceeds and the generated output populates the appropriate subdirectories.

The directory structure for the XAUI example is provided in Chapter 5, Detailed Example Design.

After wrapper generation is complete, the results can be tested in hardware. The provided example design incorporates the wrapper and additional blocks allowing the wrapper to be driven and monitored in hardware. The generated output also includes several scripts to assist in running the Xilinx software.

From the command prompt, navigate to the project directory and type the following:

For Windows

- > cd xaui\_wrapper\implement
- > implement.bat



#### For Linux

- % cd xaui\_wrapper/implement
- % implement.sh

Note: Substitute Component Name string for "xaui\_wrapper".

These commands execute a script that synthesizes, builds, maps, places, and routes the example design and produces a bitmap file. The resulting files are placed in the implement/results directory.

## **Timing Simulation of the Example Design**

Not applicable.





# Detailed Example Design

This chapter provides detailed information about the example design, including a description of files and the directory structure generated by the Xilinx $^{\mathbb{B}}$  CORE Generator $^{\text{TM}}$  tool, the purpose and contents of the provided scripts, the contents of the example HDL wrappers, and the operation of the demonstration test bench.

## **Directory and File Structure**

| " | Solidotaic                                                                                                                 |
|---|----------------------------------------------------------------------------------------------------------------------------|
|   | <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre>                                   |
|   | <pre></pre>                                                                                                                |
|   | <component name="">/doc Product documentation</component>                                                                  |
|   | <component name="">/example design Verilog and VHDL design files</component>                                               |
|   | <component name="">/implement Implementation script files</component>                                                      |
|   | /implement/results  Results directory, created after implementation scripts are run, and contains implement script results |
|   | <component name="">/simulation Simulation scripts</component>                                                              |
|   | 🋅 /simulation/functional                                                                                                   |

Functional simulation files



## **Directory and File Contents**

The Virtex®-6 FPGA GTX Transceiver Wizard directories and their associated files are defined in the following sections.

## ct directory>

The contains all the CORE Generator tool's project files.

Table 5-1: Project Directory

| Name                                                     | Description                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre><component_name>.v[hd]</component_name></pre>       | Main GTX transceiver wrapper. Instantiates individual GTX transceiver wrappers. For use in the target design.                                                                                                                                                                            |
| <pre><component_name>.[veo   vho]</component_name></pre> | GTX wrapper files instantiation templates. Includes templates for the GTX wrapper module, the IBUFDS_GTXE1, and essential GTX support modules (such as TX_SYNC).                                                                                                                         |
| <pre><component_name>.xco</component_name></pre>         | Log file from CORE Generator tool describing which options were used to generate the GTX wrapper. An XCO file is generated by CORE Generator tool for each Wizard that it creates in the current project directory. An XCO file can also be used as an input to the CORE Generator tool. |
| <pre><component_name>_gtx.v[hd]</component_name></pre>   | Individual GTXE1 transceiver wrapper to be instantiated in the main GTX transceiver wrapper. Instantiates the selected GTXE1 transceivers with settings for the selected protocol.                                                                                                       |

Back to Top

## component name>

The <component name> directory contains the release notes file provided with the Wizard, which may include last-minute changes and updates.

Table 5-2: GTX Wrapper Component Name

| Name                                            | Description                                                         |
|-------------------------------------------------|---------------------------------------------------------------------|
| <pre><pre><pre><pre></pre></pre></pre></pre>    |                                                                     |
| v6_gtxwizard_readme.txt                         | Release notes for the GTX wizard.                                   |
| <pre><component_name>.pf</component_name></pre> | Protocol description for the selected protocol from the GTX wizard. |

Back to Top



### <component name>/doc

The doc directory contains the PDF documentation provided with the Wizard.

Table 5-3: Doc Directory

| Name                                                                    | Description                                                         |  |
|-------------------------------------------------------------------------|---------------------------------------------------------------------|--|
| <pre><pre><pre><pre></pre></pre>/<pre></pre></pre>/<pre>doc</pre></pre> |                                                                     |  |
| ug516_v6_gtxwizard.pdf                                                  | LogiCORE IP Virtex-6 FPGA GTX Transceiver<br>Wizard v1.8 User Guide |  |

Back to Top

## <component name>/example design

The example design directory contains the example design files provided with the Wizard.

Table 5-4: Example Design Directory

| Name                                                                                     | Description                                                                                                                                                                                                                                                                           |  |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> |                                                                                                                                                                                                                                                                                       |  |
| frame_check.v[hd]                                                                        | Frame-check logic to be instantiated in the example design.                                                                                                                                                                                                                           |  |
| frame_gen.v[hd]                                                                          | Frame-generator logic to be instantiated in the example design.                                                                                                                                                                                                                       |  |
| gtx_attributes.ucf                                                                       | Constraints file containing the GTX attributes generated by the GTX Wizard GUI settings.                                                                                                                                                                                              |  |
| tx_sync.v[hd]                                                                            | TX sync logic module to be instantiated in the example design. Performs phase synchronization for all active TX data paths. Available for use in the target design.                                                                                                                   |  |
| <pre><component_name>_top.ucf</component_name></pre>                                     | Constraint file for mapping the GTX wrapper example design onto a Virtex-6 device.                                                                                                                                                                                                    |  |
| <pre><component_name>_top.v[hd]</component_name></pre>                                   | Top-level example design. Contains GTX transceiver wrapper, reset logic, and instantiations for frame generator, frame-checker, and TX sync logic. Also contains definitions for test frame data and ChipScope <sup>TM</sup> Pro tools module instantiation. See Figure 3-3, page 20. |  |

Back to Top

## <component name>/implement

The implement directory contains the Wizard implementation script files.

Table 5-5: Implement Directory

| Name                                                                                                                          | Description                       |  |
|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|--|
| <pre><pre><pre><pre></pre></pre></pre><pre><pre><pre><pre><pre><pre><pre>&lt;</pre></pre></pre></pre></pre></pre></pre></pre> |                                   |  |
| chipscope_project.cpj                                                                                                         | ChipScope Pro tools project file. |  |



Table 5-5: Implement Directory (Cont'd)

| Name                   | Description                                                                                                                         |  |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| data_vio.ngc           | ChipScope Pro Virtual Input/Output (VIO) Wizard netlist.                                                                            |  |
| icon.ngc               | ChipScope Pro Integrated Controller (ICON)<br>Wizard netlist.                                                                       |  |
| ila.ngc                | ChipScope Pro Integrated Logic Analyzer (ILA)<br>Wizard netlist.                                                                    |  |
| implement.bat          | A Windows batch file that processes the example design through the Xilinx tool flow.                                                |  |
| implement.sh           | A Linux shell script that processes the example design through the Xilinx tool flow.                                                |  |
| implement_synplify.bat | A Windows batch file that processes the example design through Synplify synthesis and the Xilinx tool flow.                         |  |
| implement_symplify.sh  | A Linux shell script that processes the example design through Synplify synthesis and the Xilinx tool flow.                         |  |
| synplify.prj           | Synplify project file for the example design.                                                                                       |  |
| xst.prj                | The XST project file for the example design; it lists all of the source files to be synthesized.                                    |  |
| xst.scr                | The XST script file for the example design that is used to synthesize the Wizard, called from the implement script described above. |  |

Back to Top

## /implement/results

The results directory is created by the implement script, after which the implement script results are placed in the results directory.

*Table 5-6:* **UCF Directory** 

| Name                                                                                     | Description |  |
|------------------------------------------------------------------------------------------|-------------|--|
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> |             |  |
| Implement script result files.                                                           |             |  |

Back to Top



## <component name>/simulation

The simulation directory contains the simulation scripts provided with the Wizard.

Table 5-7: Simulation Directory

| Name                                                                                                                          | Description                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| <pre><pre><pre><pre></pre></pre></pre><pre><pre><pre><pre><pre><pre><pre>&lt;</pre></pre></pre></pre></pre></pre></pre></pre> |                                                                                                               |
| demo_tb.v[hd]                                                                                                                 | Test bench to simulate the provided example design. See Functional Simulation of the Example Design, page 43. |

Back to Top

### /simulation/functional

The functional directory contains functional simulation scripts provided with the Wizard.

Table 5-8: Functional Directory

| Name                                                                                     | Description                                                                            |  |
|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|
| <pre><pre><pre><pre><pre><pre><pre><pre></pre></pre></pre></pre></pre></pre></pre></pre> |                                                                                        |  |
| simulate_isim.sh                                                                         | ISE® simulator (ISim) simulation script.                                               |  |
| simulate_mti.do                                                                          | ModelSim simulation script.                                                            |  |
| simulate_ncsim.sh                                                                        | Linux script for running simulation using Cadence Incisive Enterprise Simulator (IES). |  |
| simulate_vcs.sh                                                                          | Linux script for running simulation using Synopsys VCS and VCS MX.                     |  |
| ucli_command.key                                                                         | Command file for VCS simulator                                                         |  |
| vcs_session.tcl                                                                          | Script for adding GTX wrapper signals to VCS wave window.                              |  |
| wave_isim.tcl                                                                            | Script for adding GTX wrapper signals to the ISim wave viewer.                         |  |
| wave_mti.do                                                                              | Script for adding GTX wrapper signals to the ModelSim wave viewer.                     |  |
| wave_ncsim.sv                                                                            | Script for adding GTX wrapper signals to the Cadence IUS wave viewer.                  |  |

Back to Top



## **Example Design Description**

The example design that is delivered with the wrappers helps Wizard designers understand how to use the wrappers and GTX transceivers in a design. The example design is shown in Figure 5-1.



GSG516\_05\_01\_080309

Figure 5-1: Wrapper Block Diagram

The example design connects a frame generator and a frame checker to the wrapper. The frame generator transmits an incrementing counting pattern while the frame checker monitors the received data for correctness. The frame generator counting pattern is stored in BRAM. This pattern can be easily modified by altering the parameters in the frame generator instantiation. The frame checker contains the same pattern in BRAM and compares it with the received data. An error counter in the frame checker keeps a track of how many errors have occurred.

If comma alignment is enabled, the comma character will be placed within the counting pattern. Similarly, if channel bonding is enabled, the channel bonding sequence would be interspersed within the counting pattern. The frame check works by first scanning the received data for the START\_OF\_PACKET\_CHAR. In 8B/10B designs, this is the comma alignment character. Once the START\_OF\_PACKET\_CHAR has been found, the received data will continuously be compared to the counting pattern stored in the BRAM at each RXUSRCLK2 cycle. Once comparison has begun, if the received data ever fails to match the data in the BRAM, checking of receive data will immediately stop, an error counter will be incremented and the frame checker will return to searching for the START\_OF\_PACKET\_CHAR.

For 64B/66B and 64B/67B example designs, the frame generator has scrambler logic while the frame checker has descrambler and block synchronization logic.

If the TX buffer is bypassed, the TX\_SYNC module is instantiated in the example design and connected to the wrapper. The module performs the TX phase alignment procedure outlined in the *Virtex-6 FPGA GTX Transceiver User Guide*. Similarly, if the RX buffer is bypassed, the RX\_SYNC module is instantiated in the example design and connected to



the wrapper. The RX\_SYNC module demonstrates the RX phase-alignment procedure outlined in the *Virtex-6 FPGA GTX Transceiver User Guide*.

The example design also demonstrates how to properly connect clocks to GTX transceiver ports TXUSRCLK, TXUSRCLK2, RXUSRCLK and RXUSRCLK2. Properly configured mixed mode clock mangers (MMCM) wrappers are also provided if they are required to generate user clocks for the instantiated GTX transceivers.

The example design may be synthesized using XST or Synplify Pro, implemented with ISE<sup>®</sup> software and then observed in hardware using the ChipScope Pro tools. RX output ports such as RXDATA can be observed on the ChipScope Pro ILA core while input ports can be controlled from the ChipScope Pro VIO core. A ChipScope Pro tools project file is also included with each example design.

For the example design to work properly in simulation or in hardware, both the transmit and receive side need to be configured with the same line rate, encoding and datapathwidth in the GUI.

## **Example Design Hierarchy**

The hierarchy for the design used in this example is shown below.

```
EXAMPLE TB
   EXAMPLE MGT TOP
       XAUI WRAPPER
          | XAUI WRAPPER GTX (1 per transceiver)
         TX SYNC
                              (1 per transceiver)
        FRAME GEN
                             (1 per transceiver)
        FRAME CHECK
                             (1 per transceiver)
      (optional Chipscope support)
        shared vio
          icon
          data vio (TX)
          data vio (RX)
          ila
                (RX)
```