# Embedded Systems (Software)

Prof. Kavi Arya



# Embedded System Diversity

#### Beware of the computer!



- From computers to embedded & networked SoCs ... IoT
- Complete change in device interaction
- Growing number of critical applications

## **Common Design Metrics**

- NRE (Non-recurring engineering) cost
- Unit cost
- Size (bytes, gates)
- Performance (execution time)
- Power (more power=> more heat & less battery time)
- Flexibility (ability to change functionality)
- Time to prototype
- Time to market
- Maintainability
- Correctness
- Safety (probability that system won't cause harm)

#### Apple A.. SoC series

#### Apple A4 (2010)

for iPad ARM based SoC @1GHz w/integ. GPU (\$1Bn to devlp)

#### Apple A5 (2012)

- Based on dual-core ARM Cortex-A9 MPCore CPU
- \$4B development facility by Samsung in Texas
- Clocked at 1 GHz (auto adj. frequency to save battery)
- ISP for face detection, wh.balance & automatic image stabilization
- "EarSmart" unit from Audience for noise canceling
- CPU portion 2x as powerful as the original iPad
- GPU up to 7x as powerful A4
- Cost 75% more than predecessor

#### Apple A6x (2013)

- 1.4 GHz Apple-designed <u>ARMv7</u> based <u>dual-core CPU</u> (Swift)
- Integrated quad-core <u>PowerVR</u> SGX 554MP4 GPU @300 MHz
- 2x computing power + graphics perf. of previous Apple A5X
- 32 nm process => chip is 123 mm² large<sup>[6]</sup> (26% larger than A6).

#### (Apple) Processor Trends

|      |           |                                                                                                                                    | Produ                              |      |      |                                         |              |
|------|-----------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|------|-----------------------------------------|--------------|
| Year | Model     | Specs                                                                                                                              | ct                                 | Spd  | Gfx  | Size                                    | Tech.        |
| 2012 | <b>A6</b> | 1.3 GHz ARMv7 based dual-core CPU (Swift)                                                                                          | iPhone5                            | 2x   | 2x   | 22% smaller                             | 32nM         |
| 2013 | <b>A7</b> | 1.3-1.4GHz 64-bit<br>ARMv8-A dual-core CPU<br>(Cyclone) integrated<br>PowerVR G6430 GPU,<br>31x64bit GP regs,<br>32x128bit FP regs | iPhone<br>5S, iPad<br>Mini2 &<br>3 | 2x   | 2x   | 1B<br>transistors<br>in 102sq.mm        | 28nM         |
| 2014 | <b>A8</b> | 1.4GHz 64-bit ARMv8-A<br>dual-core CPU &<br>integrated PowerVR<br>GX6450 GPU                                                       | iPhone6<br>& 6+                    | 25%  | 50%  | 13% less in size, <b>2B</b> transistors | <b>20</b> nM |
|      |           | 64-bit ARM based system                                                                                                            | iPhone<br>6S &                     | 70%  | 90%  |                                         |              |
| 2015 | Α9        | on a chip (SoC)                                                                                                                    | 6S+                                | more | more |                                         | 14nM         |

#### (Apple) Processor Trends

| Year | Model | Specs                                                                                                                                            | Product           | Spd                                         | Gfx                                          | Size                 | Tech. |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------|----------------------------------------------|----------------------|-------|
| 2017 | A11   | 64-bit ARMv8-A 6-core<br>CPU (Bionic) 2 high<br>perf and 4 high<br>efficiency                                                                    | iPhone 8          | 25%<br>faster                               | 70%<br>faster                                | 4.3B<br>transistors  | 10nM  |
| 2018 |       | 64-bit ARM 2+4 core<br>CPU (Bionic)                                                                                                              | iPhone XS<br>& XR | 35%<br>faster                               | 95%<br>faster<br>multi<br>core               | 6.9B<br>transistors  | 7nM   |
| 2019 |       | 64-bit ARM 6 core with 2 high perf cores running at 2.65GHz (Lightening) with ML accelerators – AMX blocks; & 4 energy efficient cores (Thunder) | iPhone 11         | 20%<br>faster<br>with<br>30%<br>less<br>pwr | 20%<br>faster<br>with<br>40%<br>lower<br>pwr | 8.5B<br>transistors  | 7 mM  |
| 2020 | A14   | Apple A14 Bionic<br>(hexa-core 64-bit<br>ARM64 "mobile SoC",<br>SIMD, caches)                                                                    | iPhone 12         | 40%<br>faster                               | 30%<br>faster                                | 11.8B<br>transistors | 5nM   |
| 2022 | A16   | Apple A16 Bionic<br>(hexa-core 64-bit<br>ARM64 "mobile SoC", 5<br>graphics cores)                                                                | iPhone 14         | 10%<br>faster                               | 100%<br>faster                               | 16.0B<br>transistors | 4nM   |

#### **Challenges**

...Decreasing

Mission & Safety-Critical Pressures

Increasing...

- Tolerance for defects
- Development Cycles
- Resource availability
- Ability to manage reqs
- Ability to ensure long term maintenance

- Safety critical requirements in
  - Aerospace & defence, Energy Transportation, Industrial, Medical
- Requirement changes, life span
- Application complexity
- Cost of code testing, validation & verification & certification
- Need for systems & software design reusability
- Packaging & ergonomics are key
- Mechatronics
- Mass deployment less scope for error

### **Current Technology**

#### Extrapolation of traditional software techniques

- Programs written in conventional languages
  - C subsets, MISRA C for automobile Java for telephone / smartcards
- Glued together by OS services
   A wide variety of embedded OS (VxWorks, OSEK)
- With some reuse and standardisation effort
- Classical software models largely inadequate
  - Too powerful, hard to verify
  - often subsets of rich languages=>doesn't make them simpler

# Why Is Embedded Software Not Just Software On Small Computers?

- Embedded = Dedicated
- Interaction with physical processes
  - Sensors, actuators, processes
- Critical properties are not all functional
  - Real-time, fault recovery, power, security, robustness
- Heterogeneity
  - Hardware/software tradeoffs, mixed architectures
- Concurrency
  - Interaction with multiple processes
- Reactivity
  - Operating at the speed of the environment
  - These features look more like hardware!

#### Current Bottleneck

Intrinsic application complexity grows rapidly

Analog / digital interface: more objects to control Embedded algorithmics: signal, display, alarm, power... Richer hardware architecture: µ**P**, DSP, ASIP, ASIC, FPGA

Performance adds complexity

Footprint / power minimization interferes with logical design Technology independence is still difficult

=> Verification bottleneck

Applications hard to verify off-site

Hardware / software interaction difficult

# Software Engineering

(or, how do we build reliable systems?)

#### Things Have to Change!

- Pressure on productivity of design engineers working on complex systems.
- Time has come to design hardware using software engineering - rather than hw engg - methodologies.
- Complexity of system is the basic problem, and Moore's Law doubles complexity every 18 months.
- Advances in software engineering help produce complex systems with more easily available design skills, making large profits
- We expect new designers, with/without hardware design skills, will design hardware in future

### **Designer Productivity**

- "The Mythical Man Month" by Frederick Brooks '75
- More designers on team => lower productivity because of increasing communication costs between groups
- Consider 1M transistor project:
  - Say, a designer has productivity of 5000 transistor/mth
  - Each extra designer => decrease of 100 transistor/mth productivity in group due to comm. costs

| <ul><li>1 designer</li></ul>  | 1M/5000 =>      | 200mth  |
|-------------------------------|-----------------|---------|
| <ul><li>10 designer</li></ul> | 1M/(10*4100) => | 24.3mth |
| <ul><li>25 designer</li></ul> | 1M/(25*2600) => | 15.3mth |
| <ul><li>27 designer</li></ul> | 1M/(27*2400) => | 15.4mth |

Need new design technology to shrink design gap

Source: Embedded System
Design: Frank Vahid/ Tony Vargis
(John Wiley & Sons, Inc.2002)

#### Design Productivity Gap

- Designer productivity grown over the last decade
- Rate of improvement has not kept pace with the chipcapacity growth
- 1981: leading edge chip:
  - 100 designers \* 100 trans/mth => 10k trans complexity
- 2010: leading edge Intel chip using 45nM tel
  - > 1B transistor complexity
- 2015: Leading edge Apple A9 using 14nM technology:
  - > 2B transistor complexity
- 2020: Apple A14 chip using 5nM technology:
  - > 11.8B transistor complexity
- Designers at avg. of \$10k pm => cost of building leading edge chips has gone from \$1M (1981) to \$300M (2002) to \$1B (2010) to \$5B (2020)...
- Apple A4 for iPad ARM based SoC @1GHz w/integrated GPU (\$1Bn to develop)
- Need paradigm shift to cope with complexities on Wiley & Sons, Inc.2006)

Source: Embedded System And others.

# Chip Design Cost



# Time to Market Design Metric



- Simplified revenue model
  - Product life = 2W, peak at W
  - Time of market entry defines a triangle, representing market penetration
  - Triangle area equals revenue
  - Loss
    - The difference between the on-time and delayed triangle areas
  - Avg. time to market today = 8 mth
  - 1 day delay may amount to \$Ms
    - see Sony Playstation vs XBox

#### Losses due to delayed market entry



- Area = 1/2 \* base \* height
  - On-time = 1/2 \* 2W \* W
  - Delayed = 1/2 \* (W-D+W)\*(W-D)
- Percentage revenue loss
   = (D(3W-D)/2W<sup>2</sup>)\*100%
- Try some examples
  - Lifetime 2W=52 wks, delay D=4 wks
  - $(4*(3*26-4)/2*26^2) = 22\%$
  - Lifetime 2W=52 wks, delay D=10 wks
  - $-(10*(3*26-10)/2*26^2) = 50\%$
  - Delays are costly!

#### NRE and unit cost metrics

- Compare technologies by costs -- best depends on quantity
  - Technology A: NRE=\$2,000, unit=\$100
  - Technology B: NRE=\$30,000, unit=\$30
  - Technology C: NRE=\$100,000, unit=\$2



But, must also consider time-to-market

### Trends (Moore's Law)

#### IC transistor capacity doubles every 18 mths

- 1981: leading edge chip had 10k transistors
- 2002: leading edge chip has 150M transistors
- 2010: Leading edge Intel processor has 0.5B trans in 107sq.mm
- 2014: Leading edge Intel processor has 2.0B trans in 89sq.mm
- 2019: Leading edge Intel processor has 8.5B trans in 83sq.mm
- 2022: Apple A16 processor has 16B transistors

#### Why?

- Reducing transistor size, increasing chip size, clever circuits
- Changing due to paradigm shifts: sys design tools, nanotech, ...

#### **Trends (Designer Productivity)**

#### Designer productivity improved due to better tools:

- Compilation/Synthesis tools
- Libraries/IP
- Test/verification tools
- Standards
- Languages and frameworks (Handel-C, Lava, Esterel, ...)
- 1981: designer produced 100 transistors per month
- 2002: designer produces 5000 transistors per month
- 2022: designer produces ???

# Software Engineering... Why we need it?

### Enemy number 1: the bug

- Therac 25: lethal irradiations
- Dharan's Patriot
- Ariane V
- Mars Explorer, Mars Polar Lander
- High-end automobile problems
- Pentium, SMP cpu networks
- Telephone and camera bugs



Bugs grow faster than Moore's law!







## Other Important Issues

Hardware / software partitioning

Hardware / software source code independence Link between programming and performance analysis

Operating Systems / scheduling

Well-studied field: rate-monotonic, earliest deadline first, etc. Newer computation models need less explicit scheduling

Fault tolerance

Software redundancy, voting algorithms, etc. CRCs, TT networks

# How to avoid or control bugs?

- Traditional: better verification by fancier simulation
- Next step: better design using specific techniques
   Better and more reusable specifications
   Simpler computation models, formalisms, semantics
   Reduce architect / designer and customer / provider distance

   Reduce hardware / software distance
- Requires better tooling
   Higher-level models and synthesis
   Formal property verification / program equivalence
   Certified libraries

#### Anatomy of Embedded Applications

- CC: continuous control, signal processing
   Differential equation solving, filters
   Specs and simulation in Matlab / Scilab, manual or automatic code
- FSM: finite state machines, state transition systems
  Discrete control, protocols, networking, drivers, security, etc.
  Flat or hierarchical state machines, manual or automatic code
- Calc : calculation intensive
   Navigation, security, etc.
   C, manual + libraries
- Web: web-like navigation, audio / video streaming Consumer electronics, infotainment systems Data-flow networks, embedded Java

#### BMW 745i: Prelude To Complexity



Another Life Cycle Example: The Software Error

# External view

The problem: software error, a desynchronization of the valvetronic motors



- Rough running engine, possibly stall
- Severity: 6 incidents in 5,470 cars with 2 rear endings
  - "alleged injury" of BMW passengers
  - Fault of drunk or inattentive following drivers

# **BMW Cost**

- To repair: Reprogram ECU
- Recalls not uncommon in industry
  - BMW 5,470 cars @ \$68,500 = Rev \$372 mil
- Compare Cost: Recall BMW X5
  - -164,000 units @ \$66,800 = Rev \$10 bil.
  - -~\$5 Million
  - -~\$30 per SUV



#### Bosch EMU For Four Wheeler (Multi Cylinder)



Source: Bosch Brochure: Ref 6

# Design Issues

(How do we build these systems?)

# Functional Design & Mapping



# Synchronous languages

Started in the 80's

Esterel: Ecole des Mines / INRIA, SyncCharts: U. Nice

Lustre: IMAG, Signal: INRIA Rennes

Lava: Chalmers, Xilinx

Started in the mid-90's

Handel-C: University of Oxford, Celoxica Inc.

Industrial use in the 90's

Lustre / SCADE : nuclear plants (Schneider), avionics (Airbus)

Esterel: avionics (Dassault), telecom

=> Full development in the 2000's

avionics: Airbus, Dassault, Elbit, Eurocopter, SNECMA, Thales,...

automotive: AUDI, GM, PSA,...

hardware pilot projects / experiments: TI, STM, Xilinx, Intel, Thales

# How do we get there?

#### KNOWLEDGE OR SKILLS REQUIRED

- Design of Solutions
- Investigation
- Modern Tool Usage
- Individual & Team Work
- Communication

#### Conclusion

- We have simultaneous optimisations of competing design metrics: speed, size, power, complexity, etc.
- Software engineering issues apply
  - Non-recurring engineering costs are critical
  - Design-productivity / time-to-market is paramount
- Traditional technologies unequipped to build complex embedded systems
  - Need unified view of hardware/ software co-design.
- Design focus at higher levels of abstraction =>
   Abstract specs refined into programs
   then into gates and logic