1.0111 X 23

- 1. State whether each of the following are [T]rue or [F]alse next to the statement in the space provided OR fill in the blanks appropriately.
  - (a) (1 point) The endianness of a machine is an important consideration when one character is to be stored and retrieved from memory.
  - (b) (1 point) The binary number 1111 is the minimum (most negative) number that you can represent in 2s complement representation of an integer using 4-bit signed representation. 15-1 8 -8 = 1000

(c) (1 point) In the IEEE Floating point representation the number of bits used to represent the mantissa decides the range of numbers that can be represented. [F]

(d) (2 points) The decimal value represented by the 8 bit floating point number 11100111 (where the exponent is 3 bits) is \_\_\_\_\_\_

(e) (1 point) A common expression for execution time is CPU time is

y \* cycle time \* cycles per instruction

where y is: (check the right option)

1. the number of instructions in the program.

2. the number of instructions executed.

3. the average time for an instruction including cache misses.

(f) (1 point) In the MIPS single cycle data path that we discussed in class, the RegWrite control is set to 1 for for sw (Store Word) instruction. [ $\triangleright$ ]

(g) (3 points) A machine has 3 classes of instructions with the following CPI for each class:

| Instruction class | CPI |
|-------------------|-----|
| A                 | 1   |
| В                 | 2   |
| C                 | 3   |

For a given high-level language program, two compilers produced the following executed instruction counts for each instruction class (in millions of instructions):

| Code from: | Α  | В | C   |
|------------|----|---|-----|
| Compiler 1 | 5  | 1 | 1   |
| Compiler 2 | 10 | 1 | 1 1 |

The machine is assumed to run at a clock rate of 100 MHz. The MIPS rating of the machine according the two compilers are

CPI = 10×1×1×2+1×3  $MIPS = 100 \times 10^6 \times 12 =$ 

2. (3 points) Suppose your manager asks you to speed up a program by a factor of 2 by enhancing a subroutine that the program spends half its time on. Would you take on the assignment? Justify quantitatively.

2 = (1-0.5) + 0.5 > S = /2 = 00 So No! (1)

Whom is is how needs to be speeded up by of

3. (2 points) Suppose you were to implement a fused Multiply-Add instruction in MIPS that would allow us to do operations such as A = A? B + C. Would you use one of the existing instruction formats (R, I or J) or would you need a new instruction format for this? Justify in one sentence!

R type simu we med only

3 registers to be specified.

4. (6 points) Your job is to translate the following C code into MIPS assembly.

```
struct Node {
    int data;
    struct Node *next;
};

int sumList (struct Node *nptr) {
    if (nptr == NULL) return 0;
        else return (nptr->data + sumList (nptr->next));
}
```

To help you out, a skeleton program has been given below. Your job is to fill out the boxes with MIPS Assembly code AND comments so that the program is a translation of the C code shown above to sum elements of a linked list. Do NOT write ANY code outside of the boxes. Only use instructions from the reference shown at the end of this paper.

sumList:

addi \$sp, \$sp, -8

# allocate space on the stack



lw \$a0, 0(\$sp)

# retrieve nptr



```
add $v0 ,$a0, $v0  # add to result of recursive call
  j return
return0:
  li $v0, 0
```

return:





## 5. More MIPS programming

(a) (3 points) Fill in the missing instruction with ONE R type instruction only in the box shown so that the C code is implemented by the MIPS assembly shown below. Only an exact solution will be accepted (missing or incorrect registers will be treated as incorrect).

C code: if (t0 < 0) { t0 = 42; }

Equivalent MIPS code assuming the registers have the same names as a C code variables:

SLt \$11,\$t0,0

beq \$t1,\$0,end // Yes, its \$t1 and NOT a typo. ori \$t0,\$0,42

end:

(b) (2 points) How many cycles will this program take to get to finish? (Assume each instruction takes 1 cycle)

 $\infty$ 

start:

jal middle

finish:

middle:

jal last

jr \$ra

ir \$ra

No partial

(c) (4 points) A designer decides that having a branch-if-equal-to-register-plus-constant (beqc \$t1 \$t2 < constant >< branchlabel > means branch to label if contents of \$t1 is equal to the sum of contents of \$t2 and the constant) instruction is a great idea and implements it by using half of the immediate field for the constant as a MIPS I type instruction. Assuming each instruction takes one cycle, how many cycles would this new instruction save if used in the code below?

procedure:

addi \$t0, \$a0, 255 // Check inputs to the procedure

beq \$t0, \$a1, invalid // Branch based on the constant calculation

addi \$v0, \$0r, 1 // Valid input, return 1

jr \$ra

invalid:

addi \$v0, \$r0, 0 // Invalid input, return 0

jr \$ra

979

means I we this

so purha

6. (a) (6 points) Modify the MIPS single cycle data path in the figure to add support for the JAL (jump and link) instruction. You must indicate the bit positions and width of the datapaths for any modifications you make.



(b) (2 points) With the modified datapath, write down the values of the following control signals for executing the JAL instruction:

• RegDst — 2

• MemToReg

<sup>&</sup>lt;sup>1</sup>There is spare MIPS Datapath diagram on Page 9 in case you mess this one up. You MUST indicate which diagram we are to consider to marking. The default is the diagram on this page





It supports the following complex instructions:

(a) (6 points) For each of the above instructions, specify how the control signals should be set for correct operation. Use X for don't care. ALUOp can be ADD, SUB, SLL, PASS\_A, or PASS\_B (e.g., PASS\_A means pass through the top operand without change). Full points will only be awarded for the fastest implementation.

| Inst    | ALUsrc1 | ALUsrc2 | ALUsrc3 | ALUop1 | ALUop2 | MemRead | MemWrite | RegWrite |
|---------|---------|---------|---------|--------|--------|---------|----------|----------|
| lw_add  | X       | 1.      | 0       | X      | add    | 41      | 0        | 1.       |
| addi_st |         | 0       | X       | ado    | X      | 0       | 1        | D        |
| sll_add |         | 1       |         | SLL    | add    | X       | 0        | ] =      |

(b) (6 points) Given that the memory takes 3 ns, the ALU takes 4 ns and the Register file takes 2 ns with no other delays, compute the **minimum** time required to perform each instruction.

|   | Instruction | Min Time |                                        |
|---|-------------|----------|----------------------------------------|
| 2 | LW-oold     | 14 05    | IMEM + Regfile + DMEM + ALU+ REGIONITE |
| 2 | addi-st     | 12 ns    | IM+IF+AW+DM.                           |
| 7 | sll-add     | 15 ps    | IM + RF + ALU + ALU + RFWite           |

## Spare Single Cycle MIPS Datapath Diagram for Question 6

