- 1. State whether each of the following are [T]rue or [F]alse next to the statement in the space provided OR fill in the blanks appropriately.
  - (a) (1 point) T or F: A compiler can influence both the number of instructions that are executed as well as the average CPI of the program.
  - (b) (1 point) A SLT instruction will need the 3 bit ALU Op Code to be set to
  - (c) (1 point) T or F: For all I type instructions the ALU is used to compute a memory address by addition. [ ]
  - (d) (2 points) Suppose in the datapath shown on the last page (MIPS Single Cycle Datapath Reference), the Control unit fails such that the RegWrite signal is always stuck at 0. An
  - (e) (2 points) For the single-cycle implementation shown on the last page, suppose we were to probe a few of the control signals and found that for a particular clock cycle, ALUSrc=0, MemtoReg=0, RegWrite=0, and MemRead=0. Which of the following MIPS instructions might have been executing? Check ALL that apply. Incorrect answers will result in -0.5 points with an incorrect answer being that ANY part of the solution is incorrect. In other words, I will accept only perfect answers:-).
    - a. lw X : i Regumte = To
    - 'ALUSIC = 0 b. sw 👗 \*
    - c. beq
    - d. add
    - e. addi

only BEQ is possible

2. (3 points) A program is known to have a serial component that takes S seconds to execute, but the rest of the computation is arbitrarily parallelizable. If the program runs in T seconds using

P processors, how long would it take to run using X processors? Assume T > S and P > 1.

ett'



3. (a) (5 points) Modify the datapath shown below to support the JR instruction in addition to the instructions it already supports. Show your modifications clearly ON the diagram. A spare diagram is included at the end of paper for you to practice on but only this page will be evaluated for points. Write down here any change to the existing control lines and what they impact.



| 1      | Jump | ALU Src | ALU Op | RegWrite | Branch | RegDst |
|--------|------|---------|--------|----------|--------|--------|
|        | 0    | 0       | SUB    | O        | 1      | @X     |
| (0.5×1 | 6    | )       |        |          |        |        |

4. (5 points) We want to implement a new I-type MIPS instruction getpc \$rt which sets register \$rt to the PC value of this instruction. Make changes to the given datapath to implement the getpc instruction. Indicate the value of all control signals, including any new control signals.



5. Consider the reference single cycle datapath shown at the end of the paper. In this implementation the clock cycle is determined by the longest possible path in the machine. The critical paths for the different instruction types that need to be considered are: R-type, Load-word, and store-word. All instructions have the same instruction fetch and decode steps. The basic register transfer of the instructions are:

Fetch/Decode: Instruction <- IMEM[PC];</pre>

R-type:  $R[rd] \leftarrow R[rs]$  op R[rt];  $PC \leftarrow PC + 4$ ;

load: R[rt] <- DMEM[ R[rs] + signext(offset)]; PC <- PC +4; store: DMEM[ R[rs] + signext(offset)] <- R[Rt]; PC <- PC +4;</pre>

The timing for the various components/actions are:

ALU 10 ns

Adder 8 ns

ALU Control Unit 2 ns

Bit Shifter 3 ns

Control Unit 4 ns

Sign/zero extender 3 ns

2-1 MUX 2 ns

Memory (read/write) (instruction or data) 15 ns

PC Register (read action) 1 ns

PC Register (write action) 1 ns

Register file (read action) 7 ns

Register file (write action) 5 ns

Logic (1 or more levels of gates) 1 ns

(a) (5 points) In the table below, indicate the components that determine the critical path for the respective instruction, in the order that the critical path occurs. If a component is used, but not part of the critical path of the instruction (i.e., happens in parallel with another component), it should not be in the table. The register file is used for reading and for writing; it will appear twice for some instructions. All instructions begin by reading the PC register with a latency of 2ns.

| Instruction Type       |     |    | HW      | Elev     | nants | , US | eu.     |                  |
|------------------------|-----|----|---------|----------|-------|------|---------|------------------|
| R Type                 | P.C | IM | Control | Read Rea | AWan  | ALU  | Control | RegionAl ,       |
| LW                     | 17  | 11 | 11      | 1) /     | 11    | 1)   | DM      | (anom) Residente |
| $\mathbf{s}\mathbf{w}$ | )1  | 11 | 11      | +1       | 11    | 11   | Read    | 11 DPM           |

(b) (3 points) Place the latencies of the components that you have decided to the critical path of each instruction in the table below. Compute the sum of each of the component latencies for each instruction.

| Instruction Type |     |    |   |   |    |    |    |   |    |   |
|------------------|-----|----|---|---|----|----|----|---|----|---|
| R Type           | 2ns | 15 | 4 | 7 | 2  | 10 | 4  | 5 |    |   |
| LW               | 2ns | 15 | 4 | 7 | 2_ | 10 | IL | 4 | 5  | 0 |
| SW               | 2ns | 15 | 1 | 7 | 2  | 10 | ゴ  | 1 | 10 | + |

- (c) (4 points) Use the total latency column to derive the following critical path information:
  - Given the data path latencies above, which instruction determines the overall machine 'critical path (latency)?



SW

• What will be the resultant clock cycle time of the machine based on the critical path instruction?



66 ns.



• What frequency will the machine run?

1/66ns = 15.1 MHz.

6. (5 points) Suppose we have a processor that has the following CPI figures for different kinds of instructions:

| Kind         | CPI |
|--------------|-----|
| Memory       | 4   |
| ALU          | 1   |
| Cond. Branch | 2   |
| Jump         | 1   |

Our customers mainly execute two types of operating systems that have the following mix of instructions:

| OS       | % memory | % ALU | % Cond. Branch | % jump |
|----------|----------|-------|----------------|--------|
| Linoox   | 30       | 25    | 15             | 30     |
| Windough | 20       | 30    | 25             | 25     |

Given the available budget we can afford to make one of these two possible changes in the next generation of the processor:

• Reduce the number of cycles needed by memory instructions from 4 to 2, or

• Reduce the number of cycles needed by conditional branches from 2 to 1.7 Which change should we make? Give a quantitative argument to support your decision. look Conho

## MIPS Single Cycle Datapath Reference



AWSTC