







**Design Rules Verification Repor**l
Filename : E:\dev\wifi\_alarm\_clock\pcbs\devkit\alarm\_clock\_devkit\alarm\_clock\_devkit.Pc

Warnings 0 Rule Violations 0

| Warning | gs |
|---------|----|
| Total   | 0  |

| Rule Violations                                                                                                   |   |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|---|--|--|--|
| Clearance Constraint (Gap=0.508mm) (InNetClass('POWER24') And ((IsPad And (InNet('GND') Or InNet('VCC_LED'))      | 0 |  |  |  |
| Clearance Constraint (Gap=-0.1mm) (InPadClass('AGND_TIE')),(InNet('GND') And OnBottomLayer                        |   |  |  |  |
| Clearance Constraint (Gap=0.127mm) (All),(All)                                                                    | 0 |  |  |  |
| Clearance Constraint (Gap=0.2mm) (All), (IsKeepOut)                                                               | 0 |  |  |  |
| Short-Circuit Constraint (Allowed=No) (All),(All)                                                                 | 0 |  |  |  |
| Short-Circuit Constraint (Allowed=Yes) (InPadClass('AGND_TIE')),(InNet('GND')                                     | 0 |  |  |  |
| Un-Routed Net Constraint ( (All) )                                                                                | 0 |  |  |  |
| Modified Polygon (Allow modified: No), (Allow shelved: No)                                                        | 0 |  |  |  |
| Width Constraint (Min=0.127mm) (Max=1.27mm) (Preferred=0.127mm) (All                                              | 0 |  |  |  |
| Routing Layers(All)                                                                                               | 0 |  |  |  |
| Routing Via (Templates Used To Check Via: GND_VIA, POWER_VIA) (All                                                | 0 |  |  |  |
| Power Plane Connect Rule(Relief Connect )(Expansion=0.508mm) (Conductor Width=0.127mm) (Air Gap=0.127mm           | 0 |  |  |  |
| Minimum Annular Ring (Minimum=0.13mm) (IsPad)                                                                     | 0 |  |  |  |
| Minimum Annular Ring (Minimum=0.13mm) (IsVia)                                                                     | 0 |  |  |  |
| Acute Angle Constraint [Tracks Only] (Minimum=45.000) (All                                                        | 0 |  |  |  |
| Hole Size Constraint (Min=0.3mm) (Max=3mm) (All)                                                                  | 0 |  |  |  |
| Hole To Hole Clearance (Gap=0.2mm) (All),(All)                                                                    | 0 |  |  |  |
| Minimum Solder Mask Sliver (Gap=0.1mm) (All),(All)                                                                | 0 |  |  |  |
| Net Antennae (Tolerance=0mm) (All)                                                                                | 0 |  |  |  |
| Board Clearance Constraint (Gap=0mm) (InLayerClass('Electrical Layers')                                           | 0 |  |  |  |
| Component Clearance Constraint ( Horizontal Gap = 0.1mm, Vertical Gap = Infinite ) (All),(All)                    | 0 |  |  |  |
| Component Clearance Constraint ( Horizontal Gap = 0mm, Vertical Gap = 0mm ) (All),(InComponentClass('TestPoint')) | 0 |  |  |  |
| Height Constraint (Min=0mm) (Max=25.4mm) (Prefered=12.7mm) (All                                                   | 0 |  |  |  |
| Total                                                                                                             | 0 |  |  |  |
|                                                                                                                   |   |  |  |  |



## **Board Stack Report**

| Stack Up |                   | Layer Stack           |          |           |          |
|----------|-------------------|-----------------------|----------|-----------|----------|
| Layer    | Board Layer Stack | Name                  | Material | Thickness | Constant |
| 1        |                   | Top Paste             |          |           |          |
| 2        |                   | Top Overlay           |          |           |          |
| 3        |                   | Top Solder            | SM-001   | 0.025mm   | 4        |
| 4        |                   | Top Layer             | Copper   | 0.035mm   |          |
| 5        |                   | Dielectric 2          | PP-006   | 0.210mm   | 4.1      |
| 6        |                   | Layer 1               | Copper   | 0.015mm   |          |
| 7        |                   | Dielectric 1          | Core-043 | 1.065mm   | 4.3      |
| 8        |                   | Layer 2               | Copper   | 0.015mm   |          |
| 9        |                   | Dielectric 3          | PP-006   | 0.210mm   | 4.1      |
| 10       |                   | Bottom Layer          | Copper   | 0.035mm   |          |
| 11       |                   | <b>Bottom Solder</b>  | SM-001   | 0.025mm   | 4        |
| 12       |                   | <b>Bottom Overlay</b> |          |           |          |
| 13       |                   | <b>Bottom Paste</b>   |          |           |          |
|          | Height : 1.637mm  |                       |          |           |          |