### FSM Verilog HDL Coding

**FSM Coding Goals**: To determine what constitutes an efficient FSM coding style, we first need to identify HDL coding goals and why they are important. After the HDL coding goals have been identified, we can then quantify the capabilities of various FSM coding styles.

- The FSM coding style should be easily modified to change state encodings and FSM styles.
- The coding style should be compact.
- The coding style should be easy to code and understand.
- The coding style should facilitate debugging.
- The coding style should yield efficient synthesis results.

#### FSM Verilog HDL Coding

One of the best Verilog coding styles is to code the FSM design using two always blocks, one for the sequential state register and one for the combinational next-state and combinational output logic.

```
Two Always Block FSM Style (Good Style)?
```

# FSM Example1



### FSM Example1: Coding using two always block

One of the best Verilog coding styles is to code the FSM design using two always blocks, one for the sequential state register and one for the combinational next-state and combinational output logic.

```
module fsm1 (output reg gnt, input
dly, done, req, clk, rst_n);
parameter [1:0] IDLE = 2'b00,
BBUSY = 2'b01,
BWAIT = 2'b10,
BFREE = 2'b11;
                                                   Declarations are made for
                                                   state and next (next state)
reg [1:0] state, next; ←
                                                   after the parameter
always @(posedge clk or negedge
                                                   assignments.
rst n)
       if (!rst_n) state <= IDLE;</pre>
        else
                       state <= next;
```

### FSM Example1: Coding using two always block

always @(state or dly or done or req) begin

```
next = 2'bx; ←
gnt = 1'b0;
case (state)
  IDLE : if (req) next = BBUSY;
        else next = IDLE;
  BBUSY: begin
           gnt = 1'b1;
           if (!done) next = BBUSY;
           else if ( dly) next = BWAIT;
           else next = BFREE;
          end
```

The combinational always block has a default **next** state assignment at the top of the always block

Default output assignments are made before coding the case statement (this eliminates latches and reduces the amount of code required to code the rest of the outputs in the case statement and highlights in the case statement exactly in which states the individual output(s) change).

## FSM Example1: Coding using two always block

```
BWAIT: begin

gnt = 1'b1;

if (!dly) next = BFREE;

else next = BWAIT;

end

BFREE: if (req) next = BBUSY;

else next = IDLE;

endcase

end

endmodule
```

## FSM Example1: Coding using one always block

```
module fsm1 (output reg gnt,
                                                     case (state)
input dly, done, req, clk, rst_n);
                                                               IDLE: if (req) begin
parameter [1:0] IDLE = 2'd0,
                                                                                   state <= BBUSY;
BBUSY = 2'd1,
                                                                                   gnt <= 1'b1;
BWAIT = 2'd2,
                                                                             end
BFREE = 2'd3;
                                                                         else state <= IDLE;
reg [1:0] state;
                                                               BBUSY: if (!done) begin
always @(posedge clk or negedge rst_n)
                                                                                   state <= BBUSY;
         if (!rst n) begin
                                                                                   gnt <= 1'b1;
                      state <= IDLE;
                                                                                 end
                      gnt <= 1'b0;
                                                                         else if (dly) begin
                   end
                                                                                        state <= BWAIT;
          else
                    begin
                                                                                        gnt <= 1'b1;
                      state <= 2'bx;
                                                                                     end
                      gnt <= 1'b0;
                                                                         else state <= BFREE;
```

## FSM Example1: Coding using one always block

```
BWAIT: if (dly) begin
                state <= BWAIT;</pre>
                gnt <= 1'b1;
              end
        else state <= BFREE;</pre>
BFREE: if (req) begin
                state <= BBUSY;</pre>
                gnt <= 1'b1;
              end
        else state <= IDLE;</pre>
endcase
end
endmodule
```

## FSM Example1: One hot FSM Coding Style (Good Style)

Efficient (small and fast) onehot state machines can be coded using an inverse case statement; a case statement where each case item is an expression that evaluates to true or false.

```
module fsm1(output reg gnt,
                                           Index into the state register,
input dly, done, req, clk, rst n);
                                            not state encodings
parameter [3:0] IDLE = 0,
BBUSY = 1,
BWAIT = 2,
                                          Onehot requires larger
                                          declarations
BFREE = 3;
reg [3:0] state, next;
always @(posedge clk or negedge rst n)
if (!rst n) begin
                  state <= 4'b0;
                  state[IDLE] <= 1'b1; ← Reset modification
         end
else state <= next;
```

## FSM Example1: One hot FSM Coding Style (Good Style)

```
always @(state or dly or done or req) begin
                                             Must make all-0's assignment
                next = 4'b0; ←
                gnt = 1'b0;
                case (1'b1) // ambit synthesis case = full, parallel ← Add "full" & "parallel" case
                  state[IDLE]: if (req) next[BBUSY] = 1'b1;
case (1'b1)
                               else next[IDLE] = 1'b1;
                  state[BBUSY]: begin
                                 gnt = 1'b1;
                                 if (!done) next[BBUSY] = 1'b1;
                                 else if ( dly) next[BWAIT] = 1'b1;
    state[current_state]
                                                                           Only update the
                                 else next[BFREE] = 1'b1; -
                                                                           next[next state] bit
    case items
                                end
```

## FSM Example1: One hot FSM Coding Style (Good Style)

#### FSM Example1: Registered FSM Outputs (Good Style)

Registering the outputs of an FSM design insures that the outputs are glitch-free and frequently improves synthesis results by standardizing the output and input delay constraints of synthesized modules FSM outputs are easily registered by adding a third always sequential block to an FSM module where output assignments are generated in a case statement with case items corresponding to the next state that will be active when the output is clocked.

### FSM Example1: Registered FSM Outputs (Good Style)

```
always @(state or dly or done or req) begin // Second always block
next = 2'bx;
case (state)
         IDLE:
                 if (req) next = BBUSY;
                 else next = IDLE;
         BBUSY: if (!done) next = BBUSY;
                 else if ( dly) next = BWAIT;
                 else next = BFREE;
         BWAIT: if (!dly) next = BFREE;
                 else next = BWAIT;
         BFREE: if (req) next = BBUSY;
                 else next = IDLE;
endcase
end
```

```
FSM Example1: Registered FSM Outputs (Good Style)
always @(posedge clk or negedge rst_n) // Third always block
      if (!rst_n) gnt <= 1'b0;
      else
      begin
            gnt <= 1'b0;
       case (next)
            IDLE, BFREE: ; // default outputs
            BBUSY, BWAIT: gnt <= 1'b1;
       endcase
      end
endmodule
```

### FSM Example1: Compare each Coding Effort

| Coding Style                  | Two always<br>block<br>coding style | One always<br>block<br>coding style<br>(12%-83%<br>larger) | Onehot, two always block coding style | Three always block coding style w/ registered outputs |
|-------------------------------|-------------------------------------|------------------------------------------------------------|---------------------------------------|-------------------------------------------------------|
| fsm1<br>(4 states,<br>simple) | 37 lines of code                    | 47 lines of code (12%-27% larger)                          | 42 lines of code                      | 40 lines of code                                      |

we see that the one always block FSM coding style is the least efficient coding style with respect to the amount of RTL code required to render an equivalent design. In fact, the more outputs that an FSM design has and the more transition arcs in the FSM state diagram, and thus the faster the one always block coding style increases in size over comparable FSM coding styles.

#### Example 2: Detect input sequence 1101

The sequence detector will produce an output 1 whenever the input sequence 1101 occurs.



## State Diagram to Detect input sequence 1101



### Detect input sequence 1101: Fsm Coding



### Example2: Detect input sequence 1101



parameter S0 = 3'b000,S1 =3'b001, S11 = 3'b010,
S110 = 3'b011, S1101 = 3'b100;

## Example2: Detect input sequence 1101

```
always @(posedge clk or posedge rst)
         begin
                  if (rst == 1)
                           present_state <= S0;</pre>
                  else
                           present_state <= next_state;</pre>
         end
                                                                ↓ rst
                                                                State Register
                                                    s(t+1)
                                                                             C2
                                             C1
                                                                                  dout
                                                      next
                                                                     s(t)
                                   din
                                                     state
                                                                    present
                                                                     state
                               present
                                input
                                                               clk
```

### Example 2: Detect input sequence 1101

```
// C1: Next State
always @(present_state or din)
begin
                                     S110: if(din == 1)
   case(present state)
      S0: if(din == 1)
                                                      next_state = S1101;
                                                  else next_state = S0;
             next_state = S1;
          else next_state = S0;
                                            S1101: if(din == 0)
      S1: if(din == 1)
                                                      next_state = S0;
             next_state = S11;
                                                   else next_state = S11;
          else next_state = S0;
                                            default next_state = S0;
      S11: if(din == 0)
                                        endcase
             next state = S110;
                                      end
           else next_state = S11;
```

## Example2: Detect input sequence 1101



### Example3: FSM for an Arbiter

Lets take a simple arbiter as the example; this has got two request inputs and two grant outputs, as shown in the signal diagram.

- When req\_0 is asserted, gnt\_0 is asserted
- When req\_1 is asserted, gnt\_1 is asserted
- When both req\_0 and req\_1 are asserted then gnt\_0 is asserted i.e. higher priority is given to req\_0 over req\_1.



#### Example3: State Diagram Of Arbiter

**IDLE**: In this state FSM waits for the assertion of req\_0 or req\_1 and drives both gnt\_0 and gnt\_1 to inactive state (low). This is the default state of the FSM, it is entered after the reset and also during fault recovery condition.

**GNTO:** FSM enters this state when req\_0 is asserted, and remains here as long as req\_0 is asserted. When req\_0 is de-asserted, FSM returns to the IDLE state.

**GNT1:** FSM enters this state when req\_1 is asserted, and remains there as long as req\_1 is asserted. When req\_1 is de-asserted, FSM returns to the IDLE state



### Example3: FSM Coding

```
module fsm( clock, reset, req_0, req_1, gnt_0, gnt_1);
                                                          IDLE: if (req 0 == 1'b1) begin
input clock, reset, req 0, req 1;
                                                                   next state = GNT0;
output gnt 0,gnt 1;
                                                                  end else if (req 1 == 1'b1) begin
wire clock, reset, req 0, req 1;
                                                                   next state= GNT1;
reg gnt 0,gnt 1;
                                                                  end else begin
parameter SIZE = 3
                                                                   next state = IDLE; end
parameter IDLE = 3'b001,GNT0 = 3'b010,GNT1 = 3'b100;
                                                            GNT0: if (req 0 == 1'b1) begin
reg [SIZE-1:0]
                   state
                           ;// Seq part of the FSM
                                                                   next state = GNT0;
reg [SIZE-1:0]
                   next state ;// combo part of FSM
                                                                  end else begin
//----Code startes Here-----
                                                                   next_state = IDLE; end
always @ (state or req 0 or req 1)
                                                            GNT1: if (req 1 == 1'b1) begin
begin: FSM COMBO
                                                                   next state = GNT1;
next state = 3'b000;
                                                                  end else begin
case(state)
                                                                   next state = IDLE; end
                                                            default : next state = IDLE; endcase end
```

## Example3: FSM Coding

```
always @ (posedge clock) // sequential logic
                                                      case(state)
begin: FSM SEQ
                                                        IDLE: begin
 if (reset == 1'b1) begin
                                                               gnt 0 <= #1 1'b0; gnt 1 <= #1 1'b0;
  state <= #1 IDLE;
                                                              end
 end else begin
                                                       GNT0: begin
                                                                gnt 0 <= #1 1'b1; gnt 1 <= #1 1'b0;
  state <= #1 next state; end
end
                                                              end
//-----Output Logic-----
                                                       GNT1: begin
always @ (posedge clock)
                                                                gnt 0 <= #1 1'b0; gnt 1 <= #1 1'b1;
begin: OUTPUT LOGIC
                                                              end
if (reset == 1'b1) begin
                                                       default: begin
 gnt 0 <= #1 1'b0;
                                                                gnt 0 <= #1 1'b0; gnt 1 <= #1 1'b0;
gnt 1 <= #1 1'b0;
                                                               end
                                                       endcase
end
                                                      end end endmodule
else begin
```