# Digital Logic Design and HDL Coding

Verilog® HDL logic modeling

### Today's program agenda

- Expressions and operand
- Operators
- Logic Gates
- Three state gates
- Gate-level modeling
- User defined Primitives (UDPs)

### Learning objectives

- What is an expression and operand? How operands, operators are used to form an expression? Understand the types of operators, their precedence in modeling logic logic circuits.
- Learn about digital logic gates, its truth tables, and how they are instantiated in a verilog design.
- Understand function of three state gates, why there are needed in modeling circuits, and how they are used in verilog design.
- Learn about rules to define UDPs, types of UDPs and how UDPs are used to model digital logic.

### Expressions, Operators and Operand

- Expressions are simply a combination of operands and operators which produce a result.
- Operands provide the data evaluated by the expression.
- Operators act on operands to produce desired results.

Example: Y = A + B - C

In the above statement A + B - C forms the expression. A, B, and C are the operands and + and - are the arithmetic operators.

### Operands

An operand can be any of of the verilog Data Types

number (including real)

```
Example: real x, y, z; // x, y and z declared as real z = x - y; // x and y are real operands
```

net, net bit-select, net part select

```
Example: wire [7:0] temp1; // temp1 is declared as net data type wire [7:0] temp2; // temp2 is declared as net data type
```

wire temp\_out[3:0] = temp1[3:0] ^ temp2 [3:0]; //temp1[3:0] and temp2[3:0] are part-select net operands

### Operands continued

register, register bit-select • register part-select

#### Example:

```
reg [15:0] count1,count2; // count1/count2 are declared as reg data type
reg [7:0] count_out; // count_out is declared as reg data type
count_out[7:0] = count1[7:0] & count2[7:0]; //count11[7:0] and count2[7:0] are part-select
// register operands
```

integer

#### Example:

```
integer count, final-count; // Both count and final_count are declared as integer data type final-count = count + I; //count is an integer operand
```

### Operands continued

functions

#### Example:

```
wire a; // a is defined as wire data type
assign a = b & c & check_bc(b, c); // check_bc is a function
function check_bc; // function definition
input b,c;
check_bc = b ^ c;
endfunction
```

An operand can be a memory element or system defined function that returns any of the above operand types discussed.

Verilog operators operate on several data types (operands) to produce an output. Verilog supports many different types of operators and are listed below

- Arithmetic operator
- logical operator
- Relational operator
- Equality operator
- Bitwise operator
- Reduction operator
- Shift operator
- Concatenation and Replication operator
- Conditional operator

**Arithmetic Operator:** There different arithmetic operators in Verilog listed in table below. The + and - can be used as either unary (-x) or binary (x-y) operators.

| Operator symbol | Operation performed | Number of operands |  |
|-----------------|---------------------|--------------------|--|
| +               | add                 | two                |  |
| -               | subtract            | two                |  |
| *               | multiply            | two                |  |
| 1               | divide              | two                |  |
| %               | modulus             | two                |  |
| **              | power               | two                |  |
|                 |                     |                    |  |

#### **Arithmetic Operator example:**

```
Assume a = 4'b0011; b = 4'b0100; d = 6; e = 4; f = 2;
a + b //add a and b; evaluates to 4'b0111
b - a
          //subtract a from b; evaluates to 4'b0001
a * b //multiply a and b; evaluates to 4'b1100
d/e
          /*divide d by e, evaluates to 4'b0001.
           Truncates fractional part */
         // to the power f, evaluates to 4'b1111
e ** f
```

## Modulus operator yields the remainder from division of two numbers

3 % 2; // evaluates to 1

16 % 4; // evaluates to 0

-7 % 2; /\* evaluates to -1, takes sign of first operand \*/

7 % -2; /\* evaluates to 1, takes sign of first operand \*/

**Logical Operator:** Logical operators evaluates to a 1 bit value(0: if relation is false, 1: if relation is true, or x: if relation is unknown).

| Operator symbol              | Operation performed    | Number of operands                     |
|------------------------------|------------------------|----------------------------------------|
| !                            | logical negation       | one                                    |
| &&                           | logical and            | two                                    |
|                              | logical or             | two                                    |
| Example1: a = 2'b11 and b =  | = 2'b00                | Example2: a = 2'b0x; b = 2'b10;        |
| (a && b) //evaluates to zero | (!a) // evaluates to 0 | (a && b) // evaluates to x             |
| (b    a) //evaluates to one  | (!b) // evaluates to 1 | Note: If any operand bit is x or z, it |
|                              |                        | evaluates to x                         |

Example with expression:

```
if ((a == 4) && (b == 5)) //evaluates to 1 only if both a == 4 and b == 5 are true
```

if ((4'b1100 > 4'b1011) || (4'b0111 == 4'b1000)) //evaluates to 1 if any one comparison is true

Logical operators are typically used in conditional statements (if ... else), since they work with expressions. An example of if ..... else statement is shown below

**Relational Operator:** Relational operators evaluates to a 1 bit value (0: if relation is false, 1: if relation is true, or x: if relation is unknown).

| Operator symbol operands | Operation performed   | Number of |
|--------------------------|-----------------------|-----------|
| >                        | greater than          | two       |
| <                        | less than             | two       |
| >=                       | greater than or equal | two       |
| <=                       | less than or equal    | two       |

#### **Relational Operator Example:**

```
Assume a = 6, b = 4, and x = 4'b1001, y = 4'b1110, v = 4'b1xxx and w = 4'b1z10
        a <= b //evaluates to logical zero
        a > b //evaluates to logical one
        y >= x //evaluates to logical 1
        y < v //evaluates to x if any bit is x
        y > w //evaluates to x if any bit is z
```

Equality Operator: Equality operators return logical 1 if the expression is true, else 0. Operands are compared bit by bit, zero filling is done if operands are of unequal length. For the == and != operators, the result is x, if either operand contains an x or a z. For the === and !== operators, bits with x and z are included in the comparison and must match for the result to be true

| Operator symbol | Operation performed | Number of operands |
|-----------------|---------------------|--------------------|
| ==              | equality            | two                |
| !=              | inequality          | two                |
| ===             | case equality       | two                |
| !==             | case inequality     | two                |

Example of equality Operator:

```
let a = 5, b = 4, and w = 4'b1010, y = 4'b1101, z = 4'b1xxz, m = 4'b1xxz, n = b1xxx
        a == b //evaluates to logical 0
        w!= y //evaluates to logical 1
        w == z //evaluates to x
        z === m //evaluates to logical 1
        z === n //evaluates to logical 0
        m!== n //evaluates to logical 1
```

Bitwise Operator: Perform bit-by-bit operation on two operands (except ~). Mismatched length operands are zero extended. A "z" is treated as an "x" in bitwise operation.

| Operator symbol | Operation performed | Number of operands |
|-----------------|---------------------|--------------------|
| ~               | bitwise negation    | one                |
| &               | bitwise and         | two                |
|                 | bitwise or          | two                |
| ٨               | bitwise xor         | two                |
| ~^ or ^~        | bitwise xnor        | two                |

Truth table for bitwise operators are shown below.

bitwise and (&)

| & | 0 | 1 | х |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | x |
| x | 0 | x | x |
|   |   |   |   |

bitwise or(|)

|   | 0 | 1 | x |
|---|---|---|---|
| 0 | 0 | 1 | x |
| 1 | 1 | 1 | 1 |
| х | X | 1 | x |

bitwise xor(^)

| * | 0 | 1 | x |
|---|---|---|---|
| 0 | 0 | 1 | х |
| 1 | 1 | 0 | x |
| х | Х | х | х |

bitwise negation(~)

| ~ |   |
|---|---|
| 0 | 1 |
| 1 | 0 |
| x | x |
|   |   |

bitwise xnor(~^ or ^~)

| ^ * | 0 | 1 | x |
|-----|---|---|---|
| 0   | 1 | 0 | x |
| 1   | 0 | 1 | x |
| х   | x | x | x |

Example of bitwise operator:

```
Let a = 4'b1010, b = 4'b0000
         //negation, result is 4'b0101
~a
         // bitwise and, result is 4'b0000
a & b
a | b
         // bitwise or, result is 4'b1010
         // bitwise xor, result is 4'b1010
a ^ b
         //bitwise xnor, result is 4'b0101
a ~^b
```

Reduction Operator: Performs a bitwise operation on all bits of the operand and returns a 1-bit result. Works from right to left, bit by bit and operates only on one operand.

| Operator symbol | Operation performed | Number of operands |
|-----------------|---------------------|--------------------|
| &               | reduction and       | one                |
| ~&              | reduction nand      | one                |
|                 | reduction or        | one                |
| ~               | reduction nor       | one                |
| ٨               | reduction xor       | one                |
| ~^ or ^~        | reduction xnor      | one                |

Example of reduction operator:

```
let x = 4'b1010
&x //equivalent to 1 & 0 & 1 & 0 and the result is 1'b0
|x //equivalent to 1 | 0 | 1 | 0 and the result is 1'b1
^x //equivalent to 1 ^ 0 ^ 1 ^ 0 and the result is 1'b0
```

#### more examples:

```
& 4'b1001 = 0, & 4'bx111 = x, & 4'bz111 = x, \sim& 4'b1001 = 1, \sim& 4'bx001 = 1, \sim& 4'bz001 = 1 | 4'b1001 = 1, | 4'bx000 = x, | 4'bz000 = x, \sim| 4'b1001 = 0, \sim| 4'bx001 = 0, \sim| 4'bx001 = x, \sim^ 4'bz001 = x, \sim^ 4'bx001 = x, \sim^ 4'bx001 = x, \sim^ 4'bx001 = x
```

Shift Operator: Shift operator shifts a vector operand left or right by a specified number of bits, filling vacant bit positions with zeros. Shifts operations do not wrap around.

| Operator symbol | Operation performed | Number of operands |
|-----------------|---------------------|--------------------|
| >>              | right shift         | two                |
| <<              | left shift          | two                |

Example: Let X = 4'b1100

Y = X >> 1; // Y is 4'b0110. Shift right 1 bit. 0 filled in MSB position Y = X << 1; // Y is 4'b1000. Shift left 1 bit. 0 filled in LSB position

 $Y = X \ll 2$ ; // Y is 4'b0000. Shift left 2 bits. 0 filled in LSB position

Concatenation Operator: Provides a mechanism to to append multiple operands. The operands must be sized (unsized operands are not allowed) and expressed as operands in braces separated by commas. Operands can be scalar nets or registers, vector nets or registers, bit-select, part-select, or sized constant.

| Operator symbol |                                               | peration performed         | Number of operands |
|-----------------|-----------------------------------------------|----------------------------|--------------------|
| { }             |                                               | concatenation              | any number         |
| Example:        | Let A = 1'b1, B                               | = 2'b00, C = 2'b10, D = 3' | 'b110              |
|                 | $Y = \{B, C\}; // Re$                         | esult Y is 4'b0010         |                    |
|                 | Y = {A, B, C, D, 3'b001}; // Result Y is 11'l |                            | 'b10010110001      |
|                 | Y = {A, B[0], C[1]}; // Result Y is 3'b101    |                            |                    |

Replication Operator: Repetitive concatenation of the same number can be expressed by using a replication constant. A replication constant specifies how many times to replicate the number inside the brackets ({ }).

| Operator sy | •                    | Operation performed | Number of operands |
|-------------|----------------------|---------------------|--------------------|
| { { }       | }                    | replication         | any number         |
| Example:    | Y = { 4{<br>Y = { 4{ | ] D;                | 00                 |

Conditional Operator: The conditional operator (?:) takes three operands.

### <LHS> = <conditional\_expr> ? <true\_expr> : <false expr>

- The conditional expression (condition\_expr) is first evaluated.
- If the result is true (logical "1"), then the true\_expr is evaluated
- If the result is false (logical "0"), then the false\_expr is evaluated
- If the result is "x" (ambiguous), then both true\_expr and false\_expr are evaluated and their results are compared, bit by bit, to return for each bit position an "x" is the bits are different and the value of the bits if they are the same



The action of a conditional operator is similar to a multiplexer. Alternately, it can be compared to the if-else expression. Conditional Operator is an ideal way to model a multiplexer or tri-state buffer.

```
Example: // Model functionality of a 2-to-1 mux

assign out = sel ? in1 : in0;

// Model functionality of a tristate buffer

assign data_bus = bus_enable ? data_out : 35'bz;
```

Conditional operators can be nested. Each true\_expr or false\_expr can itself be a conditional operation.

#### Example:

```
// Check that A==3 and control are the two select signals of 
// 4-to-1 mux with n, m, x, y as the inputs and out as the output signal assign out = (A == 3)? (control? x : y) : (control? m : n);
```

**Operator Precedence**: If no parentheses are used to separate parts of expressions, Verilog enforces the following precedence. Operators listed in Table below are in order from highest precedence to lowest precedence. It is recommended that parentheses be used to separate expressions except in case of unary operators or when there is no ambiguity.

| Type of Operators       | Examples      | Degree     |
|-------------------------|---------------|------------|
| Concatenate & Replicate | {} {{}}       | (highest)  |
| Unary                   | ! ~ &   ^     | 4          |
| Arithmetic              | * / %         |            |
|                         | + -           |            |
| Logical shift           | << >>         | Precedence |
| Relational              | < > >= <=     |            |
| Equality                | == ===  =  == |            |
| Binary (bit-wise)       | &   ^ ~^      |            |
| Binary (logical)        | &&            |            |
| Conditional             | <b>?</b> :    | (lowest)   |

Verilog is both a behavioral and a structural language. There are four levels of abstraction used to describe hardware in verilog. They are **Gate level modeling**, **switch level modeling**, **data flow modeling** and **behavioral modeling**.

**Gate Level Modeling(Structural modeling):** At Gate level, the circuit is described in terms of logic gates (and, nand, or, nor, xor, xnor gates) and interconnections between these gates. Gate level modeling are built:

- Using verilog built-in gate primitives (there are 14 different gate primitives in verilog: 8 of them are for logic functions (and, nand, or, nor, xor, xnor, buf and not gates), 4 of them are for modeling tri-state signals (bufif0, bufif1, notif0, and notif1), and 2 of them (pullup and pulldown) are enhance signal strength). These primitives are instantiated like modules except that they are predefined in Verilog and do not need a module definition.
- Using User Defined Primitives (defined in terms of truth tables)

There are two classes of basic gates:. These basic gates are called verilog primitives.

### and / or type Gates

- and
- nand
- or
- nor
- xor
- xnor

### buf/not type gates:

- buf
- not

and/or type Logic gates have one output and one or more inputs. The first terminal in the terminal list connects to the gate's output and all other terminals connect to its inputs. The output of a gate is evaluated as soon as one of the inputs changes. Symbol for logic gates are shown below.



**buf/not** type logic gates have one input and one or more output. The last terminal in the port list is connected to the input. Other terminals are connected to the outputs. We will discuss gates that have one input and one output. **buffer not** 



The truth table for and/nand gates are shown below.

| and | 0 | 1 | x | Z |
|-----|---|---|---|---|
| 0   | 0 | 0 | 0 | 0 |
| 1   | 0 | 1 | x | x |
| х   | 0 | x | x | x |
| z   | 0 | x | x | х |
|     |   |   |   |   |

| nand | 0 | 1 | х | Z |
|------|---|---|---|---|
| 0    | 1 | 1 | 1 | 1 |
| 1    | 1 | 0 | x | х |
| х    | 1 | x | x | х |
| Z    | 1 | x | x | x |
|      |   |   |   |   |

Truth table for or/nor gates are shown below.

| or | 0 | 1 | х | Z |
|----|---|---|---|---|
| 0  | 0 | 1 | х | x |
| 1  | 1 | 1 | 1 | 1 |
| x  | x | 1 | x | x |
| Z  | х | 1 | Х | x |

| nor | 0 | 1 | х | Z |
|-----|---|---|---|---|
| 0   | 1 | 0 | х | x |
| 1   | 0 | 0 | 0 | 0 |
| х   | х | 0 | x | x |
| Z   | х | 0 | х | x |

Truth table for xor/xnor gates are shown below.

| xor | 0 | 1 | х | Z |
|-----|---|---|---|---|
| 0   | 0 | 1 | x | x |
| 1   | 1 | 0 | x | x |
| x   | x | x | x | x |
| Z   | х | х | х | x |

| xnor | 0 | 1 | x | Z |
|------|---|---|---|---|
| 0    | 1 | 0 | х | x |
| 1    | 0 | 1 | x | x |
| x    | х | x | x | x |
| Z    | х | x | х | x |

The truth table for buf/not gate are shown below.

| buf    |         |  |
|--------|---------|--|
| inputs | outputs |  |
| 0      | 0       |  |
| 1      | 1       |  |
| х      | х       |  |
| Z      | х       |  |
|        |         |  |

| not |  |  |
|-----|--|--|
| uts |  |  |
|     |  |  |
|     |  |  |
|     |  |  |
|     |  |  |
| 1   |  |  |

### Gate level modeling

Example: Typical Verilog gate instantiation is:

and #delay instance-name (out, in1, in2, in3, ...); /\* Note: #delay and instance-name are optional \*/

```
and #5 g1 (f1, a, g1); //2 input and gate with delay

// basic buffer and not gate instantiations.

buf bl(OUT1, IN);

not nl(OUT1, IN);
```

```
// More than two outputs from buffer

buf bl_2out(OUTI, OUT2, IN);

// gate instantiation without instance name

not (OUT1, IN); // legal gate
instantiation
```

## Gate level modeling

# More Example of gate instantiation:

```
xor x1 (OUT, IN1, IN2);
wire OUT, IN1, IN2;
                                  xnor nx1 (OUT, IN1, IN2);
// basic gate instantiations.
                                  // More than two inputs; 3 input nand gate
and a1 (OUT, IN1, IN2);
                                  nand na1-3input (OUT, IN1, IN2, IN3);
nand na1 (OUT, IN1, IN2);
                                  // gate instantiation without instance name
or or1 (OUT, IN1, IN2);
                                  and (OUT, IN1, IN2); // legal gate instantiation
nor nor1 (OUT, IN1, IN2);
```

## 3-to-8 line decoder gate level example

```
// module decoder
module decoder(Q0,Q1,Q2,Q3,Q4,Q5,Q6,Q7,A,B,C); // module input/output port list
output Q0,Q1,Q2,Q3,Q4,Q5,Q6,Q7; // outputs
input A,B,C; // inputs
wire s0,s1,s2; // s0 s1 and s2 are not operation of A, B and C
not (s0,A);
not (s1,B);
not (s2,C);
and (Q0,s0,s1,s2);
and (Q1,A,s1,s2);
and (Q2,s0,B,s2);
and (Q3,A,B,s2);
and (Q4,s0,s1,C);
and (Q5,A,s1,C);
and (Q6,s0,B,C);
and (Q7,A,B,C);
endmodule
```

# 3-to-8 line decoder gate level example test bench

endmodule

```
module stimulus; // Set up variables
reg A, B, C;
decoder deco1(Q0,Q1,Q2,Q3,Q4,Q5,Q6,Q7,A,B,C); // decoder instantiated
initial
     begin $monitor($time," C= %b, B=%b,A=%b,Q=%b%b%b%b%b%b%b%b%b\n",C,B,A,Q0,Q1,Q2,
     Q3,Q4,Q5,Q6,Q7); end
initial
     begin //Provide input vectors
          C=1'b0: B =1'b0: A = 1'b0:
         #10 C =1'b0: B = 1'b0: A= 1'b1:
         #10 C =1'b0: B = 1'b1: A= 1'b0:
         #10 C =1'b0: B = 1'b1: A= 1'b1:
         #10 C =1'b1: B = 1'b0: A= 1'b0:
         #10 C =1'b1: B = 1'b0: A= 1'b1:
         #10 C =1'b1: B = 1'b1: A= 1'b0:
         #10 C =1'b1: B = 1'b1: A= 1'b1:
          end
```

| <pre>//decoder_gate_level_tb/A 1'h0</pre> |                                 |
|-------------------------------------------|---------------------------------|
|                                           | # 70 C= 1, B=1, A=1, Q=00000001 |
|                                           | # 60 C= 1, B=1, A=0, Q=00000010 |
|                                           | # 50 C= 1, B=0, A=1, Q=00000100 |
|                                           | # 40 C= 1, B=0, A=0, Q=00001000 |
|                                           | # 30 C= 0, B=1, A=1, Q=00010000 |
|                                           | # 20 C= 0, B=1, A=0, Q=00100000 |
|                                           | # 10 C= 0, B=0, A=1, Q=01000000 |
| \$monitor display output:                 | # 0 C= 0, B=0, A=0, Q=10000000  |



**Tri-state Buffer:**Gates with an additional control signal on buf and not gates are called tri-state gates. This type of device has two logic state inputs, "0" or a "1" but can produce three different output states, "0", "1" or "Hi-Z" which is why it is called a "3-state" device. The 4 types of tri-state gates and described using verilog keywords: **bufif0 bufif1 notif1 notif0** 

#### **Active High:**



**Active Low:** 



The truth table for tri-state gates are shown below:

| bu     | fif0 | CONTROL |   |   |   |
|--------|------|---------|---|---|---|
|        |      | 0       | 1 | Х | Z |
| D      | 0    | 0       | Z | L | L |
| Α      | 1    | 1       | Z | Н | H |
| T<br>A | x    | x       | Z | x | x |
|        | Z    | х       | Z | х | x |
|        |      |         |   |   |   |

| bu     | fif1 | CONTROL |   |   |   |
|--------|------|---------|---|---|---|
|        |      | 0       | 1 | Х | Z |
| D      | 0    | Z       | 0 | L | L |
| Α      | 1    | Z       | 1 | Н | H |
| T<br>A | x    | Z       | x | x | x |
|        | Z    | Z       | x | x | x |
|        |      |         |   |   |   |

The truth table for tri-state gates are shown below:

| notif0 |   | CONTROL |   |   |   |
|--------|---|---------|---|---|---|
|        |   | 0       | 1 | Х | Z |
| D      | 0 | 1       | z | Н | Н |
| A<br>T | 1 | 0       | Z | L | L |
| A      | x | х       | Z | x | x |
|        | Z | х       | Z | x | x |

| notif1 |   | CONTROL |   |   |   |
|--------|---|---------|---|---|---|
|        |   | 0       | 1 | X | Z |
| D      | 0 | Z       | 1 |   |   |
| A<br>T | 1 | Z       | 0 | L | L |
| Ā      | x | Z       | x | x | x |
|        | Z | Z       | Х | Х | х |

Note: Some combinations of data input values and control input values cause these gates to output either of two values, without a preference for either value. These gates' logic tables include two symbols representing such unknown results. The symbol L represents a result which has a value of 0 or Z. The symbol H represents a result which has a value of 1 or Z.

Tri-state gate example: These gates are used when a signal is to be driven only when the control signal is asserted. Such a situation is applicable when multiple drivers drive the signal. These drivers are designed to drive the signal on mutually exclusive control signals.

```
//Instantiation of bufif gates.
bufif1 b1 (out, in, ctrl);
bufif0 b0 (out, in, ctrl);
//Instantiation of notif gates
notif1 n1 (out, in, ctrl);
notifo no (out, in, ctrl);
```

### Pullup and Pulldown sources

Declarations of these sources begin with one of the following keywords: **pullup pulldown** 

A strength specification follows the keyword and an optional identifier follows the strength specification. A terminal list completes the declaration. A pullup source places a logic value of 1 on the nets listed in its terminal list. A pulldown source places a logic value of 0 on the nets listed in its terminal list. The signals that these sources place on nets have pull strength in the absence of a strength specification. There are no delay specifications for these sources because the signals they place on nets continue throughout simulation without variation.

Example: The following example declares two pullup instances:

pullup (strong1, strong0) (neta), (netb);

In this example, one gate instance drives neta, the other drives netb.

# tri-state gate example

```
module tristate gates();
reg enable, data in; //inputs defined as reg
wire data out1, data out2, out1, out2; //outputs defined as net data type
wire neta, netb, netc, netd; //internal nets
bufif0 U1(data out1,data in, enable); // active low tri state buffer instantiation
bufif1 U2(data out2,data in, enable); // active high tri state buffer instantiation
buf U3(out1,data in); // buffer gate instantiation
not U4(out2,data in); // not gate instantiation
pullup (strong0, strong1) pup (neta), (netb); // pullup will place 1 on neta and netb
pulldown (strong0, strong1) pud (netc), (netd); // pulldown will place 0 on netc and netd
Initial
     begin
           $monitor($time," data in=%b enable=%b out1=%b out2= b data out1=%b,data out2=%b",
           data in, enable, out1, out2, data out1, data out2);
           enable = 0; data in = 0;
           #10 enable = 1;
           #40 enable = 0:
           #40 $stop;
     end
always #10 data in = \simdata in;
endmodule
```

## transmission gate simulation output



# transmission gate \$monitor display

```
0 data_in=0 enable=0 out1=0 out2= b data_out1=1,data_out2=0z
# 10 data_in=1 enable=1 out1=1 out2= b data_out1=0,data_out2=z1
# 20 data_in=0 enable=1 out1=0 out2= b data_out1=1,data_out2=z0
# 30 data_in=1 enable=1 out1=1 out2= b data_out1=0,data_out2=z1
# 40 data_in=0 enable=1 out1=0 out2= b data_out1=1,data_out2=z0
# 50 data_in=1 enable=0 out1=1 out2= b data_out1=0,data_out2=1z
# 60 data_in=0 enable=0 out1=0 out2= b data_out1=0,data_out2=0z
# 70 data_in=1 enable=0 out1=1 out2= b data_out1=0,data_out2=1z
# 80 data_in=0 enable=0 out1=0 out2= b data_out1=1,data_out2=0z
```

# **UDPs**

Verilog provides a standard set of built-in primitives, such as and, nand, or, nor, and not, as a part of the language. Verilog also provides the ability to define User-Defined Primitives (UDP). UDPs are instantiated exactly like gate-level primitives.

There are two types of UDPs:

- combinational
- sequential.

Combinational UDPs are defined where the output is solely determined by a logical combination of the inputs. A good example is a 8-to-1 multiplexer, full adder, decoder/encoder etc.

Sequential UDPs take the value of the current inputs and the current output to determine the value of the next output. The value of the output is also the internal state of the UDP. Good examples of sequential UDPs are latches and flip-flops.

### **UDPs** Syntax

### Syntax for defining User Defined Primitives are:

```
primitive primitive name (output, input, input, ... ); /*UDP name and terminal list, only one
output allowed */
output terminal_declaration;
 input terminal declaration;
 reg output terminal; //Optional and only used for sequential UDP
 initial output terminal = logic value; // UDP initialization, used only for sequential UDPs
 table //UDP state table
    table entry;
    table entry;
 endtable
endprimitive
```

# **UDP** Shorthand Symbol

| Shorthand symbols | Meaning            | Explanation                                               |
|-------------------|--------------------|-----------------------------------------------------------|
| ?                 | 0, 1, x            | Cannot be specified in an output field                    |
| b                 | 0, 1               | Cannot be specified in an output field                    |
| -                 | No change in state | Can be specified only in output field of a sequential UDP |
| r                 | (01)               | rising edge of signal                                     |
| f                 | (10)               | falling edge of signal                                    |
| р                 | (01), (0x) or (x1) | Potential rising edge of signal                           |
| n                 | (10), (1x) or (x0) | Potential falling edge of signal                          |
| *                 | (??)               | Any value change in signal                                |

# **UDP** Rules

- All terminals (input and output) must be scalar(1-bit)
- Only one scalar output terminal allowed and must appear first in terminal list.
- Output terminal is declared with the keyword **output** and declared as **reg** for sequential UDP because sequential UDPs store state. Inputs are declared with keyword **input**.
- UDP state table entries can contain values 0, 1, or x. UDPs do not support z values. z
   values passed to a UDP are treated as x values.
- The state in a sequential UDP can be initialized with an initial statement(Optional). Only 1, 0, and x values are used to define initial state. Default state is x.
- UDPs are defined at the same level as modules. UDPs cannot be defined inside modules. They can only be instantiated inside modules. UDPs are instantiated exactly like gate primitives.
- UDPs do not support inout ports.

#### **Combinational UDPs**

Combinational UDPs take the inputs and produces output value by looking up the corresponding entry in the state table. The Syntax of state table entry of a combinational UDP looks like this

# <input1> <input2> <inputN> : <output>

- The <input#> values in a state table entry must appear in the same order as they appear in the input terminal list.
- Inputs and output are separated by a ":".
- A state table entry ends with a "; ".
- All possible combinations of inputs, where the output produces a known value, must be explicitly specified. Otherwise, if a certain combination occurs and the corresponding entry is not in the table, the output is x.

### Combinational UDP example

```
//UDP for a 2-input AND gate
primitive udp and2 (z1, x1, x2); //output z1 is listed first
input x1, x2; //input declaration
output z1; //output declaration
//define state table
table //inputs are the same order as the input list
// x1 x2 : z1; comment is for readability
  0 0 : 0:
  0 1 : 0:
  1 0 : 0;
  1 1 : 1;
endtable
endprimitive
```

## 2x1 Combinational UDP Example

```
//2:1 mux combinational udp
primitive mux_21_udp(out, sel, i0, i1);
output out;
input sel, i0, i1;
table
// sel i0 i1 out
   0 0 ? : 0 ;
   0 1?:1;
   1 ? 0 : 0;
   1 ? 1 : 1 ;
   ? 00:0;
   ? 11:1;
endtable
endprimitive
```

```
2x1 Combinational UDP Example test bench
```

```
module udp mux 21 tb; // 2:1 mux test bench
reg sel, i0, i1;
wire out;
initial $monitor ("sel=%b, i0=%b, i1=%b, out=%b", sel, i0, i1, out);
initial
     begin
          i0 =1'b1; i1 =1'b0; #10 sel =1'b0;
          #10 sel =1'b1; #10 sel =1'b0;
          #10 i0 =1'b0; i1 =1'b1;
          #10 sel =1'b1:
          #10 \text{ sel} = 1'b0;
          #10 sel =1'bz:
          i0 =1'b1: i1 =1'b0:
          #10 sel =1'b0; #10 sel =1'b1;
          #20 $stop;
     end
mux 21 udp mux1(out, sel, i0, i1);//Udp instantiation
endmodule
```

### 2x1 mux simulation output

```
# sel=x, i0=1, i1=0, out=x

# sel=0, i0=1, i1=0, out=1

# sel=1, i0=1, i1=0, out=0

# sel=0, i0=1, i1=0, out=1

# sel=0, i0=0, i1=1, out=0

# sel=1, i0=0, i1=1, out=1

# sel=0, i0=0, i1=1, out=0

# sel=z, i0=1, i1=0, out=x

# sel=0, i0=1, i1=0, out=1

# sel=1, i0=1, i1=0, out=0
```



### Sequential UDPs

Sequential UDPs differ from combinational UDPs in their definition and behavior. Sequential UDPs have the following differences: Syntax to write sequential UDP is shown below

#### <input1> <input2> <inputN>: <current state> : <next state>

- The output of a sequential UDP is always declared as a reg.
- An initial statement can be used to initialize output of sequential UDPs.
- There are three sections in a state table entry: inputs, current state, and next state. The three sections are separated by a colon (:) symbol.
- The input specification of state table entries can be in terms of input levels or edge transitions.
- The current state is the current value of the output register. The next state is computed based on inputs and the current state. The next state becomes the new value of the output register.
- All possible combinations of inputs must be specified to avoid unknown output values.

### Sequential Udps Example

```
//A gated latch as a level-sensitive udp
primitive udp latch (q, data, clk, rst n);
input data, clk, rst n;
output q;
reg q;
initial
q = 0; //initialize output q to 0
table //define state table
//inputs should be in the same order as the input list
//data clk rst n : q : q+; q+ is next state
  ? ? 0 :?:0; //latch is reset
  0 0 1 : ?: -; //- means no change in state
  0 1 1 :?:0; //data=0; clk=1; q+=0
  1 0 1 :?:-;
  1 1 1 :?:1; //data=1; clk=1; q+=1
  ? 0 1 :?:-;
endtable
endprimitive
```

### Gated latch simulation output

```
$monitor display output:

# rst_n=0, data=0, clk=0, q=0

# rst_n=1, data=1, clk=1, q=1

# rst_n=1, data=1, clk=0, q=1

# rst_n=1, data=0, clk=1, q=0

# rst_n=1, data=1, clk=1, q=1
```



# positive edge triggered d-flip flop udp example

```
//A positive-edge-sensitive D flip-flop
primitive udp dff_pos_edge1 (q, d, clk, rst_n);
input d, clk, rst n;
output q;
reg q;
initial g = 0; //only used for seguential udp to initialise output g to 0
q = 0;
table //define state table
//inputs are in the same order as the input list
// d clk rst n : q : q+; q+ is the next state
  ? (??) 0 : ?:0; //rst n = 0 means reset q + = 0
  0 (01) 1 : ?: 0; //(01) is rising edge
  1 (01) 1 : ?:1; //rst n = 1 means no rst
  1 (0x) 1 : 1:1; \frac{1}{0} is no change
 0 (0x) 1 : 0 : 0;
 ? (?0) 1 : ?:-; //ignore negative edge of clk
(??) ? 1 : ?:-; //// ignore data changes on steady clock
endtable
endprimitive
```

# positive edge triggered d-flip flop udp test bench

```
//test bench for the positive-edge-triggered D flip-flop
module udp dff posedge trig tb;
req d, clk, rst n;
wire q;
initial
$monitor ("rst_n=%b, d=%b, clk=%b, q=%b", rst_n, d, clk, q); //display variables
initial // provide input vectors
      begin
           #0 rst n=1'b0; d=1'b0; clk=1'b0;
           #10 rst n=1'b1; d=1'b1; #2 clk=1'b1;
           #10 rst n=1'b1: d=1'b1: #2 clk=1'b0:
           #10 rst n=1'b1; d=1'b0; #2 clk=1'b1;
           #10 rst n=1'b1; d=1'b1; #2 clk=1'b0;
           #10 rst n=1'b1; d=1'b1; #2 clk=1'b1;
           #10 rst n=1'b1; d=1'b0; #2 clk=1'b0;
            #10 $stop;
      end
udp dff pos edge1 inst1 (q, d, clk, rst n); //instantiation of dff module
endmodule
```

### positive edge triggered d-flip flop udp simulation output





### Guidelines for Design

- UDPs model functionality only. They do not model timing or process technology (such as CMOS, TTL, ECL).
- The limit on the maximum number of inputs of a UDP is specific to the Verilog simulator being used. However, Verilog simulators are required to allow a minimum of 9 inputs for sequential UDPs and 10 for combinational UDPs.
- A UDP is typically implemented as a lookup table in memory. As the number of inputs increases, the number of table entries grows exponentially. Thus, the memory requirement for a UDP grows exponentially in relation to the number of inputs. It is not advisable to design a block with a large number of inputs as a UDP.
- Level-sensitive entries take precedence over edge sensitive entries. If an edgesensitive and level-sensitive entry clash on the same inputs, the output is determined by the level-sensitive entry because it has precedence over the edge-sensitive entry.
- More than one edge specification in a single table entry, as shown below, is illegal in Verilog.
   (01) (10) 0: ?: 1; //illegal;two edge transitions in an entry