# Computer-Aided VLSI System Design Lab3: Synthesis Lab: Design Compiler

TA: 黃佳穎 r13943003@ntu.edu.tw

#### Introduction

In this lab, you will learn:

- 1. Basic concepts about synthesis
- 2. How to use Synopsys Design Compiler (in text mode)

### **Data Preparation**

- 1. Upload your files (Lab3.tar) to your work directory.
- 2. Decompress Lab3.tar with the following command:

```
tar -xvf Lab3.tar
```

3. Lab3 files are shown as below:

| Files/Folder       | Description                         |  |  |  |
|--------------------|-------------------------------------|--|--|--|
| Lab3_test_alu.v    | Testbench for the design (ALU)      |  |  |  |
| Lab3_alu.v         | RTL code of the design (ALU)        |  |  |  |
| Lab3_alu_run_syn.f | File list for gate-level simulation |  |  |  |
| syn.tcl            | Command file for Design Compiler    |  |  |  |
| .synopsys_dc.setup | Setup file for Design Compiler      |  |  |  |

4. Enter Lab3 directory:

cd Lab3

#### **Environmental Setup**

1. Source the following cshrc files to run Design Compiler and VCS.

```
source /usr/cad/synopsys/CIC/synthesis.cshrc
source /usr/cad/synopsys/cshrc
```

# **Synopsys Design Compiler**

1. Check the search path and libraries are set as the following:

```
set company "CIC"
set designer "Student"
set search_path
{/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/lib \
/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db \
$search_path}
set link_library "typical.db slow.db fast.db dw_foundation.sldb"
set target_library "typical.db slow.db fast.db"
set symbol_library "generic.sdb"
set synthetic_library "dw_foundation.sldb"
```

- 2. The function of Lab3\_alu.v is from Lab2. We will use this example and practice Synopsys synthesis tool step by step.
- 3. Check the RTL simulation.

```
vcs -full64 -R Lab3_test_alu.v Lab3_alu.v
```

4. Build your working directory and start up Design Compiler (in text mode).

```
dc_shell
```

3. Load file with the following command:

```
read_file -format verilog {./Lab3_alu.v}
```

dc\_shell> read\_file -format verilog {./Lab3\_alu.v}

4. Check the log information. If there are any errors or warning messages, you have to fix it. After that, checking all the registers are of filp-flop type. You have to modify your Verilog code if there is a latch in your circuit.

| Register Name                                                    | ======================================                 | Width    | Bus                    | MB                     | AR              | AS                     | SR                     | SS                     | ST                     | Ī  |
|------------------------------------------------------------------|--------------------------------------------------------|----------|------------------------|------------------------|-----------------|------------------------|------------------------|------------------------|------------------------|----|
| <br>  reg_B_reg<br>  reg_ins_reg<br>  alu_out_reg<br>  reg_A_reg | Flip-flop<br>  Flip-flop<br>  Flip-flop<br>  Flip-flop | 4        | Y<br>  Y<br>  Y<br>  Y | N<br>  N<br>  N<br>  N | Y<br>  Y<br>  Y | N<br>  N<br>  N<br>  N |    |
| Presto compilation co                                            | mpleted succe                                          | ssfully. |                        |                        |                 |                        | =====                  |                        | =====                  | == |

5. Write out the current design and check if each macro is mapped as you expect.

```
write -format verilog -hierarchy -output ALU_GTECH.v
```

```
ALU GTECH.v
            reg_A[1]), .synch_clear(1'b0), .synch_preset(1'b0), .synch_toggle(1'b0), .synch_enable(1'b1) );
     \**SEQGEN** \reg_A_reg[0] ( .clear(N8), .preset(1'b0), .next_state(
            inputA[0]), .clocked_on(clk), .data_in(1'b0), .enable(1'b0), .Q(
120
     reg_A[0]), .synch_clear(1'b0), .synch_preset(1'b0), .synch_toggle(1'b0), .synch_enable(1'b1));
GTECH_AND2 C88 ( .A(N19), .B(N20), .Z(N22));
122
     GTECH_AND2 C89 ( .A(N22), .B(N21), .Z(N23) )
     GTECH_OR2 C91 ( .A(reg_ins[2]), .B(reg_ins[1]), .Z(N24) );
     GTECH_OR2 C92 ( .A(N24), .B(N21), .Z(N25) );
     GTECH_OR2 C95 ( .A(reg_ins[2]), .B(N20), .Z(N27) );
     GTECH_OR2 C96 ( .A(N27), .B(reg_ins[0]), .Z(N28) );
     GTECH_OR2 C100 ( .A(reg_ins[2]), .B(N20), .Z(N30) );
128
     GTECH_OR2 C101 ( .A(N30), .B(N21), .Z(N31) );
129
     GTECH_OR2 C104 ( .A(N19), .B(reg_ins[1]), .Z(N33) );
130
     GTECH_OR2 C105 ( .A(N33), .B(reg_ins[0]), .Z(N34) );
     GTECH_AND2 C107 ( .A(reg_ins[2]), .B(reg_ins[0]), .Z(N36) );
GTECH_AND2 C108 ( .A(reg_ins[2]), .B(reg_ins[1]), .Z(N37) );
132
133
134
     ADD_UNS_OP add_42 ( .A(reg_A), .B(reg_B), .Z({N46, N45, N44, N43, N42, N41,
            N40, N39}) );
135
     SUB_UNS_OP sub_43 ( .A(reg_A), .B(reg_B), .Z({N54, N53, N52, N51, N50, N49,
136
            N48, N47}) );
137
```

How many "GTECH OR2" are there after HDL translation?

6. Specify the clock as period 10ns. (100 MHz). We also set "don't touch network" and "fixhold" attributes.

```
create_clock -name "clk" -period 10 -waveform {"0" "5"} {"clk"}
set_dont_touch_network [find clock clk]
set_fix_hold clk
```

7. Type in the following commands to change the wire load model:

```
set_operating_conditions "typical" -library "typical"
set_wire_load_model -name "ForQA" -library "typical"
set_wire_load_mode "segmented"
```

8. Set operating environment, including input delay and output delay attributes.

```
set_input_delay -clock clk 2.5 inputA[*]
set_input_delay -clock clk 3.8 inputB[*]
set_input_delay -clock clk 4.5 instruction[*]
set_input_delay -clock clk 5.2 reset
set_output_delay -clock clk 8 alu_out[*]
```

9. Set design constraints, including max area, max fanout and max transition.

```
set_boundary_optimization "*"
set_fix_multiple_port_nets -all -buffer_constants
set_max_area 0
set_max_fanout 8 ALU
set_max_transition 1 ALU
```

10. Checks the current design for consistency.

```
check_design
```

10. Perform optimization for ALU

```
compile -map_effort medium
```

The mapping details will be displayed on the console.

```
Beginning Pass 1 Mapping
Processing 'ALU'

Updating timing information
Information: Updating design information... (UID-85)

Beginning Implementation Selection
Processing 'ALU_DW01_sub_0'
Processing 'ALU_DW01_add_0'

Beginning Mapping Optimizations (Medium effort)
Loading db file '/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/slow.db'
Loading db file '/home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/fast.db'
```

11. Check if the circuit meets the set conditions. We can report timing with the following command, and generate **ALU.timing** file to record the timing information of the optimized design.

```
report_timing -path full -delay max -max_paths 1 -nworst 1 > ALU.timing
```

Check whether the slack is positive (meets timing constraints) or negative.

| Operating Conditions: typical Library: typical<br>Wire Load Model Mode: segmented                                            |                        |                                      |                                                    |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------------------|----------------------------------------------------|--|--|--|--|
| Startpoint: alu_out_reg[0]                                                                                                   |                        |                                      |                                                    |  |  |  |  |
| Des/Clust/Port                                                                                                               | Wire Load Model        | Library                              |                                                    |  |  |  |  |
| ALU                                                                                                                          | ForQA                  | typical                              |                                                    |  |  |  |  |
| Point                                                                                                                        |                        | Incr                                 | Path                                               |  |  |  |  |
| clock clk (rise ed<br>clock network dela<br>alu_out_reg[0]/CK<br>alu_out_reg[0]/Q (<br>alu_out[0] (out)<br>data arrival time | ay (ideal)<br>(DFFRX1) | 0.00<br>0.00<br>0.00<br>0.28<br>0.00 | 0.00<br>0.00<br>0.00 r<br>0.28 f<br>0.28 f<br>0.28 |  |  |  |  |
| clock clk (rise ed<br>clock network dela<br>output external de<br>data required time                                         | ay (ideal)<br>elay     | 10.00<br>0.00<br>-8.00               |                                                    |  |  |  |  |
| data required time                                                                                                           | ;                      |                                      | 2.00<br>-0.28                                      |  |  |  |  |
| slack (MET)                                                                                                                  |                        | Positive Slack                       | 1.72                                               |  |  |  |  |

12. We can report power with the following command, and generate the **ALU.power** file to record the power consumption of the optimized design.

```
report_power > ALU.power
```

```
Library(s) Used:
       typical (File: /home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/typical.db)
 Operating Conditions: typical Library: typical
Wire Load Model Mode: segmented
                      Wire Load Model
  Design
                                                              Library
  ALU
                                                              typical
 Global Operating Voltage = 1.2
Power-specific unit information :
Voltage Units = 1V
Capacitance Units = 1.000000pf
Time Units = 1ns
Dynamic Power Units = 1mW
Leakage Power Units = 1pW
                                                   (derived from V,C,T units)
  Attributes
    - Including register clock pin internal power
    Cell Internal Power
Net Switching Power
                                       81.6216 uW
5.3812 uW
  Total Dynamic Power
                                   = 87.0028 uW (100%)
 Cell Leakage Power
                                   = 441.1685 nW
                          Internal
Power
                                                   Switching
Power
                                                                                  Leakage
                                                                                                              Total
  Power Group
                                                                                                                                      ) Attrs
                                                                                                                               %
                                                                                  Power
                                                                                                              Power
io_pao
memory
black_box
clock_network
register
sequential
inationa
                                                                                                                               0.00%)
                             0.0000
                                                                                                              0.0000
                                                        0.0000
                                                                                   0.0000
                                                  0.0000
0.0000
0.0000
2.2111e-03
                                                                                   0.0000
                                                                                                                               0.00%)
0.00%)
                             0.0000
                                                                                                             0.0000
                                                                                                                              78.40%)
9.32%)
0.00%)
                       6.8557e-02
5.6897e-03
                                                                                                        6.8557e-02
8.1465e-03
                                                                                   0.0000
                                                                             2.4572e+05
                                                                             1.9545e+05
                                                                                                        1.0740e-02
                                                                                                                              12.28%
                       7.3746e-03
                                                   3.1701e-03
                                                  5.3812e-03 mW
                                                                                                        8.7444e-02 mW
                        8.1622e-02 mW
                                                                             4.4117e+05 pW
```

13. We can also report area with the following command, and generate the **ALU.area** file to record the area of the optimized design.

```
report_area -nosplit > ALU.area
```

```
Library(s) Used:
       typical (File: /home/raid7_2/course/cvsd/CBDK_IC_Contest/CIC/SynopsysDC/db/typical.db)
Number of ports:
Number of nets:
Number of cells:
Number of combinational cells:
Number of sequential cells:
Number of macros/black boxes:
Number of buf/inv:
Number of references:
                                                                          210
111
                                                                            79
28
                                                                             0
                                                                            14
14
Number of references:
Combinational area:
                                                            1003.163413
Buf/Inv area:
Noncombinational area:
                                                             61.106399
903.016769
Macro/Black Box area:
Net Interconnect area:
                                                               0.000000
Total cell area:
                                                            1906.180182
1924.180182
Total area:
```

14. Synthesis ends if the results meet your requirements. Next, we must export the design to a file. The following command saves all the settings and results in **ALU.ddc**).

```
write -hierarchy -format ddc
```

15. We can also generate a file to store all the design constraints we have set.

```
write_sdc ALU.sdc
```

16. Finally, you have to type the following command to save the timing information.

```
write_sdf -version 2.1 ALU.sdf
```

17. You should also write gate-level netlist for gate-level simulation.

```
write -format verilog -hierarchy -output ALU_syn.v
```

18. For Verilog gate-level simulation, you should add

```
$sdf_annotate("ALU.sdf", my_alu);
```

in an initial block in your test bench to use timing information for simulation.

19. Run the gate-level simulation in the command line.

## **Checkpoints**

Please check with TAs before leaving this lab to make sure the following goals are accomplished and to get credits.

- 1. Answer the question: How many "GTECH\_OR2" are there after HDL translation?
- 2. Take a snapshot of "SDF annotation".

```
$sdf annotate() version 1.2R
           SDF file: "ALU.sdf"
   ***
   ***
           Annotation scope: test alu.my alu
           No MTM selection argument specified
           No SCALE FACTORS argument specified
   ***
           No SCALE TYPE argument specified
           MTM selection defaulted to "TOOL_CONTROL":
    (+typdelays compiled, TYPICAL delays selected)
SCALE FACTORS defaulted to "1.0:1.0":
           SCALE TYPE defaulted to: "FROM MTM"
   ***
   ***
           Turnoff delay: "FROM FILE"
           Approximation (mipd) policy: "MAXIMUM"
           SDF annotation begin: Mon Oct 6 15:05:46 2025
   ***
SDF Info: +pulse r/100, +pulse e/100 in effect
           Total errors: 0
           Total warnings: 0
   ***
           SDF annotation completed: Mon Oct 6 15:05:46 2025
```

3. Take a snapshot of the successful gate-level simulation results.

```
Chronologic VCS simulator copyright 1991-2022
Contains Synopsys proprietary information.
Compiler version T-2022.06_Full64; Runtime version T-2022.06_Full64; Oct 6 15:12 2025
Doing SDF annotation ..... Done

Congratulations!! Your Verilog Code is correct!!

$finish called from file "Lab3_test_alu.v", line 120.
$finish at simulation time 6558735000
VCS Simulation Report
Time: 6558735000 ps
CPU Time: 3.050 seconds; Data structure size: 0.2Mb
Mon Oct 6 15:12:22 2025
CPU time: 5.884 seconds to compile + .561 seconds to elab + .728 seconds to link + 3.087 seconds in simulation
[r13003@cad17 Lab3]$
```

#### **Submission**

- 1. Due Tuesday, Oct. 7, 20:10. No delay is allowed.
- 2. Selected students need to take snapshots of the results shown in the previous section, record them into a PDF file, and submit it to NTU COOL.

```
Title: studentID lab3 (E.g. r13943003 lab3.pdf)
```