

# 1. Description

# 1.1. Project

| Project Name    | csro_general_ctrl_2021_10_30 |
|-----------------|------------------------------|
| Board Name      | custom                       |
| Generated with: | STM32CubeMX 6.3.0            |
| Date            | 10/31/2021                   |

# 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F407/417 |
| MCU name       | STM32F407VETx |
| MCU Package    | LQFP100       |
| MCU Pin number | 100           |

# 1.3. Core(s) information

| Core(s) | Arm Cortex-M4 |
|---------|---------------|

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate      | Label         |
|------------|-----------------|----------|----------------|---------------|
| LQFP100    | (function after |          | Function(s)    |               |
|            | reset)          |          |                |               |
| 1          | PE2 *           | I/O      | GPIO_Output    | RLY_05        |
| 2          | PE3 *           | 1/0      | GPIO_Output    | RLY_06        |
| 3          | PE4 *           | 1/0      | GPIO_Input     | ID_HC165_DATA |
| 4          | PE5 *           | 1/0      | GPIO_Output    | ID_HC165_LD   |
| 5          | PE6 *           | 1/0      | GPIO_Output    | ID_HC165_CLK  |
| 6          | VBAT            | Power    | 01 10_Output   | ID_NOTOS_OLK  |
| 10         | VSS             | Power    |                |               |
| 11         | VDD             | Power    |                |               |
| 14         | NRST            | Reset    |                |               |
| 15         | PC0             | I/O      | ADC1_IN10      | NTC_01        |
| 17         | PC2             | 1/0      | ADC1_IN12      | NTC_02        |
| 18         | PC3             | 1/0      | ADC1_IN13      | NTC_03        |
| 19         | VDD             | Power    | 7.001          | 1110_00       |
| 20         | VSSA            | Power    |                |               |
| 21         | VREF+           | Power    |                |               |
| 22         | VDDA            | Power    |                |               |
| 23         | PA0-WKUP        | I/O      | ADC1_IN0       | NTC_04        |
| 26         | PA3             | I/O      | ADC1_IN3       | NTC_05        |
| 27         | VSS             | Power    | 7.2 0 10       |               |
| 28         | VDD             | Power    |                |               |
| 29         | PA4             | I/O      | ADC1_IN4       | NTC_06        |
| 30         | PA5             | I/O      | ADC1_IN5       | DP_01         |
| 31         | PA6             | I/O      | ADC1_IN6       | DP_02         |
| 35         | PB0             | I/O      | ADC1_IN8       | DP_03         |
| 36         | PB1             | I/O      | ADC1_IN9       | VAL_FB        |
| 47         | PB10 *          | I/O      | GPIO_Output    | ETH_NRST      |
| 49         | VCAP_1          | Power    |                |               |
| 50         | VDD             | Power    |                |               |
| 65         | PC8 *           | I/O      | GPIO_Output    | LED_01        |
| 68         | PA9             | I/O      | USART1_TX      |               |
| 69         | PA10            | I/O      | USART1_RX      |               |
| 70         | PA11 *          | I/O      | GPIO_Output    | EN1           |
| 72         | PA13            | I/O      | SYS_JTMS-SWDIO | SWDIO         |
| 73         | VCAP_2          | Power    |                |               |
| 74         | VSS             | Power    |                |               |
| 75         | VDD             | Power    |                |               |

| Pin Number<br>LQFP100 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label  |
|-----------------------|---------------------------------------|----------|--------------------------|--------|
| 76                    | PA14                                  | I/O      | SYS_JTCK-SWCLK           | SWCLK  |
| 81                    | PD0 *                                 | I/O      | GPIO_Input               | DI_04  |
| 82                    | PD1 *                                 | I/O      | GPIO_Input               | DI_03  |
| 83                    | PD2 *                                 | I/O      | GPIO_Input               | DI_02  |
| 84                    | PD3 *                                 | I/O      | GPIO_Input               | DI_01  |
| 94                    | воото                                 | Boot     |                          |        |
| 95                    | PB8 *                                 | I/O      | GPIO_Output              | RLY_01 |
| 96                    | PB9 *                                 | I/O      | GPIO_Output              | RLY_02 |
| 97                    | PE0 *                                 | I/O      | GPIO_Output              | RLY_03 |
| 98                    | PE1 *                                 | I/O      | GPIO_Output              | RLY_04 |
| 99                    | VSS                                   | Power    |                          |        |
| 100                   | VDD                                   | Power    |                          |        |

<sup>\*</sup> The pin is affected with an I/O function

# 4. Clock Tree Configuration



# 5. Software Project

# 5.1. Project Settings

| Name                              | Value                                                                   |
|-----------------------------------|-------------------------------------------------------------------------|
| Project Name                      | csro_general_ctrl_2021_10_30                                            |
| Project Folder                    | C:\Users\Derek\STM32CubelDE\workspace_1.7.0\csro_general_ctrl_2021_10_3 |
| Toolchain / IDE                   | STM32CubeIDE                                                            |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.26.2                                                 |
| Application Structure             | Advanced                                                                |
| Generate Under Root               | Yes                                                                     |
| Do not generate the main()        | No                                                                      |
| Minimum Heap Size                 | 0x800                                                                   |
| Minimum Stack Size                | 0x800                                                                   |

# 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Keep User Code when re-generating                             | Yes                                   |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |
| Enable Full Assert                                            | No                                    |

## 5.3. Advanced Settings - Generated Function Calls

| Rank | Function Name       | Peripheral Instance Name |
|------|---------------------|--------------------------|
| 1    | SystemClock_Config  | RCC                      |
| 2    | MX_GPIO_Init        | GPIO                     |
| 3    | MX_DMA_Init         | DMA                      |
| 4    | MX_USART1_UART_Init | USART1                   |
| 5    | MX_ADC1_Init        | ADC1                     |

# 6. Power Consumption Calculator report

## 6.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F407/417 |
| мси       | STM32F407VETx |
| Datasheet | DS8626_Rev8   |

## 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.3 |

# 6.3. Battery Selection

| Battery           | Li-SOCL2(A3400) |
|-------------------|-----------------|
| Capacity          | 3400.0 mAh      |
| Self Discharge    | 0.08 %/month    |
| Nominal Voltage   | 3.6 V           |
| Max Cont Current  | 100.0 mA        |
| Max Pulse Current | 200.0 mA        |
| Cells in series   | 1               |
| Cells in parallel | 1               |

# 6.4. Sequence

| Step                   | Step1       | Step2                     |
|------------------------|-------------|---------------------------|
| Mode                   | RUN         | STOP                      |
| Vdd                    | 3.3         | 3.3                       |
| Voltage Source         | Battery     | Battery                   |
| Range                  | Scale1-High | No Scale                  |
| Fetch Type             | FLASH       | n/a                       |
| CPU Frequency          | 168 MHz     | 0 Hz                      |
| Clock Configuration    | HSE PLL     | Regulator LP Flash-PwrDwn |
| Clock Source Frequency | 4 MHz       | 0 Hz                      |
| Peripherals            |             |                           |
| Additional Cons.       | 0 mA        | 0 mA                      |
| Average Current        | 46 mA       | 280 μA                    |
| Duration               | 0.1 ms      | 0.9 ms                    |
| DMIPS                  | 210.0       | 0.0                       |
| Ta Max                 | 98.47       | 104.96                    |
| Category               | In DS Table | In DS Table               |

## 6.5. Results

| Sequence Time | 1 ms             | Average Current | 4.85 mA     |
|---------------|------------------|-----------------|-------------|
| Battery Life  | 29 days, 4 hours | Average DMIPS   | 210.0 DMIPS |

# 6.6. Chart



# 7. Peripherals and Middlewares Configuration

7.1. ADC1

mode: IN0
mode: IN3
mode: IN4
mode: IN5
mode: IN6
mode: IN8
mode: IN9
mode: IN10
mode: IN12

mode: IN13

mode: Temperature Sensor Channel

mode: Vrefint Channel mode: Vbat Channel

7.1.1. Parameter Settings:

### ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 4

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment

Scan Conversion Mode

Continuous Conversion Mode

Discontinuous Conversion Mode

Disabled

DMA Continuous Requests

Right alignment

Enabled

Enabled

Enabled \*

Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 2 \*

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None
Rank 1

Channel 0
Sampling Time Channel 0
144 Cycles \*

<u>Rank</u> 2 \*

Channel 3 \*

Sampling Time 144 Cycles \*

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

### 7.2. RCC

### 7.2.1. Parameter Settings:

### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale Power Regulator Voltage Scale 1

### 7.3. SYS

**Debug: Serial Wire** 

**Timebase Source: TIM14** 

### 7.4. **USART1**

**Mode: Asynchronous** 

### 7.4.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 9600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples

#### 7.5. FREERTOS

Interface: CMSIS\_V2

### 7.5.1. Config parameters:

API:

FreeRTOS API CMSIS v2

**Versions:** 

FreeRTOS version 10.3.1 CMSIS-RTOS version 2.00

MPU/FPU:

ENABLE\_MPU Disabled
ENABLE\_FPU Disabled

Kernel settings:

USE\_PREEMPTION Enabled

CPU\_CLOCK\_HZ SystemCoreClock

 TICK\_RATE\_HZ
 1000

 MAX\_PRIORITIES
 56

 MINIMAL\_STACK\_SIZE
 128

 MAX\_TASK\_NAME\_LEN
 16

 USE\_16\_BIT\_TICKS
 Disabled

IDLE\_SHOULD\_YIELD Enabled
USE\_MUTEXES Enabled
USE\_RECURSIVE\_MUTEXES Enabled
USE\_COUNTING\_SEMAPHORES Enabled
QUEUE\_REGISTRY\_SIZE 8

USE\_APPLICATION\_TASK\_TAG Disabled
ENABLE\_BACKWARD\_COMPATIBILITY Enabled
USE\_PORT\_OPTIMISED\_TASK\_SELECTION Disabled
USE\_TICKLESS\_IDLE Disabled
USE\_TASK\_NOTIFICATIONS Enabled
RECORD\_STACK\_HIGH\_ADDRESS Disabled

Memory management settings:

Memory Allocation Dynamic / Static

TOTAL\_HEAP\_SIZE 15360

Memory Management scheme heap\_4

**Hook function related definitions:** 

USE\_IDLE\_HOOK Disabled

| USE_TICK_HOOK                | Disabled |
|------------------------------|----------|
| USE_MALLOC_FAILED_HOOK       | Disabled |
| USE_DAEMON_TASK_STARTUP_HOOK | Disabled |
| CHECK_FOR_STACK_OVERFLOW     | Disabled |

### Run time and task stats gathering related definitions:

GENERATE\_RUN\_TIME\_STATS Disabled
USE\_TRACE\_FACILITY Enabled
USE\_STATS\_FORMATTING\_FUNCTIONS Disabled

#### Co-routine related definitions:

USE\_CO\_ROUTINES Disabled MAX\_CO\_ROUTINE\_PRIORITIES 2

#### Software timer definitions:

USE\_TIMERS Enabled
TIMER\_TASK\_PRIORITY 2
TIMER\_QUEUE\_LENGTH 10
TIMER\_TASK\_STACK\_DEPTH 256

#### Interrupt nesting behaviour configuration:

LIBRARY\_LOWEST\_INTERRUPT\_PRIORITY 15
LIBRARY\_MAX\_SYSCALL\_INTERRUPT\_PRIORITY 5

#### Added with 10.2.1 support:

MESSAGE\_BUFFER\_LENGTH\_TYPE size\_t
USE\_POSIX\_ERRNO Disabled

### **CMSIS-RTOS V2 flags:**

USE\_OS2\_THREAD\_SUSPEND\_RESUME Enabled
USE\_OS2\_THREAD\_ENUMERATE Enabled
USE\_OS2\_EVENTFLAGS\_FROM\_ISR Enabled
USE\_OS2\_THREAD\_FLAGS Enabled
USE\_OS2\_TIMER Enabled
USE\_OS2\_MUTEX Enabled

### 7.5.2. Include parameters:

#### Include definitions:

vTaskPrioritySet Enabled uxTaskPriorityGet Enabled vTaskDelete Enabled vTaskCleanUpResources Disabled vTaskSuspend Enabled vTaskDelayUntil Enabled Enabled vTaskDelay Enabled xTaskGetSchedulerState

xTaskResumeFromISR Enabled xQueueGetMutexHolder Enabled Disabled xSemaphoreGetMutexHolder Disabled pcTaskGetTaskName Enabled uxTaskGetStackHighWaterMarkxTaskGetCurrentTaskHandle Enabled eTaskGetState Enabled Disabled  $x \\ Event Group Set Bit From ISR$ Enabled xTimerPendFunctionCall Disabled xTaskAbortDelay Disabled xTaskGetHandle uxTaskGetStackHighWaterMark2 Disabled

### 7.5.3. Advanced settings:

Newlib settings (see parameter description first):

USE\_NEWLIB\_REENTRANT Enabled \*

Project settings (see parameter description first):

Use FW pack heap file Enabled

<sup>\*</sup> User modified value

# 8. System Configuration

# 8.1. GPIO configuration

| IP     | Pin      | Signal             | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label    |
|--------|----------|--------------------|------------------------------|-----------------------------|--------------|---------------|
| ADC1   | PC0      | ADC1_IN10          | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_01        |
|        | PC2      | ADC1_IN12          | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_02        |
|        | PC3      | ADC1_IN13          | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_03        |
|        | PA0-WKUP | ADC1_IN0           | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_04        |
|        | PA3      | ADC1_IN3           | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_05        |
|        | PA4      | ADC1_IN4           | Analog mode                  | No pull-up and no pull-down | n/a          | NTC_06        |
|        | PA5      | ADC1_IN5           | Analog mode                  | No pull-up and no pull-down | n/a          | DP_01         |
|        | PA6      | ADC1_IN6           | Analog mode                  | No pull-up and no pull-down | n/a          | DP_02         |
|        | PB0      | ADC1_IN8           | Analog mode                  | No pull-up and no pull-down | n/a          | DP_03         |
|        | PB1      | ADC1_IN9           | Analog mode                  | No pull-up and no pull-down | n/a          | VAL_FB        |
| SYS    | PA13     | SYS_JTMS-<br>SWDIO | n/a                          | n/a                         | n/a          | SWDIO         |
|        | PA14     | SYS_JTCK-<br>SWCLK | n/a                          | n/a                         | n/a          | SWCLK         |
| USART1 | PA9      | USART1_TX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |               |
|        | PA10     | USART1_RX          | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |               |
| GPIO   | PE2      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_05        |
|        | PE3      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_06        |
|        | PE4      | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a          | ID_HC165_DATA |
|        | PE5      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | ID_HC165_LD   |
|        | PE6      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | ID_HC165_CLK  |
|        | PB10     | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | ETH_NRST      |
|        | PC8      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | LED_01        |
|        | PA11     | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | EN1           |
|        | PD0      | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a          | DI_04         |
|        | PD1      | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a          | DI_03         |
|        | PD2      | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a          | DI_02         |
|        | PD3      | GPIO_Input         | Input mode                   | No pull-up and no pull-down | n/a          | DI_01         |
|        | PB8      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_01        |
|        | PB9      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_02        |
|        | PE0      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_03        |
|        | PE1      | GPIO_Output        | Output Push Pull             | No pull-up and no pull-down | Low          | RLY_04        |

### 8.2. DMA configuration

| DMA request | Stream       | Direction            | Priority |
|-------------|--------------|----------------------|----------|
| USART1_RX   | DMA2_Stream2 | Peripheral To Memory | Low      |
| USART1_TX   | DMA2_Stream7 | Memory To Peripheral | Low      |
| ADC1        | DMA2_Stream0 | Peripheral To Memory | Low      |
| MEMTOMEM    | DMA2_Stream1 | Memory To Memory     | Low      |

### USART1\_RX: DMA2\_Stream2 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

### USART1\_TX: DMA2\_Stream7 DMA request Settings:

Mode: Normal
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Byte
Memory Data Width: Byte

### ADC1: DMA2\_Stream0 DMA request Settings:

Mode: Circular \*
Use fifo: Disable
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Word \*
Memory Data Width: Word \*

## MEMTOMEM: DMA2\_Stream1 DMA request Settings:

Mode: Normal

Use fifo: Enable \*

FIFO Threshold: Full

Src Memory Increment: Enable \*

Dst Memormy Increment: Enable \*

Src Memory Data Width: Byte
Dst Memormy Data Width: Byte
Src Memory Burst Size: Single
Dst Memormy Burst Size: Single

# 8.3. NVIC configuration

# 8.3.1. NVIC

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |  |
|--------------------------------------------------------------------|--------|----------------------|-------------|--|
| Non maskable interrupt                                             | true   | 0                    | 0           |  |
| Hard fault interrupt                                               | true   | 0                    | 0           |  |
| Memory management fault                                            | true   | 0                    | 0           |  |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |  |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |  |
| System service call via SWI instruction                            | true   | 0                    | 0           |  |
| Debug monitor                                                      | true   | 0                    | 0           |  |
| Pendable request for system service                                | true   | 15                   | 0           |  |
| System tick timer                                                  | true   | 15                   | 0           |  |
| USART1 global interrupt                                            | true   | 5                    | 0           |  |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt | true   | 15                   | 0           |  |
| DMA2 stream0 global interrupt                                      | true   | 5                    | 0           |  |
| DMA2 stream2 global interrupt                                      | true   | 5                    | 0           |  |
| DMA2 stream7 global interrupt                                      | true   | 5                    | 0           |  |
| PVD interrupt through EXTI line 16                                 | unused |                      |             |  |
| Flash global interrupt                                             | unused |                      |             |  |
| RCC global interrupt                                               | unused |                      |             |  |
| ADC1, ADC2 and ADC3 global interrupts                              | unused |                      |             |  |
| DMA2 stream1 global interrupt                                      | unused |                      |             |  |
| FPU global interrupt                                               | unused |                      |             |  |

# 8.3.2. NVIC Code generation

| Enabled interrupt Table                                            | Select for init sequence ordering | Generate IRQ<br>handler | Call HAL handler |
|--------------------------------------------------------------------|-----------------------------------|-------------------------|------------------|
| Non maskable interrupt                                             | false                             | true                    | false            |
| Hard fault interrupt                                               | false                             | true                    | false            |
| Memory management fault                                            | false                             | true                    | false            |
| Pre-fetch fault, memory access fault                               | false                             | true                    | false            |
| Undefined instruction or illegal state                             | false                             | true                    | false            |
| System service call via SWI instruction                            | false                             | false                   | false            |
| Debug monitor                                                      | false                             | true                    | false            |
| Pendable request for system service                                | false                             | false                   | false            |
| System tick timer                                                  | false                             | false                   | true             |
| USART1 global interrupt                                            | false                             | true                    | true             |
| TIM8 trigger and commutation interrupts and TIM14 global interrupt | false                             | true                    | true             |

| Enabled interrupt Table       | Select for init   | Generate IRQ | Call HAL handler |
|-------------------------------|-------------------|--------------|------------------|
|                               | sequence ordering | handler      |                  |
| DMA2 stream0 global interrupt | false             | true         | true             |
| DMA2 stream2 global interrupt | false             | true         | true             |
| DMA2 stream7 global interrupt | false             | true         | true             |

<sup>\*</sup> User modified value

# 9. System Views

- 9.1. Category view
- 9.1.1. Current



# 10. Docs & Resources

Type Link

Datasheet http://www.st.com/resource/en/datasheet/DM00037051.pdf

Reference http://www.st.com/resource/en/reference\_manual/DM00031020.pdf

manual

Programming http://www.st.com/resource/en/programming\_manual/DM00046982.pdf

manual

Errata sheet http://www.st.com/resource/en/errata\_sheet/DM00037591.pdf

Application note http://www.st.com/resource/en/application\_note/CD00167594.pdf

Application note http://www.st.com/resource/en/application\_note/CD00211314.pdf

Application note http://www.st.com/resource/en/application\_note/CD00249778.pdf

Application note http://www.st.com/resource/en/application\_note/CD00259245.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264321.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264342.pdf

Application note http://www.st.com/resource/en/application\_note/CD00264379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00024853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00025071.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040802.pdf

Application note http://www.st.com/resource/en/application\_note/DM00040808.pdf

Application note http://www.st.com/resource/en/application\_note/DM00042534.pdf

Application note http://www.st.com/resource/en/application\_note/DM00046011.pdf

Application note http://www.st.com/resource/en/application\_note/DM00050879.pdf

Application note http://www.st.com/resource/en/application\_note/DM00072315.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073742.pdf

Application note http://www.st.com/resource/en/application\_note/DM00073853.pdf

Application note http://www.st.com/resource/en/application\_note/DM00080497.pdf

Application note http://www.st.com/resource/en/application\_note/DM00081379.pdf

Application note http://www.st.com/resource/en/application\_note/DM00115714.pdf

Application note http://www.st.com/resource/en/application\_note/DM00123028.pdf

Application note http://www.st.com/resource/en/application\_note/DM00129215.pdf http://www.st.com/resource/en/application\_note/DM00154959.pdf Application note Application note http://www.st.com/resource/en/application\_note/DM00160482.pdf Application note http://www.st.com/resource/en/application\_note/DM00213525.pdf http://www.st.com/resource/en/application\_note/DM00220769.pdf Application note http://www.st.com/resource/en/application\_note/DM00226326.pdf Application note http://www.st.com/resource/en/application note/DM00236305.pdf Application note Application note http://www.st.com/resource/en/application note/DM00257177.pdf Application note http://www.st.com/resource/en/application note/DM00263732.pdf Application note http://www.st.com/resource/en/application note/DM00272912.pdf Application note http://www.st.com/resource/en/application\_note/DM00281138.pdf Application note http://www.st.com/resource/en/application\_note/DM00296349.pdf Application note http://www.st.com/resource/en/application\_note/DM00315319.pdf Application note http://www.st.com/resource/en/application\_note/DM00327191.pdf http://www.st.com/resource/en/application\_note/DM00354244.pdf Application note http://www.st.com/resource/en/application\_note/DM00373474.pdf Application note http://www.st.com/resource/en/application\_note/DM00380469.pdf Application note Application note http://www.st.com/resource/en/application note/DM00395696.pdf Application note http://www.st.com/resource/en/application\_note/DM00431633.pdf Application note http://www.st.com/resource/en/application note/DM00493651.pdf Application note http://www.st.com/resource/en/application note/DM00536349.pdf Application note http://www.st.com/resource/en/application note/DM00725181.pdf