# Arithmetic Operations: Implementation Using MIPS Logic Instructions

Nathan Durrant San Jose State University nathan.durrant@sjsu.edu

Abstract—This report illustrates the implementation of basic arithmetic operations- addition, subtraction, multiplication, and division, using only logical procedures, such as shifting and Boolean logic. This implementation is then compared to MIPS normal operations in MARS, a MIPS assembler and runtime simulator.

#### I. INTRODUCTION

Utilizing the MARS simulator, we will be able to perform basic arithmetic operations with the native MIPS operations (addition, subtraction, multiplication, and division). On the other hand, strict logical operations can be applied to perform these same operations. The project objectives are as following:

- 1. To install and run the MARS IDE
- 2. To perform arithmetic calculations by applying both MIPS mathematical operations and logical operations
- 3. To test the defined procedures using the MARS simulator

### II. INSTALLING AND RUNNING MARS IDE

# A. Installing the Simulator

The assembly language ide and simulator can be downloaded from the following link:

# http://courses.missouristate.edu/KenVollmar/MARS/

This project was created using version 4.5, so downloading that same version would be ideal. There should be a jar file labelled "Mars4\_5" which will begin the download upon clicking it.

#### B. Opening Project in MARS

To access the project, click on the given hyperlink to download the project zip file: <u>Project Files</u>. After extracting, you will have the following files.

1. "CS47 proj alu logical.asm"

This file is where the MIPS logical instructions will be used to implement the basic arithmetic operations.

2. "CS47\_proj\_alu\_normal.asm"

This file is where the MIPS standard instruction set will be used to implement the basic arithmetic operations.

3. "cs47\_proj\_macro.asm"

This file is where macros related to the logical implementation of arithmetic operations is to be defined.

4. "cs47 proj procs.asm"

This file contains the project procedures used and implemented.

5. "proj-auto-test.asm"

This file will be used to test the results of the two separate implementations of arithmetic operations.

6. "cs47 common macro.asm"

This file contains all relevant macros which are not relevant to this project, but are useful for testing.

After opening the MARS4\_5.jar file, it will lead to a new screen (fig. 1). From this window, use "File" then "Open" to find the directory where the zip file is (fig. 2). By clicking on each file, they can all be opened, which should result in 6 tabs with each of the file names after they have all been opened.



Fig. 1 MARS Window upon Opening



Fig 2 MARS File Window

# C. Configure MARS Settings

For the implemented arithmetic operations to assemble and execute properly, certain settings must be chosen. Open the Settings tab in the top menu and adjust as needed so they match Fig 3.



Fig 3 MARS Settings

### III. PROJECT MACROS

Before the logical arithmetic procedures can be properly implemented, we must define some commonly used macros to serve as groundwork for later implantation.

# A. extract\_nth\_bit

This macro will extract a desired bit from a given 32-bit pattern. This takes arguments as a register for the given pattern, a register with the position of the bit n, from 0 (LSB) to 31 (MSB), and a third register that will return 0x0 or 0x1.

```
# Macro: extract nth bit from a bit pattern
.macro extract_nth_bit($reqD, $reqS, $reqT)

$ SregD will contain 0x0 or 0x1 depending on the nth bit being 0 or
# $regS: source bit pattern

# $reqT: Register containing bit position n (0-31)
li $reqD, 0x1
sltv $reqD, $reqD, $reqT
and $reqD, $reqD, $reqS
srlv $reqD,$reqD, $reqT
```

Fig. 4 extract\_nth\_bit Implementation

#### B. insert\_one\_to\_nth\_bit

This macro may seem a little misleading by name, but rather think of it as inserting one bit to nth bit. This macro takes four arguments: the desired bit to insert, the bit position n, the bit pattern to insert the bit into, and a temporary mask register. A mask register is for a technique called masking, informally used in the previous macro (Fig. 4) as well as this macro. It involves using 0x1 in a register, shifting it to the left n times, and using the AND operation to find the value of the nth bit. This technique is extended in this macro to also insert a desired bit at that location (Fig. 5).

```
# Macro: insert bit 1 or 0 at nth bit to a bit pattern
# does NOT only insert a 1
.macro insert_one_to_nth_bit($regD, $regS, $regT, $maskReg)
# $regD: bit pattern in which 1 or 0 is to be inserted at nth position
# $regS: value n, from which position of the bit to be inserted is (0-31)
# $regT: register that contains 0x1 or 0x0 (bit value to be inserted)
# $maskReg: register to hold temporary mask
1i $maskReg Ox1
sliv $maskReg, $maskReg
and $regD, $regD, $maskReg
sliv $regD, $regD, $maskReg
sliv $regT, $regT, $regS
or $regD, $regT, $regS
.end_macro
```

Fig. 5 insert\_one\_to\_nth\_bit Implementation

#### IV. ARITHMETIC PROCEDURE GUIDELINES

As prefaced, there are two types of procedures that need to be implemented for this project. Basic mathematical operations (addition, subtraction, multiplication, and division) can be implemented in two different ways, reflected by the procedures to be implemented.

### A. Normal

The normal procedure is used to calculate these basic mathematical operations using MIPS built in mathematical instructions. This procedure will take three arguments, determine, and perform the desired operation. To do this, \$a2 must first be checked to branch to the desired operation.

1. 
$$$a2 = '+;$$

This refers to the addition operation, denoted by '+', which will be stored in ASCII.

2. \$a2 = '-'

This refers to the subtraction operation, denoted by '-', which will be stored in ASCII.

 $3 \$_{2} = **$ 

This refers to the multiplication operation, denoted by '\*', which will be stored in ASCII.

4. \$a2 = '/'

This refers to the division operation, denoted by '/', which will be stored in ASCII.

```
au normal:
       beq $a2, '+', addition
       beq $a2, '-', subtraction
       beq $a2, '*', multiplication
       beg $a2, '/', division
addition:
       add $v0, $a0, $a1
       j return
       sub $v0, $a0, $a1
       return
multiplication:
       mult $a0, $a1
       mflo $v0
       mfhi $v1
       j return
division:
       div $a0, $a1
       mflo $v0
       mfhi $v1
```

Fig 6. Implementation of branches and operations

# B. Logical Procedures

The logical procedure functions in a similar way, taking the same arguments and returning the same results, though it requires more procedures to perform these operations on a logical level. Note that at the beginning of this procedure, registers must be stored to preserve the runtime environment.

```
au_logical:
    addi $sp, $sp, -24
    sw $fp, 24($sp)
    sw $ra, 20($sp)
    sw $a0, 16($sp)
    sw $a1, 12($sp)
    sw $a2, 8($sp)
    addi $fp, $sp, 24

beq $a2, '+', add_logical
    beq $a2, '-', sub_logical
    beq $a2, '*', mul_logical
    beq $a2, ', div_logical
```

Fig 7. Branches and Runtime Environment Storage

#### 1. add\_sub\_logical

This procedure calculates the sum of two numbers, given in arguments \$a0 and \$a1. It performs addition or subtraction based on the desired mode, denoted by the third argument, \$a2.

#### Binary Two Single Bit Addition Result

|   | Bit 1<br>(A) | Bit 2<br>(B) | Sum<br>Bit (Y) | Carry<br>Bit (C) |
|---|--------------|--------------|----------------|------------------|
| I | 0            | 0            | 0              | 0                |
| l | 0            | 1            | 1              | 0                |
| I | 1            | 0            | 1              | 0                |
| ı | 1            | 1            | 0              | 1                |

O TT 16 A 11'.' TO 1 TO 1

Half Addition

Fig 8. Half Addition Truth Table

The logic of single bit addition, taking place in a half adder, is shown above (Fig. 8). Notice that the possible results of this addition for the sum bit (Y) and the carry-out bit (C) resemble the truth table for the XOR and the AND operation, respectively. This means single bit addition can be implemented using each to create a half adder (Fig. 9)



Fig. 9 Half adder

To perform addition with more bits, we must go beyond this half adder to also consider the carry-in bit, which is done in full addition (Fig 10).

#### **Binary Three Single Bit** Addition Result Bit 2 (A) Bit 3 (B) $Y = \Sigma m(1,2,4,7)$ 0 0 $CO = \Sigma m(3,5,6,7)$ 0 m1 1 m2 0 0 0 m3 0 1 0 1/ 0 0 1/ 0 1/ m5 0 m6 m7 Full Addition

Fig. 10 Full Addition Truth Table

To implement this in a fashion like the half adder, it is first necessary to simplify the output, given by the two SOPs. This can be done by using a K-Map.



Fig. 11 Full adder K-Map

These expressions in Fig. 11 are strategically simplified in a way that will use the XOR gate again, used previously in the half adder. This provides the groundwork for a similar full adder design-making use of the previously constructed half adder (Fig. 12).



Fig. 12 Full Adder

Since the simplified sum and carry-out expressions use the same values as the result of the half adder, some of the Boolean expressions in the second half adder come from the result of the first. By chaining two half adders, a full adder can be created, with an OR operation on the carry out bits of each half adder to determine the final carry-out bit.

To extend this, a number of any number of bits can be computer using full adders. By using the final carry out bits as the carry in for the next full adder, the full adders can be chained in a ripple adder (Fig. 13).



Fig. 13 Binary Ripple Carry Addition

The binary ripple adder above computes 4-bit binary addition, requiring 4 full adders. This extends to any number of n bits to be added, as they will likewise need n full adders.

It is also important to note that this is only for addition. To extend the operation to subtraction, we can reuse the addition operation, making the second operand negative. This can be done by simply taking the inverse and incrementing the second operand, taking the two's complement of it.



Fig. 14 Binary Ripple Carry Addition/Subtraction

Above is the extension of the binary ripple carry adder to include subtraction. The signal, SnA, is set to 1 in the case of subtraction, which will invert every bit in the second operand, and include a 1 as the initial carry in, therefore  $B = \sim B+1$ .

This concept will be used to create and implement a logic-based algorithm in order to perform addition and subtraction (Fig. 15 and Fig. 16)



Fig. 15 Addition/Subtraction Algorithm

Fig. 16 add\_logical and sub\_logical Implementation

With addition and subtraction fully implemented in out logical procedures, we can now move on to performing multiplication. Before this can be implemented, however, additional procedures must first be implemented that will be useful later when it comes to multiplication.

# 2. twos\_complement

This procedure will convert any input into twos complement form. \$a0 is the only argument in this procedure, and is the desired number to convert.

```
twos complement:
        addi $sp, $sp, -20
        sw $fp, 20($sp)
        sw $ra, 16($sp)
        sw $a0, 12($sp)
        sw $a1, 8($sp)
        addi $fp, $sp, 20
        not $a0, $a0
        li $a1. 1
        li $a2, '+'
        jal au_logical
        lw $fp, 20($sp)
        lw $ra, 16($sp)
        lw $a0, 12($sp)
        lw $a1, 8($sp)
        addi $sp, $sp, 20
```

Fig. 17 twos\_complement Implementation

#### 3. twos complement 64bit

This procedure computes the twos compliment form of a 64-bit number, taking two arguments for the upper and lower half of the pattern. It first inverts the lower half, Lo, while adding one. It then inverts the higher half, Hi, and adds the carry out from the previous addition with Lo.

```
twos_complement_64bit:
        addi $sp, $sp, -28
        sw $fp, 28($sp)
        sw $ra, 24($sp)
        sw $a0, 20($sp)
        sw $a1, 16($sp)
        sw $a2, 12($sp)
        sw $s1, 8($sp)
        addi $fp, $sp, 28
       move $s1,$a1 #store Hi
        not $a0,$a0 #inverse Lo
       li $a2, '+'
       li $a1, 1
       jal au_logical #inverse Lo + 1
        move $a0,$s1 #store Hi
       move $s1,$v0 #store result
       move $a1,$v1 #store carryout
       not $a0.$a0
       jal au_logical #inverse Hi + carryout
        move $v1,$v0 #return both results
       move $v0,$s1
        lw $fp, 28($sp)
       lw $ra, 24($sp)
        lw $a0, 20($sp)
       lw $a1, 16($sp)
        lw $a2, 12($sp)
       lw $s1, 8($sp)
        addi $sp, $sp, 28
        ir $ra
```

Fig. 18 twos\_complement\_64bit Implementation

# 4. bit\_replicator

This procedure does exactly as it sounds, it replicates a bit. If the given argument is 1, it returns a 32-bit pattern of all ones, 0xFFFFFFFF, and will likewise return 0x000000000 if it is 0

```
bit replicator:
        addi $sp, $sp, -16
        sw $fp, 16($sp)
        sw $ra, 12($sp)
        sw $a0, 8($sp)
        addi $fp, $sp, 16
        beqz $a0, bit_replicator_zero
        li $v0, OxFFFFFFF
        j bit replicator return
bit replicator zero:
        li $v0, 0x00000000
bit replicator return:
        lw $fp, 16($sp)
        lw $ra, 12($sp)
        lw $a0, 8($sp)
        addi $sp, $sp, 16
```

Fig. 19 bit\_replicator Implementation

# 5. mul\_unsigned

With the previous procedures added to the au\_logical program, multiplication can now be effectively implemented. This procedure, like the MIPS normal instruction, will take two arguments, the multiplicand and multiplier, returning the 64-bit result in two registers.



Fig. 20 Binary Multiplication Algorithm

As multiplication is simply a repeated addition procedure, we will be able to use the above algorithm to implement multiplication on a logical level (Fig. 21).



Fig. 21 Unsigned Sequential Multiplier

The sequential multiplier will generate a 64-bit product, meaning that it requires two 32-bit registers to store the output. As it checks the multiplier and adds to the product accordingly, the procedure will shift the multiplier to the right. Once it has completed the process, and shifted to the right 32 times, the multiplier will eventually be shifted out of the register, which will be entirely taken up by the 64-bit product.



Fig. 22 Unsigned Multiplication Algorithm

Taking the concept of the sequential multiplier (Fig. 21), an algorithm can be generated to implement this using MIPS logical instructions (Fig. 22). This checks if the current bit in the multiplier (L[0]) is equal to one using an AND gate, and if so will add the multiplicand to the product, or the upper half of the multiplier register. The Hi and Lo of the combined registers are both shifted, and the algorithm repeats until it has completed 32 cycles. At this point, the 64-bit register will be the product, returning \$v0, or Hi, and \$v1, or Lo.

```
mul unsigned:
        addi $sp, $sp, -32
        sw $fp, 32($sp)
        sw $ra, 28($sp)
        sw $s0, 24($sp)
        sw $s1, 20($sp)
        sw $s2, 16($sp)
        sw $a0, 12($sp)
        sw $a1, 8($sp)
        addi $fp, $sp, 32
        li $s0, 0 # I=0
        li $v1, 0 # H=0
        move $v0, $a1 # L = MLPR
mul loop:
        extract_nth_bit($t0, $v0, $zero)
        move $s1, $v0
        move $s2, $a0
        move $a0, $t0
        jal bit_replicator # R=(32(L[0]))
        move $t0.$v0
        move $v0,$s1
        move $a0,$s2
        and $t1, $t0, $a0 \# X = M \& R
        move $s1, $v0
        move $s2, $a0
        move $a0. $v1
        move $a1, $t1
        li a2, '+' # H = H + X
        jal au logical
        move $v1, $v0
        move $v0. $s1
       move $a0, $s2
       srl $v0, $v0, 1 # L = L >> 1
        extract nth bit($t2, $v1, $zero) # H[0]
       li $t3, 31
       insert_one_to_nth_bit($v0, $t3, $t2, $t4) # L[31] = H[0]
       srl $v1, $v1, 1 # H = H >> 1
        addi $s0, $s0, 1 # I++
       blt $s0, 32, mul loop
       lw $fp, 32($sp)
        lw $ra, 28($sp)
        lw $s0, 24($sp)
       lw $s1, 20($sp)
       lw $s2, 16($sp)
       lw $a0, 12($sp)
       lw $a1, 8($sp)
        addi $sp, $sp, 32
       ir Sra
```

Fig. 23 Unsigned Multiplication Implementation

# 6. mul\_signed

The mul\_unsigned procedure adds a lot of functionality to the logical arithmetic operations, though it needs to be extended to support signed multiplication. For signed multiplication, the absolute value of each operand, found with the twos\_complement\_if\_neg, which can be used for mul\_unsigned, and the sign of the output can be found separately. This is done with the use of an XOR gate between the MSB of the multiplier and multiplicand. If it is 1, then the output must be negative, which the twos\_complement\_64bit procedure can be called to convert the product (Fig. 24)

```
mul signed:
          addi $sp. $sp. -32
         sw $fp, 32($sp)
sw $ra, 28($sp)
          sw $s0, 24($sp)
         sw $s1, 20($sp)
sw $s2, 16($sp)
          sw $a0, 12($sp)
          sw $a1, 8($sp)
addi $fp, $sp, 32
move $s1, $a0
          move $s2, $al
          jal twos_complement_if_neg # Make N1 two's complement if negative
          move $a0. $a1
          jal two_complement_if_neg # Make N2 two's complement if negative move $a1, $v0
          move $a0, $s0
          jal mul_unsigned
li $t2, 31
          extract_nth_bit($t0, $s1, $t2) # Determine sign S of result
          extract_nth_bit($t1, $m2, $t2)
xor $t0, $t0, $t1 # S = $a0[31] XOR $a1[31]
move $a0, $v0
          move $a1, $v1
         beqz st0, mul_signed_return
jal_twos_complement_64bit # If S is 1, use the 'twos_complement_64bit' to determine twos comp
mul signed return:
         lw $fp, 32($sp)
lw $ra, 28($sp)
lw $s0, 24($sp)
          lw $s1, 20($sp)
         lw $s2, 16($sp)
lw $a0, 12($sp)
          lw $a1, 8($sp)
```

Fig. 24 Signed Multiplication Implementation

# 7. div\_unsigned

Division can likewise be implemented starting with an unsigned procedure. It will take two arguments, the dividend and the divisor. This operation also returns a 64-bit value, comprised of the quotient and the remainder.



Fig. 25 Binary Division Algorithm

This algorithm divides the dividend by the greatest number possible, repeating 32 times similarly to the multiplication algorithm, which will output the quotient and remainder.



Fig. 26 Binary Division Circuit

The division circuit (Fig. 26) directly reflects the algorithm binary division algorithm (Fig. 25). These serve as the basis for an unsigned division algorithm that can be implemented with MIPS (Fig. 27).



Fig. 27 Unsigned Division Algorithm

This algorithm emulates a 64-bit register- as the remainder is shifted to the left, the MSB is pulled from the quotient. After 32 repeitions of the algorithm, the dividend will be completely shifted of the register to contain the quotient and remainder.

```
div_unsigned:
               addi $sp, $sp, -32
sw $fp, 32($sp)
               sw $ra, 28($sp)
               sw $s0, 24($sp)
sw $s1, 20($sp)
               sw $s2, 16($sp)
               sw $a0. 12($sp)
               sw $a1, 8($sp)
addi $fp, $sp, 32
li $s0, 0 # I = 0
               move $s1, $a0 # Q =
li $s2, 0 # R = 0
      div loop:
                sll $s2, $s2, 1 # R = R << 1
               li $t0, 31
extract_nth_bit($t1, $s1, $t0)
               insert_one_to nth bit($\frac{3}{3}$, $\text{sero}$, $\frac{5}{3}$] # $R[0] = \text{Q[31]}$ all $\frac{4}{3}$, $\frac{1}{3}$, $\frac{1}{3}$, $\frac{1}{3}$, $\frac{1}{3}$.
               jal au_logical # S = R - D
bltz $v0, div_loop_return
move $s2, $v0 # R = S
               li $t2. 1
                insert one to nth bit($s1, $zero, $t2, $t9) # Q[0] = 1
div_loop_return:
            addi $s0, $s0, 1
            blt $s0, 32, div_loop
            move $v0, $s1
            move $v1, $s2
            lw $fp, 32($sp)
            lw $ra. 28($sp)
            lw $s0, 24($sp)
            lw $s1, 20($sp)
            lw $s2. 16($sp)
            lw $a0, 12($sp)
            lw $a1, 8($sp)
            addi $sp, $sp, 32
            jr $ra
```

Fig. 28 Unsigned Division Implementation

# 8. div\_signed

The same logic as the mul\_signed procedure can be applied to likewise add signed functionality to the logical division operations.



Fig 29 Signed Divison Circuit

The absolute value of the dividend and divisor will be similarly passed to the unsigned division procedure. After this has been completed, the original operand's signs will be tested to see if the product must be converted to twos complement form, once again using an XOR gate to find.

```
div signed:
       addi $sp, $sp, -40
        sw $fp, 40($sp)
       sw $ra, 36($sp)
       sw $s0, 32($sp)
       sw $s1, 28($sp)
       sw $s2, 24($sp)
       sw $s3. 20($sp)
       sw $s4, 16($sp)
       sw $a0, 12($sp)
       sw $a1, 8($sp)
       addi $fp, $sp, 40
       move $s0, $a0 # N1
       move $s1, $a1 # N2
       jal twos_complement_if_neg
       move $s2, $v0
       move $a0, $a1
       jal twos complement if neg
       move $a1, $v0
       move $a0, $s2
       jal div_unsigned
       move $a0, $v0 # Q
       move $s3, $v0
       move $a1, $v1 # R
       move $s4, $v1
       # Determine S of O
       li $t0, 31
       extract nth bit($t1, $s0, $t0)
       extract_nth_bit($t2, $s1, $t0)
       move $s2, $t1
xor $tD, $t1, $t2 # $a0[31] xor $a1[31]
       beqz $t0, remainder_check # If S is 1, two's complement of Q
       move $a0. $s3
       jal twos_complement
        ove $s3, $v0
remainder check:
       beqz $s2, div_signed_return # If S is 1, two's complement of R
       move $a0. $s4
       jal twos_complement
       move $s4, $v0
div_signed_return:
       move $v1, $s4
       lw $fp, 40($sp)
       lw $ra, 36($sp)
       lw $s0, 32($sp)
       lw $s1, 28($sp)
       lw $s2, 24($sp)
       lw $s3, 20($sp)
       lw $s4, 16($sp)
       lw $a0, 12($sp)
       lw $al, 8($sp)
       addi $sp, $sp, 40
```

Fig 30 Signed Division Implementation

# V. TESTING

Now addition, subtraction, multiplication, and division has been successfully added to the algorithm using both normal and logical procedures. It is now possible to test and compare both implementations. To do this, assemble and run "projauto-test.asm" (Fig. 31).

```
(4 + 2)
(4 - 2)
(4 * 2)
(4 / 2)
(16 + -3)
(16 - -3)
(16 * -3)
                                                    normal => 6 logical => 6
                                                                                                                                                         [matched]
                                                    | normal => 6 | Logical => 6 | [matched] |
| normal => 2 | logical => 2 | [matched] |
| normal => HI:0 LO:8 | logical => HI:0 LO:8 |
| normal => RI:0 0:2 | logical => RI:0 0:2 |
| normal => 13 | logical => 13 | [matched] |
| normal => 19 | logical => 19 | [matched] |
                                                    normal => 19 | Logical => 19 | [matched]

normal => Hi:-1 Lo:-48 | Logical => Hi:-1 Lo:-48

normal => R:1 0:-5 | Logical => R:1 0:-5 | [matchen]

normal => -8 | Logical => -8 | [matched]

normal => -18 | Logical => -18 | [matched]

normal => HI:-1 Lo:-65 | Logical => HI:-1 Lo:-65
                                                                                                                                                                                                                                    [matched]
(-13 - 5)
(-13 * 5)
 (-13 / 5)
                                                                                                                                          logical => R:-3 Q:-2
                                                          normal => R:-3 Q:-2
                                                          normal => R:-3 Q:-2 logical => R:-3 Q
normal => -10 logical => -10 [matched]
normal => 6 logical => 6 [matched]
(-2 + -8)
(-2 - -8)
(-2 * -8)

        normal => -10
        logical => -10
        [matched]

        normal => 6
        logical => 6
        [matched]

        normal => H1:0 L0:16
        logical => H1:0 L0:16
        [matched]

        normal => R1-2 Q:0
        logical => R1:-2 Q:0
        [matched]

        normal => -12
        logical => -12
        [matched]

        normal => H1:0 L0:36
        logical => H1:0 L0:36
        [matched]

        normal => R1:0 Q:1
        logical => R1:0 Q:1
        [matched]

        normal => 0
        logical => 0
        [matched]

        normal => -36
        logical => -36
        [matched]

        normal => H1:-1 L0:-324
        logical => H1:-1 L0:-324

(-2 / -8)
(-6 + -6)
(-6 + -6)
(-6 * -6)
(-6 * -6)
(-6 / -6)
(-18 + 18)
(-18 - 18)
(-18 * 18)
(-18 / 18)
                                                          normal => HI:-1 LO:-324
normal => R:0 Q:-1
                                                          normal => R:0 Q:-1 logical => R:0 Q:-1
normal => -3 logical => -3 [matched]
normal => 13 logical => 13 [matched]
                                                                                                                                                                                                                            [matched]
(5 + -8)
(5 - -8)
(5 * -8)
                                                         normal => 13 logical => 13 [matched]
normal => Hi:-1 LO:-40 logical => Hi:-1 LO:-40
normal => R:5 0:0 logical => R:5 0:0 |
normal => -16 logical => -16 [matched]
normal => -22 logical => -22 [matched]
normal => HI:-1 LO:-57 logical => HI:-1 LO:-57
                                                                                                                                                                                                                                                         [matched]
(5 / -8)
(-19 + 3)
 (-19 - 3)
(-19 * 3)
                                                                                                                                                                                                                                                           [matched]
                                                          normal => R:-1 Q:-6 | logical => R:-1 Q:-6 | normal => 7 | logical => 7 | [matched] | normal => 1 | logical => 1 | [matched]
 (-19 / 3)
                                                                                                                                                                                                                            [matched]
 (4 - 3)
(4 * 3)
(4 / 3)
                                                          normal => HI:0 LO:12 logical => HI:0 LO:12
normal => R:1 Q:1 logical => R:1 Q:1
                                                                                                                                                                                                                               [matched]
(-26 + -64)
(-26 - -64)
(-26 * -64)
                                                          normal => -90 logical => -90 [matched]
normal => 38 logical => 38 [matched]
                                                          normal => HI:0 LO:1664 logical => HI:0 LO:1664 normal => R:-26 Q:0 logical => R:-26 Q:0
                                                                                                                                                                                                                                                          [matched]
 (-26 / -64)
```

Total passed 40 / 40

\*\*\* OVERALL RESULT PASS \*\*\*

-- program is finished running --

Fig. 31 Auto Test Output

#### VI. CONCLUSION

Over the course of this project, I learned a lot about different MIPS operations, as well as logical programming techniques. The electrical engineering concepts, like Boolean algebra, KMAPs, and ALUs, bolstered my understanding of computer systems. With how far computers have come today, we might neglect the barebone basics of computer operations. The low-level computer science concepts may seem like less relevant at first, but I can confidently say with my firsthand experience that applying these concepts can be enriching and fulfilling, deepening my appreciation for computer systems in its entirety.

#### REFERENCES

- K. Patra. CS 47. Class Lecture, Topic: "Addition / Subtraction Logic." San Jose State University, San Jose, CA, November 6, 2023
- [2] K. Patra. CS 47. Class Lecture, Topic: "Multiplication Logic." San Jose State University, San Jose, CA, November 8, 2023.
- [3] J.K. Patra. CS 47. Class Lecture, Topic: "Division Logic." San Jose State University, San Jose, CA, November 13, 2023.
- [4] Chapter 3 of 'Computer Organization & Design by Hennesy, Patterson.
- [5] Chapter 4 of 'Logic and Computer Design Fundamentals' by Mano, Kime