# ROLEX: A Scalable RDMA-oriented Learned Key-Value Store for Disaggregated Architecture

Pengfei Li, Yu Hua, Pengfei Zuo, Zhangyu Chen, Jiajie Sheng WNLO, Huazhong University of Science and Technology {cspfli, csyhua, pfzuo, chenzy, jjsheng}@hust.edu.cn

#### **Abstract**

Conventional disaggregated memory systems separate monolithic servers into different components, including compute and memory nodes, to enjoy the benefits of high resource utilization, flexible hardware scalability, and efficient data sharing. By exploiting the high-performance RDMA (Remote Direct Memory Access), the compute nodes directly access the remote memory pool without involving remote CPUs. Hence, the ordered key-value (KV) stores (e.g., Btrees and learned indexes) keep all data sorted to provide rang query service via the high-performance network. However, existing ordered KVs fail to work well on the disaggregated architecture, due to either consuming multiple network round-trips to search the remote data or heavily relying on the memory nodes equipped with insufficient computing resources to process data modifications. In this paper, we propose a scalable RDMA-oriented KV store with learned indexes, called ROLEX, to coalesce the ordered KV store in the disaggregated architecture for efficient data storage and retrieval. ROLEX leverages a retraining-decoupled learned index scheme to dissociate the model retraining from data modification operations via adding a bias and some datamovement constraints to learned models. Based on the operation decoupling, data modifications are directly executed in compute nodes via one-sided RDMA verbs with high scalability. The model retraining is hence removed from the critical path of data modification and asynchronously executed in memory nodes by using dedicated computing resources. Our experimental results on YCSB and real-world workloads demonstrate that ROLEX achieves competitive performance on the static workloads, as well as significantly improving the performance on dynamic workloads by up to 2.2× than stateof-the-art schemes on the disaggregated architecture. We have released the open-source codes for public use in GitHub.

#### 1 Introduction

Recent disaggregated architectures separate memory, storage, and computing resources into independent pools [16, 34, 42]

for high resource utilization, flexible hardware scalability, and efficient data sharing, which become prevalent in many datacenters and clouds [2, 3, 8]. The disaggregated architecture adopts the RDMA-capable networks for communications due to the salient features, such as high throughput (40-400 Gbps), low latency (a few microseconds), and remote CPU/kernel bypassing [12,41,50], which are widely supported by Infini-Band, RoCE, and OmniPath [16,29,36,41,49].

In the disaggregated architecture, the machines in compute and memory pools are respectively termed as *compute* and memory nodes, which are specialized for computing and storage purposes. With high-speed RDMA, network-attached index structures on the disaggregated architecture become important infrastructures [1, 17, 32, 34, 39, 40, 42] for various applications, including databases [27, 40] and in-memory keyvalue (KV) stores [12, 39, 44, 52]. Among them, tree-based and learned indexes are two widely used structures for the ordered key-value stores, which provide efficient range query performance via identifying items in a given range [7, 24].

In general, the disaggregated memory systems leverage the compute nodes to cache index structures and access data from remote memory nodes via one-sided RDMA operations, since the memory nodes contain large storage capacity but poor computing power. Deploying tree-based structures in the disaggregated architecture becomes inefficient, since the inner nodes consume much memory space and fail to be fully cached, thus resulting in multiple network roundtrips for traversing the entire tree. Various index caching schemes [31,43,51] propose to alleviate the network penalty via locally caching partial data, which however still suffer from unavoidable capacity misses due to the rapid growth of data. Unlike them, XStore [44] proposes to cache the learned indexes for remote data accessing, since the learned models consume less memory footprints than tree-based structures by up to several orders of magnitude [14, 24]. By locally holding the whole learned index structure, a one-sided RDMA READ is sufficient for compute nodes to fetch remote data in the context of static (i.e., read-only) workloads.

However, existing schemes do not fully exploit the

strengths of disaggregated systems due to failing to process dynamic (i.e., read-write and write-intensive) workloads on the compute nodes via one-sided RDMA operations. Instead, the compute nodes transfer data modification requests to the memory nodes via RPCs, while the computing resources in the memory nodes are insufficient to meet the intensive computation requirements [39, 52]. For example, XStore relies on the memory nodes to modify the B-tree and retrain learned indexes after data modifications. Although XStore expands models to a large prediction range to search dynamic workloads, we have no prior knowledge about the size of the range, since the positions of data dynamically change for data insertions. When the memory nodes fail to efficiently handle the modification requests, we have to consume multiple network roundtrips on determining the exact positions of data. To avoid the penalty of large expansion, XStore transfers the subsequent requests to memory nodes until new models are retrained, which further increases the computing burden of memory nodes. It is non-trivial to coalesce ordered KV stores in the disaggregated architecture due to the following challenges.

- 1) CPU access bottleneck on memory nodes. Existing ordered KV stores rely on the monolithic servers to process write-intensive modifications [23, 44]. However, the memory nodes in the disaggregated architectures contain limited computation capability and fail to meet the requirements of computing-intensive operations, e.g., modifying the large B-tree and frequently retraining models. The CPU access bottleneck on the memory nodes decreases the overall system performance. Moreover, simply adding more CPUs to the memory pool for data processing decreases the scalability of the disaggregated architecture, since the memory and computing resources fail to be independently scaled out [51].
- 2) Overloaded bandwidth for data transferring. Offloading data modifications to the compute nodes meets the computing requirements, which however rapidly fills up the entire bandwidth due to transferring massive data. Specifically, the compute nodes consume a large amount of network bandwidth to balance tree-based structures [7,30], e.g., multi-level nodes splitting and merging, as well as fetching a large amount of data to retrain models for the learned indexes [10, 14, 37]. The network bandwidth becomes insufficient to enable high performance for various data requests.
- 3) Inconsistency issue among different nodes. Guaranteeing data consistency among different nodes during modification is essential to prevent data loss. However, the inconsistent states occur when different compute nodes fail to atomically complete the data and model modification operations, e.g., multiple compute nodes compete for the same space to insert data and the local cache becomes stale when the models are updated. The main reason is that the atomic granularity of an RDMA operation is 8B, which is much smaller than the size of each index operation. The compute nodes require multiple network round-trips to guarantee data

consistency, incurring high overheads for consistency.

To address the aforementioned challenges, we propose a scalable RDMA-oriented key-value store using learned indexes (ROLEX) for the disaggregated memory systems, which process data requests on the compute nodes via oneside RDMA operations. The context of "scalable" means that ROLEX efficiently processes dynamic workloads and scales out to multiple disaggregated nodes. ROLEX achieves an efficient tradeoff between the CPU and network bandwidth consumptions by judiciously decoupling the index operations and moving the retraining phase out of the critical path. The data are inserted in the assigned leaves (i.e., data arrays). By adding a bias and some data-movement constraints in the data modification phase, the stale models correctly identify the newly modified data, since all data are not allowed to move out of the assigned space. When there are insufficient slots, ROLEX leverages a leaf-atomic shift scheme to atomically allocate a new leaf for accommodating more data. By using the retraining-decoupled index structure, ROLEX asynchronously retrains model in the memory pool when there are sufficient computing resources. The compute nodes identify new models through a shadow redirection scheme and synchronize the retrained models from remote nodes during the next reading. It is worth noting that the memory node generally includes dedicated computing resources provided by FPGA or ARM cores to offload low-computing requirement operations [17] (e.g., infrequent retraining in ROLEX), rather than all index operations.

We implement a prototype of ROLEX and evaluate the performance via widely-used YCSB [47], two real-world, and two synthetic workloads. Our experimental results show that ROLEX achieves competitive performance with XStore [44] on static workloads, and outperforms state-of-the-art RDMA-based ordered KV stores by up to  $2.2\times$  on dynamic workloads.

In summary, we have the following contributions:

- <u>Scalable ordered KV store for disaggregated architecture.</u> We propose ROLEX to directly process data requests on the compute nodes via one-sided RDMA verbs, which efficiently explores and exploits the hardware benefits of the disaggregated architecture, as well as avoiding the CPU bottleneck in the memory pool.
- Retraining-decoupled learned indexes for one-sided RDMA execution. We decouple the insertion and retraining operations for the learned indexes, and enable compute nodes to directly insert data without waiting for the model retaining. Non-retrained models are able to index newly inserted data using the proposed data-movement constraints.
- <u>Atomic remote space allocation</u>. When there are insufficient slots during insertion, the compute nodes leverage a leaf-atomic shift scheme to atomically allocate data arrays in the memory pool for accommodating new data. No collisions occur among different machines due to the atomic metadata management.







(c) The throughput of various read/write ratios.

Figure 1: The system performance for different schemes. (a) Read and (b) write throughputs with different numbers of data, using 1 CPU core on memory nodes. (c) Normalized throughput with respect to EMT-D for hybrid read/write workloads.

## 2 Background and Motivation

# 2.1 Disaggregated Architecture

Unlike traditional server-client architecture, the disaggregated architecture breaks monolithic servers into independent network-attached components, which meets various application requirements via independently scaling out the hardware resources. As shown in Fine-Grained distribution (FG) [51], the disaggregated architecture can scale out with more than 50 nodes while the conventional architecture only scales out with a few nodes.

In disaggregated systems, different nodes communicate with each other via Remote Direct Memory Access (RDMA) NICs, such as InfiniBand, RoCE, and OmniPath. RDMA provides high throughput and low latency, which is compatible with the traditional RPC communication via two-sided verbs. The significant feature over the traditional network is that RDMA enables the compute nodes to directly access the memory nodes without involving remote CPUs via one-sided verbs, including RDMA READ, WRITE, and ATOMIC operations (e.g., compare-and-swap (CAS) and fetch-and-add (FAA)). It is worth noting that the granularity of the ATOMIC operation is 8B, and multiple READ and WRITE operations are completed via the doorbell batching [44] to reduce the network latency. Moreover, even though there are no powerful CPUs in the memory pool, each memory node generally includes dedicated computing resources provided by FPGA or ARM cores in NICs that are used for operation offloading [17], which efficiently supports the operation decoupling in ROLEX.

#### 2.2 Network-Attached Ordered KV Store

In this paper, we mainly focus on the network-attached ordered key-value stores, including tree-based and learned indexes, which keep all data sorted and meet range query requirements. Existing schemes become inefficient in the disaggregated architecture due to heavily relying on the monolithic servers, rather than the disaggregated components, to complete index operations, e.g., GET, PUT, SCAN, UPDATE, and DELETE.

Tree-based Structures. Tree-based structures [7, 20, 30] (e.g., B<sup>+</sup>-tree) store all sorted data in the leaf nodes and construct multi-level inner nodes to search the leaves. However, the tree-based structures become inefficient to leverage one-sided RDMA for accessing remote data [44], since the local machine fails to cache the whole index structure and has to consume multiple RTTs (i.e., the network roundtrip time) for searching the inner nodes. Some schemes send eRPC [23] requests to memory nodes and wait for the returned results, which only incurs one RTT but is inefficient for the disaggregated architecture, since the memory nodes holding data fails to process massive data requests by using limited computing resources.

Recent designs [31,43,51] cache top-level nodes on compute servers to access the remote data. Among them, FG [51] designs a fine-grained B-link tree for the disaggregated architecture, which distributes tree nodes across memory nodes and modifies trees with RDMA-based locks. Sherman [43] combines RDMA-friendly hardware and software features to deliver high write performance on the remote B-link tree, which optimizes the locking phase by constructing global locks on the on-chip memory of RDMA NICs. However, the tree-based schemes inevitably incur multiple RTTs for retrieving inner nodes when the increasing data overflow the limited local cache.

Learned Indexes. Learned indexes show significant advantages over tree-based structures in terms of searching speed and memory consumption, due to the easy-to-use and small-sized learned models. Specifically, the learned indexes view the process of searching data as a regression model, which record the positions of all data by approximating the cumulative distribution function (CDF) of the sorted keys [10, 14, 15, 24, 37]. The learned models achieve 2-4 orders of magnitude space savings than the inner nodes of the tree-based structures [14], which enables the local machine to cache the whole index structures and avoids the penalty of multiple RTTs to determine the remote data positions.

XStore proposes a hybrid index structure, i.e., maintaining a B-tree to process modifications and locally caching the learned indexes for remote data accessing. XStore [44] deliv-

ers high search performance due to only requiring one RTT to access the static workloads. For the dynamic workloads, XStore handles the data modification requests by modifying the B-tree on the memory nodes. At the same time, XStore expands the stale models to large prediction ranges to ensure that the newly inserted data are contained. However, such design becomes inefficient on the disaggregated architecture, since the memory nodes have limited computing resources and fail to efficiently handle the intensive modification requests. The new models fail to be retrained in time and the stale models cause too low accuracy to search the remote data in one RTT due to the model expansion. As a result, the local cache becomes invalid and the subsequent data requests are transferred to the memory nodes via classic RPCs. The overall performance significantly decreases due to the CPU bottleneck of memory nodes.

# 2.3 Performance Analysis

We evaluate and analyze the performance of existing network-attached KV stores in the disaggregated architecture. Among them, FG [51] and Sherman [43] design RDMA-enabled Blink trees, enabling compute nodes to modify B-link trees via one-sided RDMA verbs. The main differences are that Sherman proposes global locks on the on-chip memory of RDMA NICs and adopts an efficient caching mechanism for high write performance. Moreover, we also equip the memory nodes with poor computing resources to analyze why RPC-based KV stores are inefficient for the disaggregated architecture, i.e., adopting the similar ideas of EMT-D (i.e., the Masstree [30] based on eRPC [23]) and XStore-D [44] on the computation-constrained memory nodes for evaluations.

Learned indexes outperforms tree-based structures on large-scale static workloads. Figure 1a shows the search throughput on static workloads. As the datasets constantly increase, XStore-D shows higher throughput than tree-based structures, since the compute nodes cache the whole learned index structure, rather than caching partial inner nodes for tree-based structures, avoiding multiple RTTs to determine the data positions. XStore-D obtains remote data within one RTT according to the prediction results of the learned models, while other schemes fail.

Index cache becomes invalid on dynamic workloads. Figures 1b shows the throughput on write-intensive workloads. We observe that XStore-D delivers lower performance than Sherman, since XStore-D sends requests to memory nodes via eRPC and relies on the limited computing resources of memory nodes to process modifications. The local cache of XStore-D is not fully exploited and becomes invalid during the modification phase, while Sherman delivers higher throughput via one-sided RDMA. However, the performance of Sherman decreases when storing a large amount of data, since the increased inner nodes overflow the limited local cache.

Disaggregated architecture requires efficient one-sided RDMA operations. Figure 1c shows the throughputs of different schemes with respect to EMT-D when configuring various read/write ratios. We observe that FG and Sherman show significant advantages over EMT-D, since all index operations are completed via one-sided RDMA. The performance of XStore-D significantly deceases when configuring large write ratios, due to failing to handle writes via one-sided RDMA operations.

For existing schemes on the disaggregated architecture, the learned indexes are limited by dynamic workloads, while the tree-based structures are limited by the increasing cache sizes. Unlike them, the design goal of ROLEX is to enable the ordered KV store to deliver high performance on both static and dynamic workloads in the disaggregated architecture.

## 3 ROLEX Design

# 3.1 Overview

We present a scalable RDMA-oriented key-value store using learned indexes (ROLEX) for the disaggregated memory systems. Unlike existing schemes, ROLEX does not maintain a B-tree on the memory nodes to process data requests. Instead, ROLEX constructs the retraining-decoupled learned indexes on the stored data and processes data requests on compute nodes via the one-sided RDMA operations. The challenges are how to efficiently avoid the collisions of various index operations in different compute nodes, as well as enabling all compute nodes to correctly identify the modified data with low consistency overheads. Our main insights are to execute index operations with atomic designs, and asynchronously retrain models by decoupling the insertion and retraining operations with consistency guarantees.

Figure 2 shows the overview of ROLEX. In the memory pool, ROLEX stores all data into fixed-size leaves (i.e., arrays) and constructs a retraining-decoupled learned index based on these data, as shown in Sections 3.2 and 3.3. To process dynamic workloads, the compute nodes directly modify the remote leaves without retraining models, since we decouple the insertion and retraining operations. By adding a bias and some data-movement constraints, the non-retrained models have the ability to correctly identify all data even after inserting new data. To construct sufficient data leaves for the new data with one-sided RDMA, we present a leaf-atomic shift scheme in Section 3.4, which also keeps all data sorted for range queries and avoids the collisions among different compute nodes. The stale models need to be retrained for high accuracy when a large amount of data are modified. Although the compute nodes have sufficient computing resources for retaining, obtaining all the pending retraining data from memory nodes consumes much network bandwidth. Instead, we observe that the retraining overheads mainly come from data merging and resorting, while the complexity of the training



Figure 2: The design overview of ROLEX.

algorithm is only O(N). Hence, the limited computing resources on compute nodes are sufficient to retrain the models, especially after we have offloaded most index operations to the compute nodes and moved the retraining phase out of the critical path. With the aid of *leaf tables*, ROLEX *asynchronously* retrains models in-place on the memory nodes, as shown in Section 3.5. After retraining, ROLEX updates the models in the memory pool using *the shadow redirection scheme*, while the compute nodes won't synchronize the retrained models until the next reading. Moreover, Section 3.6 shows how ROLEX scales out to multiple memory nodes.

# 3.2 Retraining-decoupled Learned Indexes

The challenges of coalescing the learned indexes on dynamic workloads come from the high overheads of keeping all data sorted and avoiding data loss from the learned models during insertion. The reason of data loss is that the models record the positions of the trained data after training, while failing to find the new positions after inserting many new data unless retraining. As shown in Figure 3, the red line represents a linear regression model that is trained on the black points (i.e., the trained data). All data are found in the prediction range,  $[pred - \varepsilon, pred + \varepsilon]$  (i.e., the blue block), as long as the data are not moved out of this range, where  $\varepsilon$  is the predefined maximum model error. When some new data are inserted, point a moves backward to a', which is out of the prediction range. To record the new positions, the models are retrained via step-by-step operations, including resorting data, retraining models, and synchronizing models to all compute nodes. The system is blocked until the retraining and synchronization are completed, thus incurring a long latency and decreasing the overall system performance.

In fact, we observe that the learned indexes don't require frequent retraining as long as the non-retrained models can find all data. This observation offers an opportunity to address the dilemma in coalescing the learned indexes in the disaggregated architecture, i.e., new data are written to the memory pool without waiting for retraining. To achieve this design goal, we modify the training algorithm and add some constraints to help the non-retrained models always find all

data without retraining.

Training Algorithm. Leveraging multiple linear regression models is a common way to learn the data distribution due to the efficiency of training and memory savings [10, 14, 15, 24]. We use an *improved OptimalPLR* algorithm to train the piecewise linear regression (PLR) models, since OptimalPLR algorithm [46] has been proved to have the minimal number of PLR models while incurring small time and space complexity (O(N)). The key idea of OptimalPLR is to construct multiple optimal parallelograms with  $2\varepsilon$  width on the trained data, where the optimal parallelogram is defined as a parallelogram of  $2\varepsilon$  width in the vertical direction such that no trained data are placed outside of the parallelogram, as the blue blocks shown in Figure 3. We thus obtain the linear regression model that intersects the two vertical sides and bisects the parallelogram.

$$\varepsilon >= \max |f(X_i) - Y_i| \quad \forall i \in (0, N)$$

$$P_{range} = [f(X_i) - \varepsilon - \delta, f(X_i) + \varepsilon + \delta]$$
(1)

To ensure that the trained models find all data even after insertions, we improve the OptimalPLR algorithm by adding a bias (represented as  $\delta$ ) to the prediction calculation, as well as adding some constraints on the data movements. As shown in Equation 1, the optimal parallelogram is determined by guaranteeing that the distances between the predicted  $(f(X_i))$  and true  $(Y_i)$  positions of all data are not larger than the predefined maximum model error  $(\varepsilon)$ , while the prediction range  $(P_{range})$  is calculated by adding an extra  $\delta$ . Hence, the area covered by the prediction ranges of all data is larger than the determined optimal parallelogram, i.e., we extend the blue block to the yellow one, as shown in Figure 3. In this case, the models don't require retraining as long as the data move no more than  $\delta$  positions, since the  $\delta$  data movements won't exceed the prediction range.

**Data-movement constraints.** Simply adding a bias to the prediction calculation is insufficient to achieve the design goal of operation decoupling, since the data move more than  $\delta$  positions when inserting/deleting a large amount of data. To further address these issues, we add some constraints on the data movements.

• Moving data within fixed-size leaves. We store the sorted data into fixed-size arrays (termed as leaves) in the training phase, and each leaf contains at most  $\delta$  data. All data are only allowed to be moved within their assigned leaves. In this case, we identify all data via existing trained models since no data move out of  $P_{range}$  calculated from Equation 1. Furthermore, we transfer the position prediction to the leaf prediction, i.e., the learned models provide a range of leaves that may contain the queried data via Equation 2. Due to not moving out of the assigned leaves, no data are lost. In the disaggregated architecture, the leaves in  $L_{range}$  are easily obtained via one-sided RDMA verbs.



Figure 3: The retraining-decoupled learned indexes.

$$L_{range} = \left[\frac{f(X_i) - \varepsilon}{\delta}, \frac{f(X_i) + \varepsilon}{\delta}\right] \quad \forall i \in (0, N)$$
 (2)

• <u>Synonym-leaf sharing</u>. We allocate a new leaf (nl) to accommodate more data when a leaf (l) has insufficient slots, where nl shares the same positions (i.e., the labels used for training) with l. We define nl as a synonym leaf of l, which is linked via a pointer. The data of synonym leaves move within each other to facilitate data sorting. Since nl doesn't change the positions recorded by models, the learned indexes still calculate  $L_{range}$  via Equation 2. Moreover, we need to search the synonym leaves referred by  $L_{range}$ , since the predicted and synonym leaves contain all positions where the data may be located.

The non-retrained models have the ability to find all data without retraining, since no data move out of the predicted leaves. We hence decouple the insertion and retraining operations for the learned indexes.

#### 3.3 ROLEX Structure

To exploit the hardware benefits of the disaggregated memory systems, ROLEX stores data on the memory nodes while processing data requests on the compute nodes, as shown in Figure 2.

Memory pool stores data. Driven by the operation decoupling, we store all data into fixed-size leaves and train a learned index on these data using our improved training algorithm. All leaves are stored in a continuous area (termed as *leaf region*) allocated from an RDMA-registered memory region. The structure of the leaf region is shown in Figure 2, where the first two 8B data are respectively used to indicate the number of leaves that have been allocated ( $alloc_num$ ) and the total number that the leaf region can allocate. The remaining leaf region stores a large number of leaves, and each leaf contains  $\delta$  pairs of keys and values<sup>1</sup>. To allocate a new leaf, we read  $alloc_num$  and write it back with ( $alloc_num+1$ ) via the atomic FAA. We store data into the leaf pointed by the obtained  $alloc_num$ . The leaves are accessed via adding offsets to the start position of the leaf region.



Figure 4: The structure of the learned models.

We train multiple PLR models on the stored leaves and each model consists of four parts, including the covered smallest key, the model parameters, a leaf table (LT) and a synonym leaf table (SLT), as shown in Figure 4. LT and SLT store the leaf numbers (i.e., the *alloc\_num* when being allocated) to access leaves. It is worth noting that different models independently record the data positions for training, which become easy to be updated since no position dependency exists among models. The obtained PLR models are indexed by training upper models on the smallest keys, where the upper models don't contain leaf tables. We repeat this procedure and construct multi-level models like PGM-index [14] due to the small space consumption, which are fully cached in the compute nodes. Moreover, we store the models with pointers, which efficiently support our shadow redirection scheme to update models, as shown in Section 3.5.

Compute pool caches indexes. In the initial phase, each compute node synchronizes all models from the remote memory pool. Unlike prior schemes that execute data modifications on remote memory nodes, ROLEX processes these data requests (e.g., search, update, insert, and delete) on compute nodes with one-sided RDMA operations.

# 3.4 One-sided Index Operations

Simply executing data modification operations on compute nodes incurs two challenges, i.e., long latency of multiple remote operations and inconsistency issues among different machines. For example, on static workloads, the learned models and data leaves are not modified and keep consistent on all machines. ROLEX directly obtains remote data via onesided RDMA according to the predicted  $L_{range}$ . However, on dynamic workloads, conflicts occur when different compute nodes write data at the same address in the memory pool, and inconsistencies occur when one node constructs new leaves while not notifying others. The 8B-atomic RDMA verbs fail to guarantee the data consistency among different machines, since the moved data during insertion are larger than 8B. An intuitive solution is to modify data leaves and model LTs with locks, as well as broadcasting other nodes to synchronize their indexes after modifications. However, other nodes could not access or insert data due to the consistent requirement from the locks until the modification completes, which blocks the

<sup>&</sup>lt;sup>1</sup>Similar to prior RDMA-based schemes, ROLEX stores 8B values or 8B pointers for variable-length values.

overall systems for a long time.

To address these problems, we propose a *leaf-atomic shift* scheme that provides consistent guarantees for concurrently modifying data via compute nodes while requiring few remote RDMA operations. The key insights are to atomically assign the write regions in the shared memory pool for different compute nodes, and enable each compute node to access data via the stale index structure. Specifically, we first show the structures of LT and SLT that are designed for the leaf-atomic shift scheme, and then respectively elaborate how different index operations coalesce with this scheme.

The structures of LT and SLT. One limitation of remote writing is that RDMA verbs only support atomic writes up to 8B, which is smaller than the region required by the written data. To bridge this gap, we leverage the 8B alloc\_num in the leaf region to enable the lock-free leaf allocations via FAA, as well as using 8B entries in LT to enable the consistent leaf modifications. The structures of LT and SLT are shown in Figure 4. The first slot in SLT is preserved to indicate how many slots (slot<sub>use</sub>) of SLT have been used, which is modified when constructing new synonym leaves. Other slots of LT and SLT store 8B entries, each of which consists of a lock (1 bit), a leaf-region number (7 bits), a pointer (8 bits) and a leaf number (48 bits). The lock is lightweight and fine-grained due to only locking the current leaf rather than all leaves under the model. We use the leaf-region and leaf numbers to determine the leaves, while the pointer points to an offset of SLT to link the synonym leaf. For example, as shown in Figure 4, the pointer of leaf 0 points to 3, indicating that leaf 0 has a synonym leaf stored in the 3rd position of SLT, while this synonym leaf is stored in the 6th position in the leaf region. The size of LT is determined in the training phase, while the size of SLT is fixed to contain 28 slots. In our design, each leaf region register up to 2<sup>48</sup> leaves, while a model is able to construct up to  $(2^8-1)$  synonym leaves. It is worth noting that the max number of each field can be adjusted by specifying the bits in the entry of LT.

**Point query.** For a given key, the compute node searches remote data via the following steps: ① Predict  $L_{range}$  with the local learned indexes according to Equation 2 to predict the leaf positions. ② Transfer the leaf positions into physical addresses by looking up LT and SLT. As shown in Figure 4, we lookup the 1st-3rd entries in LT when  $L_{range}$  predicts [1,3], and further read the synonym leaf number in the 6th slot of SLT when the 2nd entry points to 6. The physical address  $(phy\_addr)$  of a remote leaf is calculated via Equation 3, i.e., multiply the leaf number  $(l_{num})$  by the leaf size  $(l_{size})$  and plus the address of the first leaf in the leaf region  $(LR_{addr})$ . ③ Read leaves with doorbell batching according to the physical addresses. ④ Search the fetched leaves, and further read the value according to the value pointer.

ROLEX leverages the checksum-based schemes like existing KV stores [12, 44, 45] to guarantee the consistency of the read leaves. Moreover, the compute nodes synchronize

SLT when identifying that the first slot (i.e.,  $slot_{use}$ ) of SLT changes in the doorbell-batch reading.

$$phy\_addr = l_{num} * l_{size} + LR_{addr}$$
 (3)

**Range query.** A range query for [K,N] requires N items starting from K. Apart from the leaves in  $L_{range}$ , ROLEX reads another  $(N/\delta)$  adjacent leaves to ensure that at least N items after K are fetched. Like point query, ROLEX reads all required leaves via a doorbell batching.

**Insert.** ROLEX executes the insertion operation on compute nodes via the following phases:

- **O** Fetching. The compute node (represented as  $C_{node}$ ) fetches the remote leaves like point query, without reading synonym leaves in this phase, since the latest synonym leaves will be fetched after acquiring the lock.
- **②** Fine-grained locking.  $C_{node}$  determines the leaf to be inserted (represented as  $L_{insert}$ ) according to the data order, and locks  $L_{insert}$  by changing the lock bit of LT entry to 1 with CAS. After locking,  $C_{node}$  reads  $L_{insert}$  and its synonym leaves to ensure that the data are up to date. The synonym leaves share the same lock with the trained leaf to enable the atomic lock. Even if  $L_{insert}$  and its synonym leaves are modified by other compute nodes before being locked by  $C_{node}$ , inserting data into these leaves still keeps all data sorted, since the data of  $L_{insert}$  are only allowed to move within  $L_{insert}$  and its synonym leaves.
- **3** Writing and unlocking.  $C_{node}$  inserts data into the fetched leaves according to the data order and unlock  $L_{insert}$  via CAS.

When the fetched leaves have insufficient empty slots,  $C_{node}$  constructs a new synonym leaf as shown in Figure 5. Within one doorbell batching,  $C_{node}$  fetches and increases  $alloc\_num$  of the leaf region and  $slot_{use}$  of SLT by 1 via FAA. Furthermore,  $C_{node}$  writes the new synonym leaf in the memory pool according to the physical address calculated by Equation 3, and inserts the  $alloc\_num$  of the newly constructed synonym leaf into SLT at position  $slot_{use}$ .  $C_{node}$  also changes the pointer field of  $L_{insert}$  to the new leaf and unlocks  $L_{insert}$  via CAS.

For optimizations, other threads of  $C_{node}$  can leverage the acquired lock to modify the same leaves, and the operations of writing leaves and modifying leaf tables are completed in one doorbell batching to improve the performance.

**Update.** To update a key-value item,  $C_{node}$  fetches the remote leaves like point query. When the given key is matched in one of the fetched leaves,  $C_{node}$  locks and re-reads the corresponding leaf to ensure that the data are up to date. The compute node updates the key-value item and unlocks the remote leaf.

**Delete.** Similar to insertion, ROLEX deletes data via fetching, locking, and writing. The empty leaves are not removed after deleting all data, but are removed during retraining.



Figure 5: The worst-case insertion of ROLEX.

# 3.5 Asynchronous Retraining

ROLEX retrains models after constructing many synonym leaves, and otherwise consumes much bandwidth due to fetching multiple leaves in one index operation. The retraining overhead consists of the data resorting and retraining algorithm. An intuition solution is to conduct retraining on compute nodes, which however consumes a large amount of available network bandwidth for transferring the pending retraining data. Instead, we observe that all data have been sorted by the leaf tables (i.e., LTs and SLTs) during the runtime, and the OptimalPLR algorithm has a low complexity (i.e., O(N) [46] to train data, where n represents the number of the training data. Hence, ROLEX asynchronously retrains data in-place on the memory nodes to achieve an efficient trade-off between the network consumption and computing resource utilization. After offloading most index operations to the compute nodes, our experimental results show that the limited computing resources (e.g., one CPU core) on memory nodes are enough for the retraining, as shown in Section 4.5.

ROLEX maintains a circular queue (CirQ) to identify the pending retraining models. When a model consumes 2<sup>7</sup> slots of SLT, the compute nodes insert the pointer of this model at the end of CirQ to avoid insufficient space for SLT. The memory nodes periodically detect the head of CirQ for retraining, which retrains models in the background and constructs a new LT to merge the old LT and SLT, while the compute nodes concurrently access the old models. Both new and old models access the same data via their own leaf tables. Obviously, the old models change some data and construct new synonym leaves during retraining, which are not retrained by the new models. To prevent the non-retrained data loss from the new models, the memory node leverages a shadow redirection scheme to replace the old model with the new one after retraining. Specifically, ROLEX locks the old model and moves the newly constructed leaves to the new SLT, as well as changing the model pointer to the new model before unlocking. The upper-level models do not need to be frequently retrained, since the old upper-level models identify new models by expanding the search range. When existing models are split into a large number of new models, the upper-level

models are retrained by inserting the model pointers to CirQ. Replacing upper-level models becomes efficient due to no need of constructing LTs.

An advantage is that ROLEX doesn't need to resort or move any data for retraining, since all data have been sorted by LT during the runtime. Moreover, no data are lost by concurrent modifications, since all leaves are either retrained by the new model or being inserted into the new SLT. It is worth noting that the pending retrained models in CirQ still have the ability to create  $(2^7 - 1)$  synonym leaves for accommodating new data, which leaves sufficient time to retrain the model before SLT runs out of available slots. Moreover, we create a priority queue to train the model whose LT becomes almost full to avoid the situation where a model has no empty slots in SLT.

# 3.6 Scalability

ROLEX distributes large datasets across multiple memory nodes by constructing multiple leaf regions. Specifically,  $2^7$  leaf regions form a *group* and each region contains at most  $2^{48}$  leaves to store data. A leaf group hence contains  $2^{55}$  leaves and is sufficient to construct a large number of learned models. By training data in the same group, the learned models become efficient to determine the location of a leaf via the leaf-region (7 bits) and leaf numbers (48 bits) of the entry in LT and SLT. Moreover, ROLEX constructs multiple groups to scale across multiple memory nodes and becomes efficient to accommodate a large amount of data.

#### 4 Performance Evaluation

#### 4.1 Experimental Setup

We run all experiments on a cluster with 3 compute nodes and 3 memory nodes, and each server node is equipped with two 26-core Intel(R) Xeon(R) Gold 6320R CPUs @2.10Ghz, 188GB DRAM, and one 100Gb Mellanox ConnectX-5 IB RNIC. The RNIC in each machine is connected with a 100Gbps IB switch. We limit the computing resources utilization (i.e., 1 CPU core in our testbed) for the memory node, which is reasonable due to the fact of the limited computing capability in the typical memory pools [17,43]. During the initialization, the memory pool registers memory with huge pages to avoid the penalty of the page translation cache misses. The registered memory consists of the model and leaf regions to respectively maintain the learned models and data. Existing RNIC hardware doesn't support remote memory allocation [52], and we hence pre-allocate memory for the leaf region to support our proposed atomic-leaf shift scheme. All compute nodes run with 24 threads by default.

Workloads: We use YCSB [47] with both uniform and Zipfian request distributions to evaluate the performance, which contains 6 default workloads, including (A) update heavy (50% updates), (B) read mostly (95% read), (C) read only,



Figure 6: The throughputs on various YCSB workloads.

(D) read latest (5% insert), (E) short ranges (95% range request), and (F) read-modify-write (50% modifications). Apart from these workloads, we also evaluate the performance under write-intensive requests with 2 real-world, and 2 synthetic datasets [24]. Among them, *Weblogs* and *DocID* respectively contains 200 and 16 million key-value pairs with different data distributions. The two synthetic datasets contain 100 million items, and respectively meet the normal and lognormal data distributions. We configure all workloads with 8B keys and pointers (i.e., refer to variable-length values) like existing schemes [24, 44] for comprehensive evaluations.

Counterparts for Comparisons: We compare ROLEX with four state-of-the-art distributed ordered KV stores. Specifically, FG [51] and Sherman [43] design RDMAenabled B-link trees for the disaggregated architecture. We directly run the source codes of Sherman. Since FG is not open-source, we implement FG from scratch faithfully following the original design principles, as well as caching the top-level nodes on compute nodes for better performance. We also adopt the similar ideas of EMT-D [23] and XStore-D [44] on the disaggregated architecture, i.e., using the limited computing resources of memory nodes to show the performance of RPC-based schemes. EMT-D transfers all requests to memory nodes via eRPC (RDMA-based RPC), while XStore-D accesses read-only workloads via compute nodes and relies on memory nodes to process write-intensive requests. We configure our implemented ROLEX with 16 slots in each leaf, as well as setting 16 as the maximum model error to train PLR models for efficient system performance. We further leverage 1 CPU core on the memory node for all schemes to facilitate fair comparisons as discussed in Section 2.1.

#### 4.2 Overall Performance in YCSB

Figure 6 shows the throughputs on various YCSB workloads with both Uniform and Zipfian distributions. In general, ROLEX achieves competitive performance with XStore-D on static workloads, while achieving higher throughput on dynamic workloads due to not relying on remote CPUs.

Static workload (YCSB C). On the static workloads, no data are modified and the learned models become efficient to search the remote data due to being fully cached in compute nodes. XStore and ROLEX efficiently read remote data via one RDMA READ according to the prediction results of the learned models, which achieve higher performance than FG and Sherman due to fewer RTTs caused by the local cache. EMT-D achieves the lowest throughput, since the memory nodes have insufficient computing resources to process the data requests.

Read-write workloads (YCSB A, B, D, F). For data modifications, both XStore-D and EMT-D transfer data requests to the remote side and achieve low throughput, due to the limited CPU cores on memory nodes. The performance of FG and Sherman is limited by the local cache due to the large memory footprint of inner nodes. ROLEX achieves higher performance than other schemes due to exploiting the learned local cache with the efficient one-sided RDMA WRITE. Specifically, ROLEX outperforms FG, Sherman, EMT-D, and XStore-D by up to  $2.1 \times$ ,  $1.7 \times$ ,  $2.8 \times$ , and  $1.3 \times$  on workload A, since ROLEX directly updates the remote data without involving remote CPUs. For workload D, 5% insertions are mixed with 95% searches, and ROLEX improves the throughput by about  $1.5\times$  over other schemes. The reason is that the caches of other schemes become invalid during insertion, while ROLEX leverages the stale cache to write data in synonym leaves. We obtain the similar observations on workloads B and F. Moreover, ROLEX achieves significant performance improvements on the workloads with intensive data modifications, as shown in Section 4.3.

**Range-query workload (YCSB E).** Workload E contains 95% range query and 5% insert requests. We observe that ROLEX improves the performance by 67% over other schemes, since all data are kept sorted in the synonym leaves during insertion and the range queried data are fetched in a doorbell batching by RDMA READ.

#### 4.3 Performance in Various Scenarios

Figure 7 shows the performance of different schemes with intensive data writes. We send intensive data requests to the compute nodes to evaluate the performance of different schemes in various scenarios.

Throughput with intensive writes. Figure 7a shows the throughput of inserting different numbers of data. As we constantly insert data, ROLEX achieves significant performance improvements over other schemes. Specifically, ROLEX improves the insert throughput by up to  $2.1 \times, 1.8 \times, 4.5 \times$ , and  $4.3 \times$  over FG, Sherman, EMT-D, and XStore-D. The main reason is that the local cache is fully exploited by ROLEX with one-sided RDMA operations, while the footprints of inner nodes in tree-based schemes overflow the cache and the remote CPUs limit the write performance of RPC-based schemes. Moreover, we evaluate the latencies of the insert



Figure 7: The performance with various read/write scenarios.



Figure 8: The performance under various data distributions.

Figure 9: Scalability with various CPUs on compute nodes.

operations for different schemes, and the results are shown in Figure 7b. We observe that ROLEX incurs low latency since the stale cache identifies the leaf to be inserted according to the prediction results of the learned models.

Performance with hybrid read-writes. Figures 7c and 7d respectively show the throughput and latency under various read/write ratios. The performance of EMT-D doesn't decrease much with the increasing write ratios, since the remote memory nodes suffer from the bottleneck of insufficient computing resources and achieve low performance even under intensive read requests. XStore-D achieves high performance on read-heavy workloads, while significantly decreasing the performance as the write ratio increases, because XStore-D reads data with one-sided RDMA while transferring most data requests to the remote side as the number of write requests increases. ROLEX, FG, and Sherman achieve higher performance than other schemes due to not being limited by the remote CPUs. ROLEX improves the throughput by  $2.2 \times$  and  $1.7 \times$  over FG and Sherman, since the improvements mainly come from the efficient learned local cache. FG and Sherman have to spend multiple RTTs on retrieving the remote data when the inner nodes overflow the limited local cache.

Performance with various data distributions. The data distributions impact the model accuracy of the learned indexes, which reduce the performance when the learned models deliver low accuracy. Figure 8 shows the throughput on various datasets with different data distributions. We observe that ROLEX achieves higher read performance than XStore-D, as shown in Figure 8a. The main reason is that the improved OptimalPLR algorithm trains independent linear regression

models with high accuracy according to the data distributions. However, XStore-D trains models with the RMI structure [24], which obtains many models that have high errors due to failing to train models according to the data distributions [14].

# 4.4 Scalability Performance

Figure 9 shows the throughput of various schemes with different numbers of cores on the compute nodes. We observe that the performance of EMT-D doesn't increase when configuring more cores on compute nodes, since the bottleneck of EMT-D are the remote CPUs of memory nodes, rather than the compute nodes. The throughputs of other schemes increase with the number of cores on compute nodes, as shown in Figure 9a, because FG, Sherman, XStore-D, and ROLEX don't rely on the remote CPUs to process the read requests. Unlike read-only workloads, the write performance of XStore-D fails to scale out with the number of cores on compute nodes, as shown in Figure 9b, since XStore-D quickly runs out the available computing resources of the memory nodes. The read and write performance of ROLEX increases with the increasing number of cores on compute nodes, since different threads don't block each other and leverage the highbandwidth RDMA to access the remote data.

# 4.5 In-Depth Analysis

To examine the efficiency of our proposed scheme, we evaluate different components of ROLEX in Figure 10, including the operation decoupling, the remote write, and the asynchronous retraining.



Figure 10: In-depth Analysis.



Figure 11: The memory footprints of the metadata. *Tree-#* represents that an inner node contains # keys.

*Operation decoupling.* An important insight of ROLEX is that we decouple the insertion and retaining operations to enable the compute nodes to directly insert data to the memory pool, which leverages the stale models to identify the new data. However, the stale models need to fetch more data as the number of synonym leaf increases. We evaluate the impacts of non-trained leaves on the latency and network bandwidth with the assumption that the trained models predict 4 leaves when there are no data modifications, and the results are shown in Figure 10a. We observe that the latency and bandwidth don't increase significantly when the number of synonym leaves is smaller than 16, since the non-trained synonym leaves are accessed in a doorbell batching within one RDMA READ. However, the latency and bandwidth significantly increase when constructing more synonym leaves, since the reading size exceeds a doorbell batching. To avoid such case, the memory nodes asynchronously retrain the models to improve the performance.

**Remote write.** ROLEX writes data at the granularity of a leaf, where the large-sized leaf holds more data and consumes more bandwidth. We evaluate the writing latency and network bandwidth in different scenarios, e.g., Figures 10b and 10c respectively shows the results with different sizes and the numbers of leaves. We observe that ROLEX achieves high performance when writing no more than 16 leaves with 8-16 slots in each leaf, since such configuration efficiently exploits the benefits of the doorbell batching in RDMA.

Asynchronous retraining. ROLEX asynchronously retrains models on the memory nodes. To figure out the re-

Table 1: The metadata analysis for ROLEX.

| Number of Data      | $5*10^{6}$ | $1*10^{7}$ | 5 * 10 <sup>7</sup> | 1 * 108 | 5 * 10 <sup>8</sup> |
|---------------------|------------|------------|---------------------|---------|---------------------|
| Number of Models    | 5,153      | 10,283     | 51,111              | 101,936 | 526,236             |
| Size of Models (MB) | 0.0798     | 0.157      | 0.779               | 1.555   | 8.03                |
| Size of LT (MB)     | 4.768      | 9.537      | 47.683              | 95.367  | 476.837             |

quirements for the computing resources, we train models on different numbers of leaves (each leaf contains 8 keys) with a single CPU core, and the results are shown in Figure 10d. We observe that training models and constructing leaf tables on 128 leaves consume about 300µs. Unlike conventional learned indexes [10, 14, 37], ROLEX doesn't need to move or resort any data during retraining, since all data are kept sorted during data modifications. It is worth noting that the latency of retraining further decreases when configuring more powerful dedicated hardware for the memory pool [17].

# 4.6 Overhead Analysis

Figure 11 shows the memory footprints of the metadata in different schemes, where the metadata refer to the data that are required for caching. For example, the metadata consist of the inner nodes for the tree-based schemes, while consisting of trained models and leaf tables for XStore-D and ROLEX. The metadata overheads of storing different numbers of data are shown in Figure 11a. We observe that the memory overheads in tree-based structures rapidly increase with the increasing data, because many levels of inner nodes are constructed for indexing. Moreover, the metadata overheads significantly increase when using small inner nodes due to requiring more levels. Unlike tree-based structures, XStore-D and ROLEX leverage the linear regression models for indexing, and each model only contains 2 parameters and is much smaller than the inner nodes. As shown in Table 1, the memory overhead of ROLEX mainly comes from the LTs, which accounts for 98% of the total memory consumption. These models can be fully cached by the compute nodes, while the LTs can be fetched as needed when the limited cache fails to maintain all LTs. We obtain similar observations on other datasets as shown in Figure 11b.

#### 5 Related Work

The disaggregated architecture. Unlike conventional distributed architecture that relies on monolithic servers [34, 38], the promising disaggregated architecture [27, 33, 42, 51] breaks a monolithic server into independent components to enhance the hardware scalability, which achieves high resources utilization by scaling out different hardware components [16, 49]. Different components communicate with each other via efficient RDMA techniques [4,5,19,36]. Existing academic studies attempt to bring the disaggregated architecture into practice via hardware designs [27, 28]. Recently, Clio [17] proposes a hardware-software co-designed disaggregated memory system to equip each memory node with dedicated computing resources. By efficiently exploiting the benefits of disaggregated architecture, LegoOS [34] proposes an OS model to manage disaggregated systems. Remote regions [1], LITE [40], and Semeru [42] are used to efficiently manage the remote memory resources. AIFM [32] designs a simple API for applications to use the remote memory. With the widely used NVM [29, 35, 48], Clover [39] remotely manages the persistent memory with low costs.

Learned indexes for storage systems. Instead of searching data via memory jumpings, the learned indexes [24] leverage calculations to predict positions for the given keys, which show significant advantages over conventional B<sup>+</sup>-trees in terms of the space saving and searching speed. Prior designs focus on various scenarios to enable the learned indexes to be widely used, including dynamically adapting to new data distributions [10, 14, 15], concurrent systems [37], LSM-based [9], and network-attached [44] KV stores. Motivated by the learned indexes, some studies leverage machine learning models to construct learned systems, e.g., DeepDB [18] proposes a learned DBMS, Tsunami [11] constructs learned multi-dimensional indexes, and LISA [26] learns spatial data.

Network-attached key-value stores. Due to the salient features of RDMA [4, 33, 36, 49], constructing RDMA-enabled in-memory key-value stores [23, 31, 44, 51] becomes efficient to provide high throughput and low latency for distributed storage systems. Existing studies rely on two-sided RDMA verbs to process the data requests [6,21], e.g., clients send the eRPC to remote servers and wait for the returned data [23]. However, such server-centralized designs suffer from the CPU bottleneck when processing intensive requests [22, 44, 45] due to the poor computing capability of memory nodes. Unlike them, one-side RDMA enables compute nodes to directly access the remote data without involving remote CPUs [13, 39, 52]. For the ordered KV stores, Cell [31], FG [51], and Sherman [43] cache top-level nodes to reduce the number of RTTs based on B-link trees [25]. XStore [44] proposes a learned cache to further reduce the network penalty, which incurs one RTT to access the remote data. However, these schemes are inefficient for the disaggregated architecture, due to heavily relying on memory nodes to process dynamic workloads. Unlike

them, we design ROLEX for the disaggregated architecture to efficiently process both static and dynamic workloads.

#### 6 Conclusion

This paper proposes ROLEX, a scalable RDMA-oriented ordered key-value store using learned indexes for the disaggregated architecture. By efficiently leveraging a bias and two data-movement constraints to the learned models, ROLEX decouples the insertion and retraining operations, which enables the compute nodes to directly modify the remote data without retraining models. Other compute nodes identify the newly modified data via the stale models with consistency guarantees. ROLEX asynchronously retrains modes to improve the model accuracy. Our evaluation results demonstrate that ROLEX achieves high performance on both static and dynamic workloads in the context of the disaggregated architecture. We have released the open-source codes for public use in GitHub.

#### References

- [1] Marcos K. Aguilera, Nadav Amit, Irina Calciu, Xavier Deguillard, Jayneel Gandhi, Stanko Novakovic, Arun Ramanathan, Pratap Subrahmanyam, Lalith Suresh, Kiran Tati, Rajesh Venkatasubramanian, and Michael Wei. Remote regions: a simple abstraction for remote memory. In 2018 USENIX Annual Technical Conference (ATC), pages 775–787, 2018.
- [2] Amazon. Amazon elastic block store. https://aws.amazon.com/ebs/?nc1=h\_1s, 2021.
- [3] Amazon. Amazon s3. https://aws.amazon.com/s3/, 2021.
- [4] Carsten Binnig, Andrew Crotty, Alex Galakatos, Tim Kraska, and Erfan Zamanian. The end of slow networks: It's time for a redesign. <u>Proc. VLDB Endow.</u>, 9(7):528– 539, 2016.
- [5] Amanda Carbonari and Ivan Beschasnikh. Tolerating faults in disaggregated datacenters. In <u>Proceedings of</u> the 16th ACM Workshop on Hot Topics in Networks (HotNets), pages 164–170, 2017.
- [6] Youmin Chen, Youyou Lu, and Jiwu Shu. Scalable rdma rpc on reliable connection with efficient resource sharing. In <u>Proceedings of the Fourteenth EuroSys</u> Conference 2019 (EuroSys), pages 19:1–19:14, 2019.
- [7] Douglas Comer. The ubiquitous b-tree. ACM Comput. Surv., 11(2):121–137, 1979.
- [8] Intel Corporation. Intel rack scale design architecture. https://www.intel.com/content/

- www/us/en/architecture-and-technology/rack-scale-design-overview.html, 2021.
- [9] Yifan Dai, Yien Xu, Aishwarya Ganesan, Ramnatthan Alagappan, Brian Kroth, Andrea C. Arpaci-Dusseau, and Remzi H. Arpaci-Dusseau. From wisckey to bourbon: A learned index for log-structured merge trees. In 14th USENIX Symposium on Operating Systems Design and Implementation (OSDI), pages 155–171, 2020.
- [10] Jialin Ding, Umar Farooq Minhas, Jia Yu, Chi Wang, Jaeyoung Do, Yinan Li, Hantian Zhang, Badrish Chandramouli, Johannes Gehrke, Donald Kossmann, David B. Lomet, and Tim Kraska. Alex: An updatable adaptive learned index. In <u>Proceedings of the 2020 International</u> <u>Conference on Management of Data (SIGMOD)</u>, pages 969–984, 2020.
- [11] Jialin Ding, Vikram Nathan, Mohammad Alizadeh, and Tim Kraska. Tsunami: A learned multi-dimensional index for correlated data and skewed workloads. <u>Proc.</u> VLDB Endow., 14(2):74–86, 2020.
- [12] Aleksandar Dragojevic, Dushyanth Narayanan, Miguel Castro, and Orion Hodson. Farm: Fast remote memory. In Proceedings of the 11th USENIX Symposium on Networked Systems Design and Implementation (NSDI), pages 401–414, 2014.
- [13] Aleksandar Dragojevic, Dushyanth Narayanan, Edmund B. Nightingale, Matthew Renzelmann, Alex Shamis, Anirudh Badam, and Miguel Castro. No compromises: distributed transactions with consistency, availability, and performance. In <u>Proceedings of the 25th Symposium on Operating Systems Principles</u> (SOSP), pages 54–70, 2015.
- [14] Paolo Ferragina and Giorgio Vinciguerra. The pgm-index: a fully-dynamic compressed learned index with provable worst-case bounds. <u>Proc. VLDB Endow.</u>, 13(8):1162–1175, 2020.
- [15] Alex Galakatos, Michael Markovitch, Carsten Binnig, Rodrigo Fonseca, and Tim Kraska. Fiting-tree: A data-aware index structure. In <u>Proceedings of the 2019 International Conference on Management of Data (SIGMOD)</u>, pages 1189–1206, 2019.
- [16] Peter Xiang Gao, Akshay Narayan, Sagar Karandikar, Joao Carreira, Sangjin Han, Rachit Agarwal, Sylvia Ratnasamy, and Scott Shenker. Network requirements for resource disaggregation. In <u>12th USENIX Symposium</u> on Operating Systems Design and Implementation (OSDI), pages 249–264, 2016.

- [17] Zhiyuan Guo, Yizhou Shan, Xuhao Luo, Yutong Huang, and Yiying Zhang. Clio: A hardware-software codesigned disaggregated memory system. In <u>27th ACM International Conference on Architectural Support for Programming Languages and Operating Systems</u> (ASPLOS), 2022.
- [18] Benjamin Hilprecht, Andreas Schmidt, Moritz Kulessa, Alejandro Molina, Kristian Kersting, and Carsten Binnig. Deepdb: Learn from data, not from queries! Proc. VLDB Endow., 13(7):992–1005, 2020.
- [19] HP. The machine. https://www.hpl.hp.com/research/systems-research/themachine/, 2021.
- [20] Deukyeon Hwang, Wook-Hee Kim, Youjip Won, and Beomseok Nam. Endurable transient inconsistency in byte-addressable persistent b+-tree. In <u>16th USENIX</u> <u>Conference on File and Storage Technologies (FAST)</u>, pages 187–200, 2018.
- [21] Anuj Kalia, Michael Kaminsky, and David G. Andersen. Using rdma efficiently for key-value services. In <u>ACM SIGCOMM 2014 Conference (SIGCOMM)</u>, pages 295–306, 2014.
- [22] Anuj Kalia, Michael Kaminsky, and David G. Andersen. Fasst: Fast, scalable and simple distributed transactions with two-sided (rdma) datagram rpcs. In 12th USENIX Symposium on Operating Systems Design and Implementation (OSDI), pages 185–201, 2016.
- [23] Anuj Kalia, Michael Kaminsky, and David G. Andersen. Datacenter rpcs can be general and fast. In 16th USENIX Symposium on Networked Systems Design and Implementation, NSDI 2019, Boston, MA, February 26-28, 2019, pages 1–16, 2019.
- [24] Tim Kraska, Alex Beutel, Ed H Chi, Jeffrey Dean, and Neoklis Polyzotis. The case for learned index structures. In <u>Proceedings of the 2018 International Conference on Management of Data (SIGMOD)</u>, pages 489–504, 2018.
- [25] Philip L. Lehman and S. Bing Yao. Efficient locking for concurrent operations on b-trees. <u>ACM Trans. Database</u> Syst., 6(4):650–670, 1981.
- [26] Pengfei Li, Hua Lu, Qian Zheng, Long Yang, and Gang Pan. Lisa: A learned index structure for spatial data. In Proceedings of the 2020 International Conference on Management of Data (SIGMOD), pages 2119–2133, 2020.
- [27] Kevin T. Lim, Jichuan Chang, Trevor N. Mudge, Parthasarathy Ranganathan, Steven K. Reinhardt, and Thomas F. Wenisch. Disaggregated memory for expansion and sharing in blade servers. In 36th International

- Symposium on Computer Architecture (ISCA), pages 267–278, 2009.
- [28] Kevin T. Lim, Yoshio Turner, Jose Renato Santos, Alvin AuYoung, Jichuan Chang, Parthasarathy Ranganathan, and Thomas F. Wenisch. System-level implications of disaggregated memory. In <u>18th</u> <u>IEEE International Symposium on High Performance</u> Computer Architecture (HPCA), pages 189–200, 2012.
- [29] Youyou Lu, Jiwu Shu, Youmin Chen, and Tao Li. Octopus: an rdma-enabled distributed persistent memory file system. In 2017 USENIX Annual Technical Conference (ATC), pages 773–785, 2017.
- [30] Yandong Mao, Eddie Kohler, and Robert Tappan Morris. Cache craftiness for fast multicore key-value storage. In <u>European Conference on Computer Systems</u>, <u>Proceedings of the Seventh EuroSys Conference 2012</u> (EuroSys), pages 183–196, 2012.
- [31] Christopher Mitchell, Kate Montgomery, Lamont Nelson, Siddhartha Sen, and Jinyang Li. Balancing cpu and network in the cell distributed b-tree store. In 2016 USENIX Annual Technical Conference (ATC), pages 451–464, 2016.
- [32] Zhenyuan Ruan, Malte Schwarzkopf, Marcos K. Aguilera, and Adam Belay. Aifm: High-performance, application-integrated far memory. In <a href="14th USENIX Symposium on Operating Systems">14th USENIX Symposium on Operating Systems</a> Design and Implementation (OSDI), pages 315–332, 2020.
- [33] Abdallah Salama, Carsten Binnig, Tim Kraska, Ansgar Scherp, and Tobias Ziegler. Rethinking distributed query execution on high-speed networks. <u>IEEE Data Eng.</u> Bull., 40(1):27–37, 2017.
- [34] Yizhou Shan, Yutong Huang, Yilun Chen, and Yiying Zhang. Legoos: A disseminated, distributed os for hardware resource disaggregation. In 13th USENIX Symposium on Operating Systems Design and Implementation (OSDI), pages 69–87, 2018.
- [35] Yizhou Shan, Shin-Yeh Tsai, and Yiying Zhang. Distributed shared persistent memory. In Proceedings of the 2017 Symposium on Cloud Computing (SoCC), pages 323–337, 2017.
- [36] Vishal Shrivastav, Asaf Valadarsky, Hitesh Ballani, Paolo Costa, Ki-Suh Lee, Han Wang, Rachit Agarwal, and Hakim Weatherspoon. Shoal: A network architecture for disaggregated racks. In 16th USENIX Symposium on Networked Systems Design and Implementation (NSDI), pages 255–270, 2019.

- [37] Chuzhe Tang, Youyun Wang, Zhiyuan Dong, Gansen Hu, Zhaoguo Wang, Minjie Wang, and Haibo Chen. Xindex: a scalable learned index for multicore data storage. In <u>25th ACM SIGPLAN Symposium on Principles and Practice of Parallel Programming (PPoPP)</u>, pages 308– 320, 2020.
- [38] Muhammad Tirmazi, Adam Barker, Nan Deng, Md E. Haque, Zhijing Gene Qin, Steven Hand, Mor Harchol-Balter, and John Wilkes. Borg: the next generation. In 15th EuroSys Conference 2020 (EuroSys), pages 30:1–30:14.
- [39] Shin-Yeh Tsai, Yizhou Shan, and Yiying Zhang. Disaggregating persistent memory and controlling them remotely: An exploration of passive disaggregated keyvalue stores. In <u>2020 USENIX Annual Technical Conference (ATC)</u>, pages 33–48, 2020.
- [40] Shin-Yeh Tsai and Yiying Zhang. Lite kernel rdma support for datacenter applications. In <u>Proceedings of the 26th Symposium on Operating Systems Principles</u> (SOSP), pages 306–324, 2017.
- [41] Jérôme Vienne, Jitong Chen, Md. Wasi-ur-Rahman, Nusrat S. Islam, Hari Subramoni, and Dhabaleswar K. Panda. Performance analysis and evaluation of infiniband fdr and 40gige roce on hpc and cloud computing systems. In <a href="IEEE 20th Annual Symposium on High-Performance Interconnects">IEEE 20th Annual Symposium on High-Performance Interconnects</a> (HOTI), pages 48–55, 2012.
- [42] Chenxi Wang, Haoran Ma, Shi Liu, Yuanqi Li, Zhenyuan Ruan, Khanh Nguyen, Michael D. Bond, Ravi Netravali, Miryung Kim, and Guoqing Harry Xu. Semeru: A memory-disaggregated managed runtime. In <a href="14th/LUSENIX">14th</a><a href="14th/LUSENIX">LUSENIX</a> Symposium on Operating Systems Design and Implementation (OSDI), pages 261–280, 2020.
- [43] Qing Wang, Youyou Lu, and Jiwu Shu. Sherman: A write-optimized distributed b+ tree index on disaggregated memory. In <u>Proceedings of the 2022 International</u> Conference on Management of Data (SIGMOD), 2022.
- [44] Xingda Wei, Rong Chen, and Haibo Chen. Fast rdmabased ordered key-value store using remote learned cache. In 14th USENIX Symposium on Operating Systems Design and Implementation (OSDI), pages 117–135, 2020.
- [45] Xingda Wei, Jiaxin Shi, Yanzhe Chen, Rong Chen, and Haibo Chen. Fast in-memory transaction processing using rdma and htm. In <u>Proceedings of the 25th Symposium on Operating Systems Principles (SOSP)</u>, pages 87–104, 2015.

- [46] Qing Xie, Chaoyi Pang, Xiaofang Zhou, Xiangliang Zhang, and Ke Deng. Maximum error-bounded piecewise linear representation for online stream approximation. VLDB J., 23(6):915–937, 2014.
- [47] Yahoo. Yahoo! cloud serving benchmark (ycsb). https://github.com/brianfrankcooper/YCSB, 2019.
- [48] Jian Yang, Joseph Izraelevitz, and Steven Swanson. Orion: A distributed file system for non-volatile main memory and rdma-capable networks. In <u>17th USENIX</u> Conference on File and Storage Technologies (FAST), pages 221–234, 2019.
- [49] Erfan Zamanian, Carsten Binnig, Tim Kraska, and Tim Harris. The end of a myth: Distributed transaction can scale. Proc. VLDB Endow., 10(6):685–696, 2017.
- [50] Yibo Zhu, Haggai Eran, Daniel Firestone, Chuanxiong Guo, Marina Lipshteyn, Yehonatan Liron, Jitendra Padhye, Shachar Raindel, Mohamad Haj Yahia, and Ming Zhang. Congestion control for large-scale rdma deployments. In <u>Proceedings of the 2015 ACM Conference on Special Interest Group on Data Communication</u> (SIGCOMM), pages 523–536, 2015.
- [51] Tobias Ziegler, Sumukha Tumkur Vani, Carsten Binnig, Rodrigo Fonseca, and Tim Kraska. Designing distributed tree-based index structures for fast rdma-capable networks. In <u>Proceedings of the 2019 International Conference on Management of Data (SIGMOD)</u>, pages 741–758, 2019.
- [52] Pengfei Zuo, Jiazhao Sun, Liu Yang, Shuangwu Zhang, and Yu Hua. One-sided rdma-conscious extendible hashing for disaggregated memory. In <u>2021 USENIX Annual Technical Conference (ATC)</u>, pages 15–29, 2021.