# In-Circuit Verification using LogiCORE IP, ChipScope Pro and Virtual Input/Output (VIO) core Project 2

## Design and In-Circuit Verification of a 2:1 8-bit Multiplexer

## LogiCORE IP

Intellectual Property (IP) refers to preconfigured logic functions that can be used in a design. Xilinx provides a wide selection of IP, that is optimized for Xilinx FPGAs.

These can include functions delivered through the Xilinx CORE Generator software, through the Xilinx Architecture Wizard, as standalone archives, from third parties, through Xilinx Platform Studio (XPS), or through System Generator.

Xilinx and its partner companies produce IP, called LogiCORE products, ranging in complexity from simple arithmetic operators and delay elements to complex system-level building blocks, such as Digital Signal Processing (DSP) filters and transforms [1].

#### **Xilinx CORE Generator**

The CORE Generator system accelerates design time by providing access to highly parameterized Intellectual Properties (IP) for Xilinx FPGAs and is included in the ISE Design Suite [1].

The CORE Generator tool provides a catalog of architecture specific, domain-specific (embedded, connectivity, and DSP) and market specific IP (Automotive, Consumer, Mil/Aero, Communications, AVB, and others).

These user-customizable IP functions range in complexity from commonly used functions, such as memories and FIFOs, to complex, system-level building blocks, such as filters and transforms.

Using these IP functions can save days to months of design time. These optimized IP allow FPGA designers to focus efforts on building designs more quickly.

## Xilinx ChipScope Pro tool

ChipScope Pro tool is used for in-circuit design debug/verification. ChipScope Pro tool design flow for in-circuit verification (using Project Navigator) consists of the following steps [1]:

- 1. ChipScope Pro cores insertion in the design using the CORE Generator software or ChipScope Pro Core Inserter.
- 2. Design implementation and device configuration.
- 3. Design analysis in the ChipScope Pro Analyzer.

The ChipScope Pro tool allows the designer to embed the following cores within the design, which

assist with on-chip debugging: integrated logic analyzer (ILA), integrated bus analyzer (IBA), and virtual input/output (VIO) low-profile software cores.

In this project the VIO core will be used. The LogiCORE IP ChipScope Pro Virtual Input/Output (VIO) core is a customizable core that can both monitor and drive internal FPGA signals in real time [2].

## Design and In-Circuit Verification of a 2:1 8-bit Multiplexer

The following pages will demonstrate how to implement and verify in-circuit a 2:1 8-bit multiplexer using Xilinx ISE 13.3, VHDL and CORE Generator system as design entry, Xilinx Evaluation boards and ChipScope Pro tool for in-circuit verification.

#### 1. Open Xilinx ISE:

Double click the ISE desktop icon. Alternatively open a new terminal and give the command "./.bin/ise" (without the quotes). For remote users, open a new terminal and give the following commands "export DISPLAY=:1" and "./.remote/ise" (without the quotes).

### 2. Create a new Xilinx ISE Project:

In the ISE Project Navigator window, select File->New Project... In the New Project Wizard window, type Project2scr in the Name field and /home/fpga-user/Documents/Project2scr in the Location field and click Next (see Figure 1).

| <b>&gt;</b>                                           | New Project Wizard                                                  | ×      |
|-------------------------------------------------------|---------------------------------------------------------------------|--------|
| Create New Project Specify project location and type. |                                                                     |        |
| Enter a name, locat                                   | tions, and comment for the project                                  |        |
| N <u>a</u> me:                                        | Project2scr                                                         |        |
| Location:                                             | /home/fpga-user/Documents/Project2scr                               |        |
| Working Directory:                                    | /home/fpga-user/Documents/Project2scr                               | 4      |
| <u>D</u> escription:                                  |                                                                     |        |
| Select the type of t                                  | op-level source for the project———————————————————————————————————— |        |
| ,                                                     |                                                                     |        |
| <u>M</u> ore Info                                     | Next >                                                              | Cancel |

Figure 1

In the next New Project Wizard window, select the target Xilinx FPGA Evaluation board (e.g. the Spartan-6 SP605 Evaluation Platform) in the Evaluation Development Board field, select VHDL in the Preferred Language field and click Next. The last New Project Wizard window must be similar to the one shown in Figure 2. Click Finish to create the project Project2scr or navigate to the previous windows using Back to make corrections.



Figure 2

#### 3. Add New Source in the Project2scr project:

In the ISE Project Navigator window, select Project->New Source.... In the New Source Wizard window type mux\_2\_1\_8 in the File Name field, select VHDL Module and click Next (see Figure 3).

The mux will have two 8-bit inputs (data inputs A and B), one 1-bit input (select input SEL) and one 8-bit output (data output MUX\_OUT). So the next New Source Wizard window must be completed as shown in **Figure 4**.



Figure 3



Figure 4

Clicking Next and Finish, the file mux\_2\_1\_8.vhd is created.

4. Define the behavior of the mux\_2\_1\_8 VHDL module :

Remove the green highlighted lines, the comments, and edit the  $mux_2_1_8$ . vhd file to look like the one shown in Figure 5.

```
1
    library IEEE;
   use IEEE STD LOGIC 1164 ALL:
 2
 3
   entity mux 2 1 8 is
 4
        Port ( A : in STD_LOGIC_VECTOR (7 downto 0);
 5
               B : in STD LOGIC VECTOR (7 downto 0);
 6
               SEL : in STD LOGIC;
7
               MUX OUT : out STD LOGIC VECTOR (7 downto 0));
8
   end mux 2 1 8;
9
10
    architecture Behavioral of mux 2 1 8 is
11
   begin
12
13
14 end Behavioral;
```

Figure 5

In Figure 5 ports A, B and MUX\_OUT are of type STD\_LOGIC\_VECTOR. The STD\_LOGIC\_VECTOR type represents an array of STD\_LOGIC objects [3]. The (7 downto 0) expression that follows STD\_LOGIC\_VECTOR type indicates array's length (8 bits), the most significant bit (7) and the least significant bit (0) - see also Figure 4. If the expression following STD\_LOGIC\_VECTOR type was (0 to 7), the most significant bit would be bit 0 and the least significant bit would be bit 7.

In the ISE Project Navigator window, select  $Edit \rightarrow Language Templates...$  In the subwindow that opens expand VHDL, Synthesis Constructs, Coding Examples, Multiplexers and select 2-to-1 (assign). Copy the expression on the right and paste it in the architecture body of mux 2 1 8 module (see Figure 6).

```
library IEEE:
 1
 2
    use IEEE STD LOGIC 1164 ALL;
 3
    entity mux 2 1 8 is
 4
        Port ( A : in STD LOGIC VECTOR (7 downto 0);
 5
               B : in STD LOGIC VECTOR (7 downto 0);
 6
               SEL : in STD LOGIC;
 7
               MUX OUT : out STD LOGIC VECTOR (7 downto 0));
 8
    end mux 2 1 8;
 9
10
    architecture Behavioral of mux 2 1 8 is
11
12
       <output> <= <input1> WHEN <selector> ='1' ELSE
13
                   <input2>;
14
    end Behavioral;
15
```

## Panagiotis Mousouliotis - Aristotle University of Thessaloniki

## Figure 6

Replace <output> with MUX\_OUT, <input1> with B, <selector> with SEL and <input2> with A (see Figure 7). Save the changes (File  $\rightarrow$  Save or use the Ctrl + S key combination).

Figure 7 shows the  $mux_2_1_8$  module after the above-mentioned replacements. The lines 13-14 describe a conditional signal assignment. When the select port SEL is '1' (condition), MUX OUT takes input's B value, else input's A value. This behavior describes a multiplexer.

Panagiotis Mousouliotis – Aristotle University of Thessaloniki

```
library IEEE;
1
    use IEEE STD LOGIC 1164 ALL:
2
3
   entity mux 2 1 8 is
 4
        Port ( A : in STD LOGIC VECTOR (7 downto 0);
 5
               B : in STD LOGIC VECTOR (7 downto 0);
6
               SEL : in STD LOGIC;
7
               MUX_OUT : out STD_LOGIC_VECTOR (7 downto 0));
8
   end max 2 1 8;
9
10
    architecture Behavioral of mux 2 1 8 is
11
   begin
12
       MUX OUT <= B WHEN SEL ='1' ELSE
13
                  A;
14
   end Behavioral;
15
```

Figure 7

Module mux 2 1 8 is so simple that behavioral simulation can be skipped.

#### 5. Generate ICON and VIO cores:

In the ISE Project Navigator window, select Implementation, select the  $mux_2_1_8$  module, expand Synthesize – XST and double-click View RTL Schematic to view the RTL schematic of the synthesized  $mux_2_1_8$  module. In the Set RTL/Tech Viewer Startup Mode select Start with a Schematic of the top-level block and click OK. Double-click on the synthesized  $mux_2_1_8$  module (black-box-like) graphic to view the schematic shown in **Figure 8**.

Panagiotis Mousouliotis – Aristotle University of Thessaloniki



Figure 8

In the ISE Project Navigator window, select Project->New Source.... In the New Source Wizard window, type icon\_mod in the File Name field, select IP (CORE Generator & Architecture Wizard) and click Next (see Figure 9).



Figure 9

In the New Source Wizard window (Select IP), check Only IP compatible with chosen part, expand Debug & Verification, expand ChipScope Pro, select ICON (ChipScope Pro – Integrated Controller) version 1.06.a, click Next and Finish (see Figure 10).



Figure 10

In the ICON (ChipScope Pro - Integrated Controller) window click Generate.

In order to use any ChipScope Pro core an ICON core is needed. The LogiCORE IP ChipScope Pro Integrated CONtroller core (ICON) provides an interface between the JTAG Boundary Scan (BSCAN) component of the FPGA and the ChipScope Pro cores (ILA, VIO, ATC2, AXI) [4]. These debug cores are directly attached to the ICON core control ports. Once generated, the ICON core is easily instantiated and connected to these cores using standard VHDL syntax.

In the ISE Project Navigator window, select Project->New Source.... In the New Source Wizard window type vio\_mod in the File Name field, select IP (CORE Generator & Architecture Wizard) and click Next.

In the New Source Wizard window (Select IP), check Only IP compatible with chosen part, expand Debug & Verification, expand ChipScope Pro, select VIO (ChipScope Pro - Virtual Input/Output) version 1.05.a, click Next and Finish.

In the VIO (ChipScope Pro - Virtual Input/Output) window, check Enable Asynchronous Input Port (Width 8), check Enable Asynchronous Output Port (Width 17) and click Generate (see **Figure 11**). The VIO output port will feed the  $mux_2_1_8$  module input ports (8-bit A + 8-bit B + 1-bit SEL = 17 bits) and the VIO input port will read the  $mux_2_1_8$  module output port (8-bit MUX OUT).

Panagiotis Mousouliotis – Aristotle University of Thessaloniki



Figure 11

The  $mux_2_1_8$  module and the two cores (ICON and VIO) will be used as components in a single VHDL module ( $mux_vio$  module - top-module). The implementation of  $mux_vio$  module will be used in ChipScope Pro Analyzer for  $mux_2_1_8$  module verification.

## 6. Create and Define the structure of the mux vio VHDL module:

In the ISE Project Navigator window, select Project->New Source.... In the New Source Wizard window type mux\_vio in the File Name field, select VHDL Module and click Next. In the next New Source Wizard window (Define Module) change the Architecture name field from Behavioral to Structural, click Next and Finish.

Module  $mux_vio$  doesn't have any ports (no ports were defined in module creation) because no FPGA general purpose I/O ports will be used for  $mux_2_1_8$  module verification. JTAG Boundary Scan (BSCAN) dedicated FPGA ports will be used (through the ICON core – the ICON core provides an interface between the JTAG Boundary Scan (BSCAN) component of the FPGA and the VIO core).

In the ISE Project Navigator window, select Implementation, select the icon\_mod core, expand CORE Generator and double-click View HDL Instantiation Template (see Figure 12).



Figure 12

Copy the component declaration of the <code>icon\_mod</code> core in the <code>mux\_vio</code> module's architecture, before the word <code>begin</code>. Copy the instance declaration of the <code>icon\_mod</code> core in the <code>mux\_vio</code> module's architecture body and name the instance <code>part1</code> (see Figure 13).

Follow the above-mentioned steps for vio mod core instantiation in the mux vio module.

Copy the entity declaration of the  $\max_2_1_8$  module to the  $\max_vio$  module's architecture, before the word <code>begin</code> and edit it (in the <code>mux\_vio</code> module) to form the component declaration of the  $\max_2_1_8$  module. Figure 14 shows how to instantiate  $\max_2_1_8$  in  $\max_vio$  module's architecture body and how to connect the cores and the module  $\max_2_1_8$  to complete  $\max_vio$  module's description.

Panagiotis Mousouliotis – Aristotle University of Thessaloniki

```
library IEEE;
1
    use IEEE STD LOGIC 1164 ALL:
2
3
    entity mux vio is
 4
    end mux_vio;
 5
6
    architecture Structural of mux vio is
7
       -- ICON icon mod component declaration.
8
       component icon mod
9
       PORT (
10
          CONTROLO : INOUT STD LOGIC VECTOR(35 DOWNTO 0));
11
       end component;
12
   begin
13
       -- ICON icon mod instantiation.
14
15
       part1 : icon mod
          port map (CONTROLO => CONTROLO);
16
    end Structural;
17
```

Figure 13

```
library IEEE;
    use IEEE STD_LOGIC_1164 ALL;
                                                                     -- ICON icon mod instantiation.
 3
                                                             34
                                                                     part1 : icon_mod
    entity mux vio is
                                                                       port map (CONTROLO => CONTROL);
 4
                                                             35
    end mux vio;
                                                                     -- VIO vio mod instantiation.
 5
                                                             36
                                                                     part2 : vio mod
 6
                                                             37
 7
    architecture Structural of mux vio is
                                                             38
                                                                        port map (
       -- ICON icon mod component declaration.
 8
                                                              39
                                                                           CONTROL => CONTROL,
       component icon_mod
                                                                           ASYNC_IN => ASYNC_IN,
 9
                                                              40
      PORT (
                                                                          ASYNC OUT => ASYNC OUT);
10
                                                              41
         CONTROLO : INOUT STD LOGIC VECTOR(35 DOWNTO 0));
                                                                     part3 : mux 2 1 8
11
                                                              42
       end component;
                                                                       port map (
12
                                                              43
       -- VIO vio mod component declaration.
                                                                          A => ASYNC OUT(7 downto 0),
13
                                                              44
       component vio_mod
                                                                           B => ASYNC OUT(15 downto 8),
14
                                                              45
       PORT (
                                                                           SEL => ASYNC_OUT(16),
15
                                                              46
         CONTROL : INOUT STD LOGIC VECTOR(35 DOWNTO 0);
                                                                           MUX OUT => ASYNC IN);
16
                                                             47
                                                             48 end Structural;
          ASYNC IN : IN STD LOGIC VECTOR(7 DOWNTO 0);
17
         ASYNC_OUT : OUT STD_LOGIC_VECTOR(16 DOWNTO 0));
18
       end component;
19
       -- mux_2_1_8 component declaration.
20
       component mux 2 1 8 is
21
       Port (
22
         A : in STD LOGIC VECTOR (7 downto 0);
23
         B : in STD LOGIC VECTOR (7 downto 0);
24
         SEL : in STD LOGIC;
25
          MUX_OUT : out STD_LOGIC_VECTOR (7 downto 0));
26
       end component;
27
       -- Declaration of signals for internal connections.
28
       signal CONTROL : STD_LOGIC_VECTOR(35 DOWNTO 0);
29
       signal ASYNC IN : STD LOGIC VECTOR(7 DOWNTO 0);
30
       signal ASYNC_OUT : STD_LOGIC_VECTOR(16 DOWNTO 0);
```

Figure 14

In the ISE Project Navigator window, select Implementation, right-click on mux\_vio module and select Select as Top Module, select the mux vio module, expand

Synthesize – XST and double-click Check Syntax to ensure mux vio module's correctness.

## 7. Synthesize and Implement the mux\_vio design:

In the ISE Project Navigator window select Implementation, select the  $\mathtt{mux\_vio}$  module, expand Synthesize – XST and double-click View RTL Schematic to view the RTL schematic of the synthesized  $\mathtt{mux\_vio}$  module. In the Set RTL/Tech Viewer Startup Mode select Start with a Schematic of the top-level block and click OK. Double-click on the synthesized  $\mathtt{mux}$   $\mathtt{vio}$  module (black-box-like) graphic to view the schematic shown in **Figure 15**.



Figure 15

To implement the mux\_vio module, in the ISE Project Navigator window select Implementation, select the mux\_vio module and double-click Implement Design.

The icon\_mod and vio\_mod cores use the FPGA resources. Most of the FPGA resources used for the mux\_vio module implementation are used by the icon\_mod and vio\_mod cores.

#### 8. Generate Programming (Configuration) File:

In the ISE Project Navigator window select Implementation, select the mux\_vio module, right-click Generate Programming File and select Process Properties. In the Process Properties – Startup Options window select Startup Options category and change FPGA Start-Up Clock property to JTAG Clock, then select Readback Options category and check Create Readback Data files and Create Mask File properties (see Figure 16). Click OK to close the Process Properties – Startup Options window. The above changes have been made in order to program the FPGA and verify FPGA programming using JTAG.



Figure 16

Double-click Generate Programming File to complete programming file generation.

#### 9. Configure the FPGA:

In the ISE Project Navigator window select Implementation, select the mux\_vio module, double-click Configure Target Device and click OK to open Impact. Impact software tool is

used for FPGA configuration. In the ISE iMPACT window double-click Boundary Scan.

Right-click on Right click to Add Device or Initialize JTAG chain and select Initialize Chain. Click Yes to the Auto Assign Configuration Files Query Dialog, select Bypass for the xccace device, navigate to /home/fpga-user/Documents/Project2scr, select mux\_vio.bit file and click Open for the xc6slx45t Spartan-6 FPGA. Click No to the Attach SPI or BPI PROM window. Select Device 2 in the Device Programming Properties window and check the Verify property. Right-click on the xc6slx45t Spartan-6 FPGA and select Program (see Figure 17).



Figure 17

After the Program Succeeded message close the ISE iMPACT window (click No to iMPACT-Save Project window).

#### 10. Analyze design using ChipScope:

In the ISE Project Navigator window select Implementation, select the  $\mathtt{mux\_vio}$  module and double-click Analyze Design Using ChipScope. Click the Open Cable/Search JTAG Chain icon under the File menu in ChipScope Pro Analyzer window (see **Figure 18**) and click OK to the ChipScope Pro Analyzer (JTAG Chain Device Order) window.



Figure 18

Double-click the VIO Console (see Figure 19) to open it.



Figure 19

Change the bits to AsyncOut inputs and observe the AsyncIn outputs (see Figure 20). AsyncOut (7 downto 0) is connected to mux\_2\_1\_8 module's A input, AsyncOut (15 downto 8) is connected to mux\_2\_1\_8 module's B input, AsyncOut (16) is connected to mux\_2\_1\_8 module's SEL input and AsyncIn (7 downto 0) is connected to mux\_2\_1\_8 module's MUX OUT output.

After verifying mux 2 1 8 module's correct behavior, close all the windows.



Figure 20

#### **Conclution**

Using ChipScope Pro tool and the related cores the designer can debug/verify a design in-circuit

without having physical access to the FPGA board (just using remote access) or without using FPGA's ports and board components (push buttons and leds) that the board might not even have.

## References

- [1] Xilinx ISE 13.3 Help
- [2] Xilinx Corporation, LogiCORE IP ChipScope Pro Virtual Input/Output (VIO) (1.04a), 2011, http://www.xilinx.com
- [3] Stephen Brown and Zvonko Vranesic, Fundamentals of Digital Logic with VHDL Design, 3<sup>rd</sup> Edition, McGraw-Hill, 2009
- [4] Xilinx Corporation, LogiCORE IP ChipScope Pro Integrated Controller (ICON) (v1.05a), 2011, http://www.xilinx.com