### **Vivado Design Suite Quick Reference**

### **Getting Help**

For the most up-to-date information on every command available in the Vivado® Design Suite use the built-in help system. At the Tcl prompt type: help

This will list all the categories of commands available in the Vivado tool. You can then query the specific category of interest for a list of the commands in that category. For example, to see the list of XDC commands you would type: help -category XDC

See the *Vivado Design Suite Tcl Command Reference Guide* (<u>UG835</u>) for more information. For video tutorials see: https://www.xilinx.com/products/design-tools/vivado.html#video

### **Simulation Commands**

The Vivado simulator is an event-driven Hardware Description Language (HDL) simulator for behavioral, functional, and timing simulations of VHDL, Verilog, SystemVerilog, and mixed-language designs.

| Command        | Purpose                                            | Example                                      | Output                                                                                                                                                    |
|----------------|----------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| xvlog<br>xvhdl | Compile Verilog and VHDL files                     | xvlog file1.v file2.v<br>xvhdl f1.vhd f2.vhd | Parsed dump into HDL library on disk.                                                                                                                     |
| xelab          | Compile and Elaborate                              | xelab work.top1 work.top2 -s cpusim          | Creates a snapshot.                                                                                                                                       |
| xsim           | Run simulation<br>on the<br>executable<br>snapshot | xsim <options> <exe></exe></options>         | The xsim command loads a simulation snapshot to perform a batch mode simulation, or run simulation interactively in a GUI and/or a Tcl-based environment. |

To create a simulation script from Vivado IDE: launch\_simulation -scripts\_only For details, see the Vivado Design Suite User Guide: Logic Simulation (UG900)

# **Vivado Hardware Manager**

The Hardware Manager lets you interact with debug cores that are implemented on Xilinx FPGA devices. Tcl commands used to access features of the Hardware Manager include:

- open\_hw\_manager Opens the Hardware Manager in the Vivado Design Suite.
- connect\_hw\_server Makes a connection to a local or remote hardware server application.
- open hw target Opens a connection to the hardware target.
- current\_hw\_device Sets or returns the Xilinx FPGA device to program and debug.
- get\_hw\_ilas Get the Integrated Logic Analyzer debug core objects that are used to
  monitor signals in the design, trigger on hardware events, and capture system data in
  real-time. Use any of the \*\_hw\_ila\* TCL commands to interact with the ILA core.
- get\_hw\_vios Get the Virtual I/O debug core objects that are used to drive control signals and/or monitor design status signals.
- get\_hw\_axis Get the AXI debug core objects that are used to generate AXI
  transactions to interact with various AXI full and AXI lite slave cores in a system running
  on Xilinx FPGA devices.
- get\_hw\_sio\_iberts Get the SIO debug cores that are used to measure and optimize high-speed serial I/O transmit/receive settings, and measure transmission bit error rates.

For more information, see the *Vivado Design Suite User Guide: Programming and Debugging* (UG908).

### **Vivado Design Suite Quick Reference**

### **Vivado IDE Launch Modes**

When launching Vivado from the command line there are three modes:

- GUI Mode The default mode. Launches the Vivado IDE. Usage: vivado OR vivado -mode gui
- 2. Tcl Shell Mode Launches the Vivado Design Suite Tcl shell.

  Usage: vivado -mode tcl

  Note: Use start\_gui and stop\_gui Tcl commands to open and close the Vivado IDE from the Tcl shell.
- 3. Batch Mode Launches the Tcl shell, runs a Tcl script, and then exits the tool. Usage: vivado -mode batch -source <file.tcl>

### **Vivado Command Options:**

-mode Invocation mode: gui, tcl, or batch. Default: gui -init Source vivado.tcl file during initialization.

-source Source the specified Tcl file. Required for batch mode.

-nojournal Do not write a journal file.

-appjournal Append to the journal file instead of overwriting it.
-iournal Journal file name. The default is vivado.iou.

-nolog Do not write a log file.

-applog Append to the log file instead of overwriting it.
-log Log file name. The default is vivado.log.
-version Output version information and exit
-tclargs Arguments passed on to Tcl argc argv

-tempDir Temporary directory name

-verbose Suspend message limits during command execution <project | dcp> Load the specified project file (.xpr) or Design Check Point

(.dcp).

# **Main Reporting Commands**

The Vivado Design Suite includes many reporting commands which provide different levels of information as the design progresses through the design flow:

| Category             | Purpose                              | Examples                                                                                                  |
|----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Timing               | Design goals                         | check_timing report_timing report_clocks report_clock_interaction report_cdc report_synchronizer_mtbf     |
| Performance          | Measurement against design goals     | report_timing_summary<br>report_datasheet<br>report_design_analysis<br>report_power<br>report_pulse_width |
| Resource Utilization | Logical to physical resource mapping | report_utilization report_clock_util report_io report_control_sets report_ram_configuration               |
| Design Rule Checks   | Physical verification                | report_drc<br>report_methodology<br>report_ssn                                                            |
| Design Data          | Project-specific settings            | report_param<br>report_config_timing<br>report_ip_status                                                  |

# **Vivado Design Suite Quick Reference**

| Design Object Query Commands |                                                                |  |  |
|------------------------------|----------------------------------------------------------------|--|--|
| Command                      | Description                                                    |  |  |
| get_cells                    | Get logic cell objects based on name/hierarchy or connectivity |  |  |
| get_pins                     | Get pin objects based name/hierarchy or connectivity           |  |  |
| get_nets                     | Get net objects by name/hierarchy or connectivity              |  |  |
| get_ports                    | Get top-level netlist ports by name or connectivity            |  |  |
| all_inputs                   | Return all input ports in the current design                   |  |  |
| all_outputs                  | Return all output ports in the current design                  |  |  |
| all_ffs                      | Return all flip flops in current design                        |  |  |
| all_latches                  | Return all latches in current design                           |  |  |
| all_dsps                     | Return all DSP cells in the current design                     |  |  |
| all_rams                     | Return all ram cells in the current design                     |  |  |

# Timing-based Query Commands

|                      | • • •                                                                  |
|----------------------|------------------------------------------------------------------------|
| Command              | Description                                                            |
| all_clocks           | Get a list of all defined clocks in the current design                 |
| get_clocks           | Get clock objects by name or object traversed                          |
| get_generated_clocks | Get generated Clock objects                                            |
| all_fanin            | Get list of pins or cells in fanin of specified object in timing path  |
| all_fanout           | Get list of pins or cells in fanout of specified object in timing path |
| all_registers        | Get list of all sequential / latched cells in the current design       |
| get_path_groups      | Get a list of path group objects                                       |
| get_timing_paths     | Get timing path objects, equivalent to report_timing printout          |

### **Filtering**

All get\_\* commands provide a -filter option. There is also an independent filter command. Filtering provides a mechanism to reduce lists of returned objects based on the object properties. For example, to filter on a LIB\_CELL type you could do the following:

> get cells -hier -filter {LIB CELL == FDCE}

You can combine multiple filters together:

> get\_ports -filter {DIRECTION == in && NAME =~ \*clk\*}

You can filter directly on Boolean properties:

> get\_cells -filter {IS\_PRIMITIVE && !IS\_LOC\_FIXED}

Valid operations are: ==, !=, =-, !-, <=, >=, >, < as well as && and || between filter patterns



# **Vivado Design Suite Quick Reference**

```
Tcl Examples
An iterative loop to display direction and IO standard for all ports:
foreach x [get_ports] {puts "$x \
                      [get_property IOSTANDARD $x] \
                     [get_property DIRECTION $x]"}
A procedure that displays a list of commands supporting the specified option or argument:
proc findCmd {option} {
  foreach cmd [Isort [info commands *]] {
       if {[regexp "$option" [help -syntax $cmd]]} {
          puts $cmd
}; # End proc
Usage: findCmd <option>
A procedure to return an array of unique prim/pinname count based on input pin object list:
proc countPrimPin {pinObjs} {
  array set count {}
  foreach pin $pinObjs
     set primpinname [getPrimPinName $pin]
     if {[info exist count($primpinname)]} {
       incr count($primpinname)
     } else {
       set count($primpinname) 1
  return [array get count]
Usage: countPrimPin <pinObis>
A procedure to return the primitive/libpinname of the specified pin:
proc getPrimPinName {pin} {
  set pinname [regsub {.*/([^/]*)$} [get_property name $pin] {\1}]
  set primname [get_property LIB_CELL [get_cells -of $pin]]
  return "$primname/$pinname"
Usage: getPrimPinName <pin>
A procedure to return the number of characters of the longest string in a list:
proc returnMaxStringLength { list } {
  set | [map {x {return [string length $x]}} [lsort -unique $list]]
  return [expr max([join $1,])]
Usage: returnMaxStringLength < list>
```

See the Vivado Design Suite User Guide: Using Tcl Scripting (UG894) for more information.

# UG975 (v1.1) October 30, 2019

### **Vivado Design Suite Quick Reference**

### **Batch Mode Script Examples**

Example scripts for both Project Mode and Non-Project Mode, using the BFT example design.

### Non-Project Mode:

wait on run impl 1

When working in Non-Project Mode, sources are accessed from their current locations and the design is compiled in memory. You are viewing the active design in memory, so changes are automatically passed forward in the design flow. You can save design checkpoints and create reports at any stage of the design process using Tcl commands. In addition, you can open the Vivado IDE at each design stage for design analysis and constraints assignment.

```
set outputDir ./Tutorial Created Data/bft output
file mkdir $outputDir
set part xc7k70tfbq484-2
# STEP#1: setup design sources and constraints
read_vhdl -library bftLib [ glob ./Sources/hdl/bftLib/*.vhdl ]
read_vhdl ./Sources/hdl/bft.vhdl
read_verilog [ glob ./Sources/hdl/*.v ]
read xdc./Sources/bft full.xdc
# STEP#2: run synthesis, report utilization and timing estimates, write checkpoint design
synth design -top bft
write checkpoint force $outputDir/post synth
report utilization -file $outputDir/post synth util.rpt
report_timing -sort_by group -max_paths 5 -path_type summary \
 -file $outputDir/post_synth_timing.rpt
# STEP#3: run placement and logic optimization, report utilization and timing estimates
opt design
power_opt_design
place_design
phys opt design
write_checkpoint -force $outputDir/post_place
report_clock_utilization -file $outputDir/clock_util.rpt
report utilization -file $outputDir/post place util.rpt
report_timing -sort_by group -max_paths 5 -path_type summary \
 -file $outputDir/post_place_timing.rpt
# STEP#4: run router, report actual utilization and timing, write checkpoint design, run DRCs
route_design
write checkpoint -force $outputDir/post route
report timing summary-file $outputDir/post route timing summary.rpt
report_utilization -file $outputDir/post_route_util.rpt
report power-file $outputDir/post route power.rpt
report methodology -file $outputDir/post impl checks.rpt
report drc -file $outputDir/post imp drc.rpt
write_verilog -force $outputDir/bft_impl_netlist.v
write_xdc -no_fixed_only -force $outputDir/bft_impl.xdc
# STEP#5: generate a bitstream
write bitstream $outputDir/design.bit
Project Mode:
```

When working in Project Mode, a directory structure is created on disk to manage design source files, run results, and track project status. A runs infrastructure is used to manage the automated synthesis and implementation process and to track run status.

```
create_project project_bft ./project_bft -part xc7k70tfbg484-2
add_files {./Sources/hdl/FifoBuffer.v ./Sources/hdl/async_fifo.v ./Sources/hdl/bft.vhdl}
add_files [ glob ./Sources/hdl/bftLib/*.vhdl]
set_property library bftLib [get_files [ glob ./Sources/hdl/bftLib/*.vhdl]]
import files -force -norecurse
import_files -fileset constrs_1 ./Sources/bft_full.xdc
set property steps.synth design.args.flatten hierarchy full [get runs synth 1]
launch runs synth 1
wait on run synth 1
launch_runs impl_1 -to_step write_bitstream
```

# **Vivado Design Suite Quick Reference**

```
Timing Constraints
create clock: Create a physical or virtual clock object in the current design.
create_clock -period <arg> [-name <arg>] [-waveform <args>] [-add] [<objects>]
> create_clock -period 10 -name sysClk [get_ports sysClk]
set_input_delay / set_output_delay: Set input or output delay on I/O ports.
set_input/output_delay [-clock <args>] [-reference_pin <args>] [-clock_fall] [-rise] [-fall] [-max]
        [-min] [-add_delay] [-network_latency_included] [-source_latency_included]
        <delay> <objects>
> set_input_delay -clock sysClk 3.0 [get_ports DataIn_pad_0_i[*]]
set_false_path: Define a false timing path.
set_false_path [-setup] [-hold] [-rise] [-fall] [-reset_path] [-from <args>] [-rise_from <args>]
         [-fall_from <args>] [-to <args>][-rise_to <args>] [-fall_to <args>]
         [-through <args>] [-rise_through <args>] [-fall_through <args>]
> set_false_path -from [get_ports GTPRESET_IN]
set_max_delay / set_min_delay: Specify maximum or minimum delay for timing paths.
set_max/min_delay [-rise] [-fall] [-reset_path] [-from <args>] [-rise_from <args>]
         [-fall_from <args>] [-to <args>] [-rise_to <args>] [-fall_to <args>] [-through <args>]
         [-rise_through <args>] [-fall_through <args>] [-datapath_only] <delay>
NOTE: datapath_only is only valid for set_max_delay
>set max delay -through s3 err i 3.0
set_multicycle_path: Define multicycle path.
set_multicycle_path [-setup] [-hold] [-rise] [-fall] [-start] [-end] [-reset_path] [-from <args>]
         [-rise_from <args>] [-fall_from <args>] [-to <args>] [-rise_to <args>] [-fall_to <args>]
         [-through <args>] [-rise_through <args>] [-fall_through <args>] [<path_multiplier>]
NOTE: In XDC you can specify setup and hold for multicycle paths.
> set multicycle path -through [get pins cpuEngine/or1200 cpu/or1200 alu/*] 2
> set_multicycle_path -hold -through [get_pins cpuEngine/or1200_cpu/or1200_alu/*] 1
create generated clock: Create a generated (derived) clock object.
create_generated_clock [-name <arg>] -source <args> [-edges <args>] [-divide_by <arg>]
         [-multiply_by <arg>] [-combinational] [-duty_cycle <arg>] [-invert]
         [-edge_shift <args>] [-add] [-master_clock <arg>] <objects>
set_clock_groups: Set exclusive or asynchronous clock groups.
set_clock_groups [-name <arg>] [-logically_exclusive] [-physically_exclusive]
```

[-asynchronous] [-group <args>]

### Order of Precedence -Timing Exceptions:

set\_false\_path / set\_clock\_groups set max delay/set min delay set\_multicycle\_path normal setup/hold check



Filter Matching: -from pin / -to pin

-from pin

-to pin

-through pin

-from clock

-to clock