











## PMU Section Recommendation By Broadcom Corporation PMU Team

- 1. External 43909 CBUCK Inductor For Any inductor any other than LQM2MPN2R2MG0, please review the new inductor with PMU team.
- 2. BCM43907 PMU Caps :
  - a. VBAT Cap: Nominal value 4.7uF. 0402 inch, 10V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 1.645uF at 4.8V.
    - ii.Effective capacitance should NOT drop below 1.88uF at 4.2V
    - iii.Effective capacitance should NOT drop below 2.2uF at 3.6V
    - iv.Recommended cap: Murata GRM155R61A475M or any cap matching or better than above DC bias profile
    - v.This 4.7uF can be shared with SR\_VDDBAT5V & LDO\_VDDBAT5V pins but the cap must be closer to SR\_VDDBAT5V.
  - b. CBUCK CapNominal value 4.7uF. 0402 inch, 6.3V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 3.622uF at 1.35V.
    - ii.Recommended cap: Murata GRM155R60J475ME87 or any cap matching or better than above DC bias profile
    - iii.I noted you used GRM155R61A475MEAA 10V cap; this is fine but it's an overkill & more expensive than 6.3V cap.
  - c. LDO3P3 Cap Nominal value 4.7uF. 0402 inch, 6.3V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 1.773uF at 3.3V.
    - ii.Recommended cap: Murata GRM155R60J475ME87 or any cap matching or better than above DC bias profile
  - d. CLDO Cap: Nominal value 4.7uF. 0402 inch, 6.3V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 3.91uF at 1.2V.
    - ii.Recommended cap: Murata GRM155R60J475ME87 or any cap matching or better than above DC bias profile
  - d. LNLDO Cap :Nominal value 2.2uF. 0402 inch, 6.3V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 1.87uF at 1.2V.
    - ii.Recommended cap: Murata GRM155R60J225ME15 or any cap matching or better than above DC bias profile
  - iii.If you want to use 2 pcs of 0201 inch size 1uF, the total effective capacitance at 1.2V DC bias must meet 1.87uF typical.
  - e. HSICLDO Caplominal value 0.47uF. 0201 inch, 6.3V, 20%, X5R, ceramic surface-mount
    - i.Effective capacitance should NOT drop below 0.376uF at 1.2V.
    - ii.Recommended cap: Murata GRM033R60J474ME90 or any cap matching or better than above DC bias profile

| Broadcom |                      |       |   |    |   |  |  |  |
|----------|----------------------|-------|---|----|---|--|--|--|
|          | Company Confidential |       |   |    |   |  |  |  |
| SIZE     | TITLE                |       |   |    |   |  |  |  |
| В        | BCM943907WLCSPR_     | 1     |   |    |   |  |  |  |
| DATE     | 13/04/2015:13:21     | SHEET | 7 | OF | 9 |  |  |  |

3

PMU Section Recommendation By Broadcom Corporation PMU Team cntd... 4. Module Layout: We consider module layout the same as FCFBGA package substrate routing. PMU team needs to review the module pins relating to VBAT, SR\_VLX, VSS which can impact CBUCK chip reliability. Module Layout Routing Guidelines Please ensure module designer extracts all these parasitic inductances & resistances for our review. The following needs to be achieved: a. SR\_VDDBAT5V pin to VBAT cap : i.Top-layer routing, length < 42mils (1.066mm), width >10mils (0.254mm) ii.Routing ESR<5mOhms, ESL<400pH at 4MHz - 200MHz b. CBUCK output cap to LDO\_VDD1p5 pin: i. 2nd layer routing, length < 42mils(1.066mm), width>10mils(0.254mm) ii. Routing ESR<10mOhms. c. SR\_VLX pin to inductor: i. Routing length < 80mils(2.032mm), 10mils(0.254mm)<width<30mils(0.762mm) d. Top-Layer GND island connecting SR\_PVSS pin, CBUCK cap gnd, VBAT cap gnd: i. Routing ESR<5mOhms, ESL<300pH at 4MHz - 200MHz **Broadcom** Company Confidential SIZE BCM943907WLCSPR\_1 В 06/03/2015:16:31

Figure 17: EMI Loops in Buck Switching Regulator



## Picture Above Shows Two Loops through MOSFETs of CBUCK

- 1) Each loop starts from a cap and ends at its ground terminal.
- 2) The area within each loop is proportional to the EMI. Routing of sensitive signals through the areas
- 3)bounded by these two loops should be strictly avoided.
- 4)Top-layer routings are used to conduct switching currents to avoid micro-via inductances.
- 5) VBAT, CBUCK cap sits on a top-layer gnd island connecting to SR\_PVSS pin directly.
- 6)Micro-vias are still used to connect this top-layer gnd island to 2nd-layer GND Plane and this only carries DC currents.
- 7)The 2nd Layer GND Plane also acts as a shield over the 2 EMI loops to prevent noise radiation to other layers.

| Broadcom |                      |       |   |    |   |  |  |  |
|----------|----------------------|-------|---|----|---|--|--|--|
|          | Company Confidential |       |   |    |   |  |  |  |
| SIZE     | TITLE                |       |   |    |   |  |  |  |
| В        | BCM943907WLCSPR_1    |       |   |    |   |  |  |  |
| DATE     | 06/03/2015:16:31     | SHEET | 9 | OF | 9 |  |  |  |

3