

# **2021–2022 FALL SEMESTER**

CS223 - LAB 05

# **Traffic Light System**

Name: Abdullah Riaz

**ID**: 22001296

COURSE: CS223 - DIGTAL DESGIN

SECTION: 01

**D**ATE: 25/11/2021

# Moore machine state transition diagram



**State Encodings** 

| State     | Encoding S <sub>2:0</sub> |
|-----------|---------------------------|
| 80        | 000                       |
| S1        | 001                       |
| S2        | 010                       |
| S3        | 011                       |
| S4        | 100                       |
| S5        | 101                       |
| <b>S6</b> | 110                       |
| S7        | 111                       |

#### State transition table/Next State table

| Current State     | Inputs      | Next Sta                        |                 |
|-------------------|-------------|---------------------------------|-----------------|
| $S_2$ $S_1$ $S_0$ | $S_A$ $S_B$ | S' <sub>2</sub> S' <sub>1</sub> | S` <sub>0</sub> |
| 0 0 0             | 0 X         | 0 0                             | 1               |
| 0 0 0             | 1 X         | 0 0                             | 0               |
| 0 0 1             | X X         | 0 1                             | 0               |
| 0 1 0             | X X         | 0 1                             | 1               |
| 0 1 1             | X X         | 1 0                             | 0               |
| 1 0 0             | X 1         | 1 0                             | 0               |
| 1 0 0             | X 0         | 1 0                             | 1               |
| 1 0 1             | X X         | 1 1                             | 0               |
| 1 1 0             | X X         | 1 1                             | 1               |
| 1 1 1             | X X         | 0 0                             | 0               |

$$\begin{split} \mathbf{S}_{2}^{*} &= \ \overline{S_{2}} \ S_{1}S_{0} + \overline{S_{1}} \ S_{0}S_{2}S_{B} + \overline{S_{1}} \ S_{0}S_{B}S_{2} + \ \overline{S_{1}} \ S_{2}S_{0} + \overline{S_{0}} \ S_{2}S_{1} \\ &= \overline{S_{2}} \ S_{1}S_{0} + \ \overline{S_{0}} \ S_{2} \ + \overline{S_{1}} \ S_{2} \end{split}$$

$$\begin{split} \mathbf{S}_{1}^{\bullet} &= \overline{S_{2}} \, S_{1}^{\bullet} S_{0}^{\bullet} + \overline{S_{2}} \, S_{0}^{\bullet} S_{1}^{\bullet} + \overline{S_{1}} \, S_{2}^{\bullet} S_{0}^{\bullet} + \overline{S_{0}} \, S_{2}^{\bullet} S_{1}^{\bullet} = S_{1}^{\bullet} \oplus S_{0}^{\bullet} \\ \mathbf{S}_{0}^{\bullet} &= \overline{S_{2}} \, S_{1}^{\bullet} S_{0}^{\bullet} S_{A}^{\bullet} + \overline{S_{2}} \, S_{0}^{\bullet} S_{1}^{\bullet} + \overline{S_{1}} \, S_{0}^{\bullet} S_{B}^{\bullet} S_{2}^{\bullet} + \overline{S_{0}} \, S_{2}^{\bullet} S_{1}^{\bullet} = \overline{S_{0}^{\bullet} S_{B}^{\bullet}} S_{2}^{\bullet} + \overline{S_{2}} \, S_{0}^{\bullet} S_{A}^{\bullet} + \overline{S_{0}}^{\bullet} S_{1}^{\bullet} \end{split}$$

**Output Encoding** 

| State  | Encoding L <sub>1:0</sub> |
|--------|---------------------------|
| Green  | 00                        |
| Yellow | 01                        |
| Red    | 10                        |

**Output Table** 

| Current State     | Output                                                             |
|-------------------|--------------------------------------------------------------------|
| $S_2$ $S_1$ $S_0$ | $egin{array}{ccccc} L_{A1} & L_{A0} & L_{B1} & L_{B0} \end{array}$ |
| 0 0 0             | 0 0 1 0                                                            |
| 0 0 1             | 0 1 1 0                                                            |
| 0 1 0             | 1 0 1 0                                                            |
| 0 1 1             | 1 0 0 1                                                            |
| 1 0 0             | 1 0 0 0                                                            |
| 1 0 1             | 1 0 0 1                                                            |
| 1 1 0             | 1 0 1 0                                                            |
| 1 1 1             | 0 1 1 0                                                            |

$$\begin{split} \mathbf{L_{A1}} &= \overline{S_{2}} \ S_{0} S_{1} + \overline{S_{2}} \ S_{1} S_{0} + \overline{S_{1}} \ S_{0} S_{2} + \overline{S_{1}} \ S_{2} S_{0} + \overline{S_{0}} \ S_{2} S_{1} = S_{2} \oplus S_{1} + \overline{S_{0}} \ S_{2} \\ \mathbf{L_{A0}} &= \overline{S_{2}} \ S_{1} S_{0} + S_{2} \ S_{1} S_{0} = (\overline{S_{2} \oplus S_{1}}) * S_{0} \\ \mathbf{L_{B1}} &= \overline{S_{2}} \ S_{1} S_{0} + \overline{S_{2}} \ S_{1} S_{0} + \overline{S_{2}} \ S_{0} S_{1} + \overline{S_{0}} \ S_{2} S_{1} + S_{2} \ S_{1} S_{0} = \overline{S_{2} \oplus S_{1}} + \overline{S_{0}} \ S_{1} \\ \mathbf{L_{B0}} &= \overline{S_{2}} \ S_{1} S_{0} + \overline{S_{1}} \ S_{2} S_{0} = (S_{2} \oplus S_{1}) * S_{0} \end{split}$$



### **b)** 3 flip-flops

c) Redesign your outputs using decoders.



## **Verilog Code**

```
//Clock Divider
module div_clock(input logic clk_in,
       output clk_out
       );
logic temp;
logic [27:0] count = 0;
always@ (posedge clk_in)
 begin
    count <= count + 1;</pre>
    if(count==150000000)
    begin
    count<=0;
    temp = ~temp;
       end
 end
assign clk_out = temp;
 endmodule
```

```
//Main Module
module traffic_system(input logic clk,
                    input logic reset,
                    input logic sa,
                    input logic sb,
                    output logic [2:0]ta,
                    output logic [2:0]tb);
      logic clk_out;
      typedef enum logic [2:0] {S0, S1, S2, S3, S4, S5, S6, S7} statetype;
      statetype state, nextstate;
      div_clock div(clk,clk_out);
      // state register
      always_ff @(posedge clk_out, posedge reset)
      if (reset) state <= S0;</pre>
      else state <= nextstate;</pre>
      //Next State
      always comb
      case (state)
      S0: if (~sa) nextstate = S1;
             else nextstate = S0;
      S1: nextstate <= S2;
      S2: nextstate <= S3;
      S3: nextstate <= S4;
      S4: if (sb) nextstate = S4;
             else nextstate = S5;
      S5: nextstate <= S6;
      S6: nextstate <= S7;
      S7: nextstate <= S0;
      default: nextstate <= S0;</pre>
      endcase
      //Output Logic
      always_comb
      case (state)
             S0: begin ta = 3'b011; tb = 3'b111; end
             S1: begin ta = 3'b001; tb = 3'b111; end
             S2: begin ta = 3'b111; tb = 3'b111; end
             S3: begin ta = 3'b111; tb = 3'b001; end
             S4: begin ta = 3'b111; tb = 3'b011; end
             S5: begin ta = 3'b111; tb = 3'b001; end
             S6: begin ta = 3'b111; tb = 3'b111; end
             S7: begin ta = 3'b001; tb = 3'b111; end
      endcase
endmodule
```

#### **Testbench**

```
module traffic_tb();
             logic clk;
             logic reset;
             logic sa;
             logic sb;
             logic [2:0]ta;
             logic [2:0]tb;
      traffic_system dut(clk,reset,sa,sb,ta[2:0],tb[2:0]);
      initial
      begin
      reset = 1;
      #13
      reset = 0;
      end
      always #5 clk = ~clk;
      initial
             begin
             clk = 1;
             sa = 0; sb = 0; #40;
             sa = 0; sb = 1; #40;
             sa = 1; sb = 0; #40;
             sa = 1; sb = 1; #40;
             sa = 0; sb = 0; #40;
      end
```

endmodule