

# SCC.131: ARM Assembly serialisation

# Plan of the day



- As assembly master you should know by now:
  - How to perform numerical operations with registers and constants
  - How to change the execution flow of a program
- You must be wondering by now
  "Computers use bytes and I write in ASCII"
- Convert ARM Assembly to binary.
- Deep dive in the ISA design.

#### The Instruction



- An instruction is the most basic unit of computer processing
  - Instructions are words in the language of a computer
  - Instruction Set Architecture (ISA) is the vocabulary
- The language of the computer can be written as
  - Machine language: Computer-readable representation (that is, 0's and 1's)
  - Assembly language: Human-readable representation
- We will study ARM (in detail)
- Principles are similar in all ISAs (x86, SPARC, RISC-V, ...)

### Creation of executable file



#### 1. Preprocessor

- Macros, #include directives, #xxxx statements.
- Output: "pure" C code.

#### 2.Compiler

- Transforms C into assembly code.
- Not machine code: still human-readable.
- Dependent on machine architecture.

#### 3.Assembler

Creates machine code, stored in an object file.

#### 4. Linker

Combines several object files together.



### Assembler



- The assembler convert each instruction into a 16/32-bit representation.
- Well-defined translation process.
- Each binary instruction contains:
  - Instruction
  - Registers
  - Immediate values
- ARM-Cortex M3 supports ARM T32 and Thumb-2 (thumb by default).





# MIPS machine code (not ARM) (1)



- 3 basic types of MIPS instructions
  - Register type (R-type)
  - Immediate type (I-type)
  - Jump type (J-type)



# MIPS machine code (not ARM) (2)



- 3 basic types of MIPS instructions
  - Register type (R-type)
  - Immediate type (I-type)
  - Jump type (J-type)





ARM instruction

add r0, r1, r2

ARM instruction type















1110 1011 0000 0000 1000 0000 0000 0000 0010

E B O O 8 O O C

### Moore's Law revisited



- It is easier to speed up the CPU than the memory.
  - Off-chip memory (SRAM) is slower than on-chip memory (M1,M2 cache).
  - Flash is slower to read or write than RAM.
  - Fast RAM is more expensive than slow RAM.
- Design for high-performance CPUs (e.g. x86)
  - Use caches (small fast RAM) to make main memory (large slow RAM, flash) look faster at a low cost.
- Design for low-performance CPUs (e.g. ARM-Cortex)
  - Put memory on-chip with CPU. RAM, flash ROM
  - Increase flash ROM bandwidth by widening the memory bus, adding prefetch buffer, branch target buffer, etc.
  - Add cache
  - Change instruction set size to reduce instruction bandwidth needed





### **ARM** and Thumb Instructions



- Thumb reduces program memory size and bandwidth requirements
  - Subset of instructions re-encoded into fewer bits (most 16 bits, some 32 bits)
    - Not all 32-bit instructions available
- 1995: Thumb-1: 16-bit instructions
- 2003: Thumb-2: Adds some 32-bit instructions, faster, low memory overhead.
- Some ARM CPU (not Cortex M3) allow control of the operating state
  - PSR T-bit: decodes instructions in Thumb state or ARM state
  - Thumb state indicated by program counter being odd (LSB = 1)
- Microbit usesThumb instructions; always in Thumb state
  - Some instruction will be 32-bit, because of space

# ARM Thumb examples



| 15 | 0               |                      |             |             |             |   |    |            |           |                 | (                            | )                                               | _                              |  |  |
|----|-----------------|----------------------|-------------|-------------|-------------|---|----|------------|-----------|-----------------|------------------------------|-------------------------------------------------|--------------------------------|--|--|
| 0  | 1               | 0                    | 0 0 0 funct |             |             |   |    | Rm         |           | Rdn             |                              | <funct>S Rdn, Rdn, Rm (data-processing)</funct> |                                |  |  |
| 0  | 0               | 0 ASR LSR imm5       |             |             |             |   | Rm |            | Rd        |                 | LSLS/LSRS/ASRS Rd, Rm, #imm5 |                                                 |                                |  |  |
| 0  | 0               | 0                    | 1           | 1           | 1 SUB imm3  |   |    |            | Rm        |                 | Rd                           |                                                 | ADDS/SUBS Rd, Rm, #imm3        |  |  |
| 0  | 0               | 1                    | 1 1 SUB Rdn |             |             |   |    | imm8       |           |                 | ٦                            | ADDS/SUBS Rdn, Rdn, #imm8                       |                                |  |  |
| 0  | 1               | 0                    | 0           | 0           | 1           | 0 | 0  | Rdn<br>[3] | Rm        | R               | dn[2:0]                      | П                                               | ADD Rdn, Rdn, Rm               |  |  |
| 1  | 0               | 1                    | 1           | 0           | <del></del> |   |    |            |           | 7               |                              | ٦                                               | ADD/SUB SP, SP, #imm7          |  |  |
| 0  | 0               | 1 0 1 Rn imm8        |             |             |             |   |    |            | imm8      |                 |                              | ٦                                               | CMP Rn, #imm8                  |  |  |
| 0  | 0               | 1                    | 0           | 0 Rd imm8   |             |   |    |            | imm8      |                 |                              | ٦                                               | MOV Rd, #imm8                  |  |  |
| 0  | 1               | 0                    | 0           | 0           | 1 1 0 Rdn   |   |    | Rdn<br>[3] | Rm        | R               | dn[2:0]                      |                                                 | MOV Rdn, Rm                    |  |  |
| 0  | 1               | 0                    | 0           | 0           | 1 1 1 L     |   |    | L          | Rm        | 0 0 0 BX/BLX Rm |                              |                                                 | BX/BLX Rm                      |  |  |
| 1  | 1 0 1 cond imm8 |                      |             |             |             |   |    |            | imm8      |                 |                              |                                                 | B <cond> imm8</cond>           |  |  |
| 1  | 1 1 0 0 imm8    |                      |             |             |             |   | i  | imm8       |           | B imm11         |                              |                                                 |                                |  |  |
| 0  | 1               | 0                    | 1           | L           | В           | Н |    | Rm         | Rn        |                 | Rd                           | ٦                                               | STR(B/H)/LDR(B/H) Rd, [Rn, Rm] |  |  |
| 0  | 1               | 1                    | 0           | L           | imm5 Rn Rd  |   |    |            |           |                 | Rd                           | ٦                                               | STR/LDR Rd, [Rn, #imm5]        |  |  |
| 1  | 0               | 0                    | 1           | L           | Rd imm8     |   |    |            |           |                 |                              |                                                 | STR/LDR Rd, [SP, #imm8]        |  |  |
| 0  | 1               | 0                    | 0           | ) 1 Rd imm8 |             |   |    |            | imm8      |                 |                              |                                                 | LDR Rd, [PC, #imm8]            |  |  |
| 1  | 1               | 1 1 1 0 imm22[21:11] |             |             |             |   |    |            | 22[21:11] |                 |                              | 1 1 1 1 1 imm22[10:0]                           |                                |  |  |



| 15 | 5 |                    | 0                  |                  |           |             |     |      |             | 0        |                                                 |  |  |  |
|----|---|--------------------|--------------------|------------------|-----------|-------------|-----|------|-------------|----------|-------------------------------------------------|--|--|--|
| 0  |   | 1                  | 0                  | 0                | 0         | 0 funct     |     |      | Rm          | Rdn      | <funct>S Rdn, Rdn, Rm (data-processing)</funct> |  |  |  |
| 0  | ( | 0                  | 0 ASR LSR imm5     |                  |           |             |     | n5   | Rm          | Rd       | LSLS/LSRS/ASRS Rd, Rm, #imm5                    |  |  |  |
| 0  | ( | 0 0 1 1 1 SUB imm3 |                    |                  |           |             | SUB | imm3 | Rm          | Rd       | ADDS/SUBS Rd, Rm, #imm3                         |  |  |  |
|    |   | ٥                  | 1 1 SLID Ddn       |                  |           |             |     |      | imm0        |          | ADDO / OLIDO Dan Himmo                          |  |  |  |
| 0  |   | 1                  | 0                  | 0                | 0         | 1 0 0 Rdn   |     |      | Rm          | Rdn[2:0] | ADD Rdn, Rdn, Rm                                |  |  |  |
| 1  |   | ۸                  | 1                  | 1 1 0 0 0 0 9118 |           |             |     |      | imm         | 7        | ADD/SUB SD_SD_#imm7                             |  |  |  |
| 0  | ( | 0                  | 1                  | 0 1 Rn           |           |             |     |      | imm8        |          | CMP Rn, #imm8                                   |  |  |  |
| 0  | ( | 0                  | 1                  | 0                | 0         |             | Rd  |      | imm8        |          | MOV Rd, #imm8                                   |  |  |  |
| 0  |   | 1                  | 0                  | 0                | 0         | 0 1 1 0 Rdn |     |      | Rm          | Rdn[2:0] | MOV Rdn, Rm                                     |  |  |  |
| 0  |   | 1                  | 0                  | 0                | 0         | 1           | 1 ' | L    | Rm          | 0 0 0    | BX/BLX Rm                                       |  |  |  |
| 1  |   | 1                  | 0 1 cond imm8      |                  |           |             |     |      | imm8        |          | B <cond> imm8</cond>                            |  |  |  |
| 1  |   | 1                  | 1                  | 1 0 0 imm8       |           |             |     |      |             |          | B imm11                                         |  |  |  |
| 0  |   | 1                  | 0                  | 1                | L         | В           | Н   | Rm   | Rn          | Rd       | STR(B/H)/LDR(B/H) Rd, [Rn, Rm]                  |  |  |  |
| 0  |   | 1                  | 1                  | 0                | L         |             | im  | m5   | Rn          | Rd       | STR/LDR Rd, [Rn, #imm5]                         |  |  |  |
| 1  | ( | 0                  | 0                  | 1                | L         | Rd imm8     |     |      |             |          | STR/LDR Rd, [SP, #imm8]                         |  |  |  |
| 0  |   | 1                  | 0                  | 0                | 1 Rd imm8 |             |     |      |             |          | LDR Rd, [PC, #imm8]                             |  |  |  |
| 1  |   | 1                  | 1 1 0 imm22[21:11] |                  |           |             |     |      | nm22[21:11] |          | 1 1 1 1 1 imm22[10:0] BL imm22                  |  |  |  |

add r2, r0

**ARM Specifications** 

| 9 bits | 1 bit  | 3 bits | 3 bits |
|--------|--------|--------|--------|
| opcode | Rdn[3] | Rm     | Rdn    |



















0100 0100 0000 0010 (binary) 0x 4 4 0 2 (hex)

### 16-bit or 32-bit?



- The CPU Control Unit reads instructions as a stream.
- The first 5-bits define if the instruction is 16 or 32 bit.
- If the value of bits[15:11] of the instruction is one of the following, the instruction is 32-bit long.
  - *0b11101* → add r0, r1, r2
  - 0b11110
  - Ob11111
- Otherwise, the halfword is a 16-bit instruction.

# ARMv4 (Multi-Cycle) 32-bit





### Conclusion



#### Machine code

Moore's Law

#### ARM encoding

• ADD T32 and Thumb

#### **NEXT: MMIO**