/MINIZED™



# MiniZed: Hello World

### **Overview**

Once a Zynq Hardware Platform is created and exported from Vivado, the next step is to create an application targeted at the platform and see it operating in hardware. This tutorial will show how to do that with the simplest of all software applications – Hello World.

## **Objectives**

When this tutorial is complete, you will be able to:

- Import a Zyng Hardware Platform into SDK
- Create a BSP
- Add a new application based on a Xilinx-provided template in SDK
- Run the application on the MiniZed hardware

## **Experiment Setup**

#### Software

The software used to test this reference design is:

- Windows-7 64-bit
- Xilinx SDK 2018.1
- FTDI FT2232H device driver

#### Hardware

The hardware setup used to test this reference design includes:

- Win-7 PC with the following recommended memory<sup>1</sup>:
  - 1.6 GB RAM available for the Xilinx tools to complete a XC7Z010 design
  - o 2.3 GB RAM available for the Xilinx tools to complete a XC7Z015 design
  - o 1.9 GB RAM available for the Xilinx tools to complete a XC7Z020 design
  - o 2.7 GB RAM available for the Xilinx tools to complete a XC7Z030 design
- MiniZed
- USB cable (Type A to Micro-USB Type B)

Page 1

Copyright © 2018 Avnet, Inc. AVNET, "Reach Further," is a registered trademark of Avnet, Inc. All other brands are the property of their respective owners.

LIT#

<sup>&</sup>lt;sup>1</sup> Refer to www.xilinx.com/design-tools/vivado/memory.htm





# **Experiment 1: Import the Hardware Platform**

The first requirement within SDK is to import a hardware platform.

- 1. Launch SDK by selecting Start → All Programs → Xilinx Design Tools → SDK 2018.1 → Xilinx SDK 2018.1.
- 2. Select a workspace. Click OK.



Figure 1 – SDK Workspace

3. If at any time you get a Windows Security Alert, select the first two checkboxes, then click **Allow access**, then click **Yes**.



Figure 2 – Windows Security Alert from SDK

Page 2

Copyright © 2018 Avnet, Inc. AVNET, "Reach Further," is a registered trademark of Avnet, Inc. All other brands are the property of their respective owners.





4. Close the *Welcome* screen by clicking the an ext to *Welcome* on the tab.

Now we will import the Zynq hardware platform that was designed and built during the first tutorial.

- 5. Select File → New → Project.
- 6. Expand the Xilinx item, and select Hardware Platform Specification. Click Next >.



Figure 3 – Creating a New Hardware Platform





If you had simply launched SDK from Vivado, it would have automatically named and imported your hardware platform for you. The disadvantage in this method is that it obscures how the hardware platform gets imported. For consistency, this tutorial will use the same default name that Vivado would have used.

- 7. Insert **hw platform 0** for the *Project name*.
- 8. Click **Browse** and select the System\_wrapper.hdf file generated during the Export process from Vivado. This will be included in the archive provided by the hardware engineer. Or, if you are continuing from the first tutorial, you will find it in a similar location as here:

C:\Avnet\MiniZed\Projects\MiniZed\_Basic\_System\MiniZed\_Basic\_System.sdk\

- 9. After selecting System\_wrapper.hdf, click Open.
- 10. The Bitstream is embedded in the HDF, so it is not separately specified here. Click **Finish**.



Figure 4 – Import Hardware Platform from Vivado

Page 4





11. Notice the PS7 Zynq hardware platform is now visible in the *Project Explorer*.



Figure 5 – Hardware Platform Imported and Ready for Use

If you select the HDF file, SDK will show you information about the hardware platform (not the HDF raw code itself).

/MINIZED™



### hw\_platform\_0 Hardware Platform Specification

#### **Design Information**

| Target FPGA Device: 7z007s | Part: xc7z007sclg225-1 | Created With: Vivado 2018.1 | Created On: Wed Apr 11 10:21:42 2018

### Address Map for processor ps7\_cortexa9\_0

| Cell                 | Base Addr  | High Addr  | Slave I/f | Mem/Reg  |
|----------------------|------------|------------|-----------|----------|
| ps7_intc_dist_0      | 0xf8f01000 | 0xf8f01fff |           | REGISTER |
| ps7_gpio_0           | 0xe000a000 | 0xe000afff |           | REGISTER |
| ps7_scutimer_0       | 0xf8f00600 | 0xf8f0061f |           | REGISTER |
| ps7_slcr_0           | 0xf8000000 | 0xf8000fff |           | REGISTER |
| ps7_scuwdt_0         | 0xf8f00620 | 0xf8f006ff |           | REGISTER |
| ps7_I2cachec_0       | 0xf8f02000 | 0xf8f02fff |           | REGISTER |
| ps7_scuc_0           | 0xf8f00000 | 0xf8f000fc |           | REGISTER |
| ps7_qspi_linear_0    | 0xfc000000 | 0xfcffffff |           | FLASH    |
| ps7_pmu_0            | 0xf8893000 | 0xf8893fff |           | REGISTER |
| ps7_afi_1            | 0xf8009000 | 0xf8009fff |           | REGISTER |
| ps7_afi_0            | 0xf8008000 | 0xf8008fff |           | REGISTER |
| ps7_qspi_0           | 0xe000d000 | 0xe000dfff |           | REGISTER |
| ps7_usb_0            | 0xe0002000 | 0xe0002fff |           | REGISTER |
| ps7_afi_3            | 0xf800b000 | 0xf800bfff |           | REGISTER |
| ps7_afi_2            | 0xf800a000 | 0xf800afff |           | REGISTER |
| ps7_globaltimer_0    | 0xf8f00200 | 0xf8f002ff |           | REGISTER |
| ps7_dma_s            | 0xf8003000 | 0xf8003fff |           | REGISTER |
| ps7_iop_bus_config_0 | 0xe0200000 | 0xe0200fff |           | REGISTER |
| ps7_xadc_0           | 0xf8007100 | 0xf8007120 |           | REGISTER |
| ps7_ddr_0            | 0x00100000 | 0x1ffffff  |           | MEMORY   |
| ps7_ddrc_0           | 0xf8006000 | 0xf8006fff |           | REGISTER |
| ps7_ocmc_0           | 0xf800c000 | 0xf800cfff |           | REGISTER |
| ps7_pl310_0          | 0xf8f02000 | 0xf8f02fff |           | REGISTER |
| 7                    | 00001000   | 00001 fff  |           | DECICTED |

### IP blocks present in the design

| ps7_intc_dist_0        | ps7_intc_dist        | 1.00.a |
|------------------------|----------------------|--------|
| ps7_gpio_0             | ps7_gpio             | 1.00.a |
| ps7_scutimer_0         | ps7_scutimer         | 1.00.a |
| ps7_slcr_0             | ps7_slcr             | 1.00.a |
| ps7_scuwdt_0           | ps7_scuwdt           | 1.00.a |
| ps7_l2cachec_0         | ps7_l2cachec         | 1.00.a |
| ps7_scuc_0             | ps7_scuc             | 1.00.a |
| ps7_qspi_linear_0      | ps7_qspi_linear      | 1.00.a |
| ps7_pmu_0              | ps7_pmu              | 1.00.a |
| ps7_afi_1              | ps7_afi              | 1.00.a |
| ps7_qspi_0             | ps7_qspi             | 1.00.a |
| ps7_usb_0              | ps7_usb              | 1.00.a |
| ps7_afi_0              | ps7_afi              | 1.00.a |
| ps7_afi_3              | ps7_afi              | 1.00.a |
| ps7_axi_interconnect_0 | ps7_axi_interconnect | 1.00.a |
| ps7_globaltimer_0      | ps7_globaltimer      | 1.00.a |
| ps7_afi_2              | ps7_afi              | 1.00.a |
| ps7_dma_s              | ps7_dma              | 1.00.a |
| ps7_xadc_0             | ps7_xadc             | 1.00.a |
| ps7_iop_bus_config_0   | ps7_iop_bus_config   | 1.00.a |
| ps7_ddr_0              | ps7_ddr              | 1.00.a |
| ps7_pl310_0            | ps7_pl310            | 1.00.a |
| ps7_ddrc_0             | ps7_ddrc             | 1.00.a |
| ps7_ocmc_0             | ps7_ocmc             | 1.00.a |
| ps7_uart_1             | ps7_uart             | 1.00.a |
| ps7_uart_0             | ps7_uart             | 1.00.a |
| ps7_coresight_comp_0   | ps7_coresight_comp   | 1.00.a |
| ps7_i2c_0              | ps7_i2c              | 1.00.a |
| ps7_scugic_0           | ps7_scugic           | 1.00.a |
| processing_system7_0   | processing_system7   | 5.5    |
| ps7_cortexa9_0         | ps7_cortexa9         | 5.2    |
| ps7_clockc_0           | ps7_clockc           | 1.00.a |
| ps7_dev_cfg_0          | ps7_dev_cfg          | 1.00.a |

Figure 6 – system.hdf Report on Hardware Specification





## **Experiment 2: BSP**

Next, we will create a bare metal board support package, which Xilinx calls Standalone. This will assemble and compile various drivers that relate to the peripherals in the hardware platform for later use in our applications.

- 1. In SDK select File → New → Board Support Package.
- 2. Accept the default settings for the standalone BSP OS. Click Finish.



Figure 7 – Standalone BSP





3. In the Board Support Package Settings, select standalone.



Figure 8 – Board Support Package Settings

4. Change the stdin and stdout Value to ps7\_uart\_1. This is done to align with the MiniZed's UART Serial connection.



Figure 9 -- Modify BSP

Page 8

Copyright © 2018 Avnet, Inc. AVNET, "Reach Further," is a registered trademark of Avnet, Inc. All other brands are the property of their respective owners.





Based on the modified settings in SDK, the BSP will automatically be built once it is added to the project. This may take a minute to compile the new BSP. The progress may be seen in the *Console* tab.



Figure 10 - BSP Building

The standalone\_bsp\_0 is now visible in the *Project Explorer*.

Expand standalone\_bsp\_0 under the Project Explorer.







Figure 11 - BSP Added to the Project





## **Experiment 3: Add Application**

With a Hardware Platform and BSP, we are now ready to add an application and run something on the board.

- 1. In SDK, select File → New → Application Project.
- In the Project Name field type in Hello\_Zed. Change the BSP to the existing StandAlone BSP. Click Next >.



Figure 12 - New Application Wizard





3. Select **Hello World** from the *Available Templates* field. Click **Finish**.



Figure 13 - New Application Project: Hello World

4. Notice that the Hello\_Zed application is now visible in *Project Explorer*. By default, SDK will build the application automatically after it is added.







Figure 14 – Project Explorer View with Hello World C Application Added

```
🥋 Problems 🔎 Tasks 📮 Console 🛭 🗏 Properties 📮 SDK Terminal
                                                           CDT Build Console [Hello_Zed]
'Building file: ../src/helloworld.c'
'Invoking: ARM v7 gcc compiler'
arm-none-eabi-gcc -Wall -00 -g3 -c -fmessage-length=0 -MT"src/helloworld.o" -mcpu=cortex-a9 -mfpu=\
'Finished building: ../src/helloworld.c'
'Building file: ../src/platform.c'
'Invoking: ARM v7 gcc compiler'
arm-none-eabi-gcc -Wall -00 -g3 -c -fmessage-length=0 -MT"src/platform.o" -mcpu=cortex-a9 -mfpu=vfr
'Finished building: ../src/platform.c'
'Building target: Hello_Zed.elf'
'Invoking: ARM v7 gcc linker'
arm-none-eabi-gcc -mcpu=cortex-a9 -mfpu=vfpv3 -mfloat-abi=hard -Wl,-build-id=none -specs=Xilinx.spe
'Finished building target: Hello_Zed.elf'
'Invoking: ARM v7 Print Size'
arm-none-eabi-size Hello_Zed.elf | tee "Hello_Zed.elf.size"
  text data bss dec hex filename
 19320
         1144 22568 43032
                                a818 Hello Zed.elf
'Finished building: Hello Zed.elf.size'
08:33:29 Build Finished (took 3s.741ms)
```

Figure 15 – Hello World Application Automatically Built



## **Experiment 4: Run on Hardware**

- 1. A terminal program is required. Tera Term was used in this example which can be downloaded from the Tera Term project on the SourceForge Japan page: ttssh2.sourceforge.jp Install Tera Term or another terminal program of your choice.
- 2. Connect the MiniZed USB-JTAG/UART port J2 to your Windows PC. It should automatically install the proper drivers, giving you a confirmation as shown below:



Figure 16 – MiniZed USB-JTAG/UART Installed Correctly

- 3. In the rare circumstance that the drivers are not auto-installed, then you must manually install the driver for the FTDI FT2232H device. Visit the FTDI website and download the appropriate driver for your operating system. <a href="http://www.ftdichip.com/Drivers/VCP.htm">http://www.ftdichip.com/Drivers/VCP.htm</a>
- 4. Make sure the MiniZed is unplugged from the PC. Unzip and install the driver.
- 5. Reboot your PC then plug in the MiniZed.





6. Set the MiniZed boot mode switch SW1 to JTAG mode ('J' for JTAG) as shown below.



Figure 17 - MiniZed Switch Location

### Page 15





Figure 18 - JTAG Boot Mode

- 7. Use Device Manager to determine the COM port for the Silicon USB Serial Port. In Windows 7, click Start -> Control Panel, and then click Device Manager. Click Yes to confirm.
- 8. Expand *Ports*. Note the COM port number for the USB Serial Port device. This example shows COM25.



Figure 19 – Find the COM port number for the USB Serial Port device

9. Open a serial communication utility for the COM port assigned on your system. SDK provides a serial terminal utility. See the SDK Terminal tab in the center bottom window.







Figure 20 – Terminal Window Header Bar

- 10. Click the button to open the Terminal Settings dialog box.
- 11. Change the settings as shown below. Click **OK**.



Figure 21 – Terminal Settings Dialog Box





12. Program the PL first by clicking the icon or selecting Xilinx Tools → Program FPGA.

The default options are acceptable. Click Program. When complete, the Blue DONE LED should light.



Figure 22 - Program FPGA

13. Right-click on the Hello\_Zed application and select Run As → 1 Launch on Hardware (System Debugger).







Figure 23 – Launch on Hardware (GDB)

14. The tools will now initialize the processor, download the Hello\_Zed.elf to DDR, and then run Hello\_Zed. This takes a few seconds to complete, depending on the USB traffic in your system. You can follow the progress in the lower right corner of SDK.



Figure 24 – Launching Hello\_Zed Progress

SDK will download the Hello World ELF to the DDR3, and the ARM cpu0 begins executing the code. The application standard output is displayed in the SDK Terminal. If SDK automatically switches to the *Console* tab, click on the *Terminal* tab to see the output.







Figure 25 – Hello Zed Complete

You have now booted Zynq hardware on MiniZed! The Terminal can be disconnected by clicking the button.





# **Revision History**

| Tro the left in the left y |                                                                                                                                  |  |  |  |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Version                    | Revision                                                                                                                         |  |  |  |
| 2013_2.01                  | Initial Avnet release for Vivado 2013.2                                                                                          |  |  |  |
| 2014_1.01                  | Update to 2014.1                                                                                                                 |  |  |  |
| 2014_2.01                  | Update to 2014.2                                                                                                                 |  |  |  |
| 2015_1.01                  | Update to 2015.1. Add support for PicoZed.                                                                                       |  |  |  |
| 2015_2.01                  | Update to 2015.2.                                                                                                                |  |  |  |
| 2015_4.01                  | Update to 2015.4. Add support for PZCC-FMC-V2.                                                                                   |  |  |  |
| 2015_4.02                  | Update to 2015.4. Add picoZed JTAG Boot picture.                                                                                 |  |  |  |
| 2015_4.03                  | Clarified JTAG port for PZ FMC Carrier Card V2                                                                                   |  |  |  |
| 2016_2.01                  | Updated to 2016.2                                                                                                                |  |  |  |
| 2016_4.01                  | Updated to 2016.4                                                                                                                |  |  |  |
| 2017_1.01                  | Updated to 2017.1 for MiniZed                                                                                                    |  |  |  |
| 2018_1.01                  | Updated to 2018.1 for MiniZed                                                                                                    |  |  |  |
|                            | Version  2013_2.01  2014_1.01  2014_2.01  2015_1.01  2015_2.01  2015_4.01  2015_4.02  2015_4.03  2016_2.01  2016_4.01  2017_1.01 |  |  |  |