

## **Department of Computer Engineering**

#### **ASSIGNMENT: (Use Journal pages to solve assignment)**

#### EXPT.No.01

- 1. What are the differences between Full adder and Full subtractor circuit?
- 2. Justify, The parallel adder is most suitable adder circuit to speed up the operation process?
- 3. Design of half adder and half subtractor circuit using universal Logic gates?
- 4. Design of Full adder circuit using half adder circuit?
- 5. Design of Full subtractor circuit using half subtractor circuit?

#### EXPT.No.02

- 1. What is a need of code conversion?
- 2. Justify code converter circuit is a combinational logic circuit?
- 3. What do you mean by Gray code, BCD Code, Excess-3 code?
- 4. Why Excess-3 code is called as a self complementary code?
- 5. What are the applications of Gray code?
- 6. Why gray codes are used in K-Map simplification?
- 7. What are the properties of gray code?

#### EXPT.No.03

- 1. What do you understand by Look Ahead Carry Generation circuit?
- 2. What are the features of IC-74LS83?
- 3. Why is six added to make valid BCD?
- 4. Why subtractors IC are not available in market?
- 5. What is meant by BCD subtraction? What are the methods?
- 6. What is the maximum input that can be applied to BCD adder IC?
- 7. Design of BCD adder circuit using IC-74LS83 and NAND gates?
- 8. Why EX-OR gates are used in BCD subtractor circuit?

P:F-LTL UG/03/R1 4.1 DEL

# PICT RECHMOLOGY PICT REPARENCE OF PURE + HOPE

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE-411043

## **Department of Computer Engineering**

#### EXPT.No.04

- 1. What are the features of IC-74LS153 and IC-74151?
- 2. List of different MUX ICs?
- 3. What is a Role of Select input in multiplexer circuit?
- 4. Realization of 2:1 MUX. using logic gates?
- 5. Design of 4-bit binary to 4-bit gray code converter circuit using IC-74LS153?
- 6. Design of BCD to Exces-3 code converter circuit using IC-74153?
- 7. Design of 16:1 Multiplexer using 4:1 Multiplexer?
- 8. Realize 2-input EX-OR logic gates using 2:1 MUX?
- 9. What are the feature of IC-74138 and IC-74154?
- 10. List of different DEMUX ICs?
- 11. Realization of 1:2 DE-MUX /Decoder circuit using logic gates with chip enable input?
- 12. What is a difference between DEMUXand Decoder circuits?
- 13. Justify, decoder as a ROM?
- 14. Design of any four variable function using IC-74138 and IC-74154?

P:F-LTL UG/03/R1 4.2 DEL



#### **Department of Computer Engineering**

CLASS: S.E.COMP SUBJECT:DEL

EXPT. NO.:1 DATE:

TITLE : BINARY ADDER AND SUBTRACTOR CIRCUITS

**OBJECTIVE**:

 Design and Implement Full adder circuit using basic gates and universal logic gates

2. Design and Implement Full Subtractor circuit using basic gates and universal logic gates

#### **APPARATUS**:

Digital-Board, GP-4Patch-Cords, IC-74LS86, IC-74LS32, IC-74LS08 / IC-74LS04 and IC-74LS00 and Required Logic gates if any.

#### THEORY :

Binary Adder and subtractor are a combinational logic circuit which is used to perform binary addition and subtraction .Full adder is a little more difficult to implement than a half-adder. The full-adder has three inputs and two outputs. The first two inputs are A and B and the third input is an input carry designated as CIN. When full adder logic is designed we will be able to string eight of them together to create a byte-wide adder and cascade the carry bit from one adder to the next

The full subtractor is a combinational circuit with three inputs A,B,C and two output D and C'. A is the 'minuend', B is 'subtrahend', C is the 'borrow' produced by the previous stage, D is the difference output and C' is the borrow output.



## **Department of Computer Engineering**

#### **PIN DIAGRAM:**



#### **PROCEDURE:**

- 1. Make the connections as per the Logic circuit of Full adder circuit and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of Full subtractor circuit and Verify its
  Truth Table

#### **Design of Full adder circuit**

| Dec.Equ. | Dec.Equ. |   | INPUT |     |       |
|----------|----------|---|-------|-----|-------|
|          | Α        | В | Cin   | Sum | Carry |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |
|          |          |   |       |     |       |

P:F-LTL\_UG/03/R1 1.2 DEL



# **Department of Computer Engineering**

## K-Map Simplification for Sum and Carry

| Logic Diagram: |  |  |
|----------------|--|--|
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |

P:F-LTL\_UG/03/R1 1.3 DEL



# **Department of Computer Engineering**

## Design of Full subtractor circuit

| Dec. |   | INPUT | OUTPUT |            |        |
|------|---|-------|--------|------------|--------|
| Equ. | A | В     | Cin    | Difference | Borrow |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |
|      |   |       |        |            |        |



# **Department of Computer Engineering**

## K-Map Simplification for Difference and Borrow

| Logic Dingungu |  |  |
|----------------|--|--|
| Logic Diagram: |  |  |



# **Department of Computer Engineering**

## Logic Gates / MSI Device required for Implementation:

| Sr.No. | Title                                             | Name of the IC | Number of Gates required | IC Required |
|--------|---------------------------------------------------|----------------|--------------------------|-------------|
|        | Full adder circuit using Basic logic gates        |                |                          |             |
| 01     | Full adder circuit using<br>Universal logic gates |                |                          |             |



# **Department of Computer Engineering**

| 02     | Full subtractor circuit using Basic logic gates |  |  |
|--------|-------------------------------------------------|--|--|
|        | Full subtractor circuit using                   |  |  |
|        | Universal logic gates                           |  |  |
| CONCLU | SION:                                           |  |  |
|        |                                                 |  |  |
|        |                                                 |  |  |
|        |                                                 |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



#### **Department of Computer Engineering**

CLASS: S.E.COMP SUBJECT:DEL

EXPT. NO.:2 DATE:

TITLE : CODE CONVERTER

**OBJECTIVE**:

1. Design and Implement 4-bit Binary to Gray code converter using minimum number of logic gates and Vice-versa

2. Design and Implement Excess-3 to BCD code converter using minimum number of logic gates and Vice-versa

#### **APPARATUS**:

Digital-Board, GP-4Patch-Cords, IC-74LS86, IC-74LS32, IC-74LS08 / IC-74LS04 and Required Logic gates if any.

#### THEORY

Code converter is combinational logic circuits, which can be used to convert one number system to another. Binary code is a weighted code having base 2.Gray code is a code in which one bit change is obtained; Gray code is also called *unit distance code or reflected code*. BCD code is basically a 4-bit binary code but it is valid from 0 to 9. Excess-3 code is basically 4-bit binary code which can be obtained by adding 3 to each binary, that is Excess-3 code are valid from 3 to 15.Excess-3 code is Non-Weighted code.Excess-3 code is also called as *seguential code or self-complementary code*.



## **Department of Computer Engineering**

#### **PIN DIAGRAM:**



#### **PROCEDURE:**

- 1. Make the connections as per the Logic circuit of 4-bit Binary to 4-bit Gary Code converter and Vice-versa and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 4-bit BCD to 4-bit Excess-3 Code converter and Vice-versa and Verify its Truth Table

P:F-LTL UG/03/R1 2.2 DEL

# **Department of Computer Engineering**

## **Design of 4-bit Binary to Gray code converter**

| D         |                       | Binary code Input |                |                |                | Gray code Output |                |                |
|-----------|-----------------------|-------------------|----------------|----------------|----------------|------------------|----------------|----------------|
| Dec. Equ. | <b>B</b> <sub>3</sub> | B <sub>2</sub>    | B <sub>1</sub> | B <sub>0</sub> | G <sub>3</sub> | G <sub>2</sub>   | G <sub>1</sub> | G <sub>0</sub> |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |
|           |                       |                   |                |                |                |                  |                |                |



# **Department of Computer Engineering**

# K-Map Simplification for G3, G2, G1, Go



P:F-LTL\_UG/03/R1 2.4 DEL



# **Department of Computer Engineering**

| Logic | Diagram: |
|-------|----------|
|-------|----------|

## Design of 4-bit Gray to Binary code converter

|          |                | Gray code Input |                |                |                       | Binary code Output |                |                |
|----------|----------------|-----------------|----------------|----------------|-----------------------|--------------------|----------------|----------------|
| Dec.Equ. | G <sub>3</sub> | G <sub>2</sub>  | G <sub>1</sub> | G <sub>0</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub>     | B <sub>1</sub> | B <sub>0</sub> |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |
|          |                |                 |                |                |                       |                    |                |                |



# **Department of Computer Engineering**

|          | Gray code Input |                |                |                | Binary code Output    |                |                |                |
|----------|-----------------|----------------|----------------|----------------|-----------------------|----------------|----------------|----------------|
| Dec.Equ. | G <sub>3</sub>  | G <sub>2</sub> | G <sub>1</sub> | G <sub>0</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |
|          |                 |                |                |                |                       |                |                |                |

# K-Map Simplification for B3, B2, B1, Bo

P:F-LTL\_UG/03/R1 2.6 DEL



# **Department of Computer Engineering**

| Logic Diagram: |  |  |
|----------------|--|--|
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |

## **Design of BCD code to Excess-3Code converter**

|          | BCD code Input        |                |                | Excess-3 code Output |                       |                |                |    |
|----------|-----------------------|----------------|----------------|----------------------|-----------------------|----------------|----------------|----|
| Dec.Equ. | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub>       | <b>E</b> <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | Eo |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |



# **Department of Computer Engineering**

|          | BCD code Input        |                |                | Excess-3 code Output |                       |                |                |    |
|----------|-----------------------|----------------|----------------|----------------------|-----------------------|----------------|----------------|----|
| Dec.Equ. | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub>       | <b>E</b> <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | Eo |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |
|          |                       |                |                |                      |                       |                |                |    |

## K-Map Simplification for E3, E2, E1, E0



# **Department of Computer Engineering**

|       | _     |          |
|-------|-------|----------|
| Logic | 1)126 | ıramı    |
| LUGIC | Dias  | gi aiii. |

## **Design of Excess-3 code to BCD Code converter**

|          | E                     | Excess-3 code Input |                |    | BCD code Output       |                |                |                |
|----------|-----------------------|---------------------|----------------|----|-----------------------|----------------|----------------|----------------|
| Dec.Equ. | <b>E</b> <sub>3</sub> | E <sub>2</sub>      | E <sub>1</sub> | Eo | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |
|          |                       |                     |                |    |                       |                |                |                |



# **Department of Computer Engineering**

|          | Ex                    | Excess-3 code Input |                |                | BCD code Output       |                |                |                |
|----------|-----------------------|---------------------|----------------|----------------|-----------------------|----------------|----------------|----------------|
| Dec.Equ. | <b>E</b> <sub>3</sub> | E <sub>2</sub>      | E <sub>1</sub> | E <sub>0</sub> | <b>B</b> <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> |
|          |                       |                     |                |                |                       |                |                |                |
|          |                       |                     |                |                |                       |                |                |                |
|          |                       |                     |                |                |                       |                |                |                |
|          |                       |                     |                |                |                       |                |                |                |
|          |                       |                     |                |                |                       |                |                |                |
|          |                       |                     |                |                |                       |                |                |                |

| K-Map | Simplification | for B3, | B2, | B1, | Bo |
|-------|----------------|---------|-----|-----|----|
|-------|----------------|---------|-----|-----|----|

| Į |  |
|---|--|



# **Department of Computer Engineering**

| Logic Diagram: |  |
|----------------|--|
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |



## **Department of Computer Engineering**

## **Logic Gates / MSI Device required for Implementation:**

| Sr.No. | Title               | Name of the IC | Number of<br>Gates | IC Required |
|--------|---------------------|----------------|--------------------|-------------|
| 01     | Binary to Gray code |                |                    |             |
|        | Gray to Binary code |                |                    |             |
|        | BCD to Excess-3code |                |                    |             |
| 02     | Excess-3to BCD      |                |                    |             |

| CONCLUSION: |  |  |
|-------------|--|--|
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



#### **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 3 DATE:

TITLE : BCD ADDER/ 9'S COMPLEMENT CIRCUIT

**OBJECTIVE**:

1. Design and Implement BCD Adder circuit using IC-74LS83

2. Design and Implement 9's Complement circuit using IC-74LS83

#### **APPARATUS**

Digital-Board, GP-4 Patch-Cords, IC-74LS83, IC-74LS32, IC-74LS04/IC-74LS08 and Required Logic gates if any

#### THEORY:

IC 74LS83 is a 4-bit binary parallel adder. By using 74LS83 we can implement BCD adder. BCD means Binary coded Decimal. BCD numbers are valid from 0 to 9. For BCD adder when addition is below 9, carry is 0 result is valid BCD. When addition is more than 9 and carry is 0 as well as when addition is more than 15 and carry is 1 result of binary adder IC is Invalid BCD. We can convert invalid BCD to valid BCD by adding six. Max addition (9+9) result is 18 if carry input is 0 and 19 if carry input is 1. Thus for binary result greater than 9 six should be added to the result as a correction factor using combinational circuit.

74LS83 can also be used to implement the BCD subtractor. For BCD subtraction first we have to find 9's complements. To find 9's complements using IC-74LS83, first find 1's complement of a given number then add to 1010.





## **Department of Computer Engineering**

#### PIN Diagram:



#### PROCEDURE :

- 1. Make the connections as per the Logic circuit of 1 digit BCD adder using IC74LS83 and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 9's complement circuits using IC74LS83 and Verify its Truth Table.

P:F-LTL UG/03/R1 3.2 DEL



# **Department of Computer Engineering**

# Design of BCD Adder using IC-74LS83:

|          |    |           | SUM |    |                |
|----------|----|-----------|-----|----|----------------|
| Dec.Equ. | S4 | <b>S3</b> | S2  | S1 | Tens Place O/P |
| 0        | 0  | 0         | 0   | 0  |                |
| 1        | 0  | 0         | 0   | 1  |                |
| 2        | 0  | 0         | 1   | 0  |                |
| 3        | 0  | 0         | 1   | 1  |                |
| 4        | 0  | 1         | 0   | 0  |                |
| 5        | 0  | 1         | 0   | 1  |                |
| 6        | 0  | 1         | 1   | 0  |                |
| 7        | 0  | 1         | 1   | 1  |                |
| 8        | 1  | 0         | 0   | 0  |                |
| 9        | 1  | 0         | 0   | 1  |                |
| 10       | 1  | 0         | 1   | 0  |                |
| 11       | 1  | 1         | 0   | 1  |                |
| 12       | 1  | 1         | 0   | 0  |                |
| 13       | 1  | 1         | 0   | 1  |                |
| 14       | 1  | 1         | 1   | 0  |                |
| 15       | 1  | 1         | 1   | 1  |                |

## K-map Simplification:



# **Department of Computer Engineering**

| Logical Expression: |  |
|---------------------|--|
| Logic Diagram:      |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |



# **Department of Computer Engineering**

## Design of 9's complement circuit using IC-74LS83:

| Logic Diagram: |  |  |  |
|----------------|--|--|--|
|                |  |  |  |
|                |  |  |  |
|                |  |  |  |
|                |  |  |  |
|                |  |  |  |
|                |  |  |  |
|                |  |  |  |

## **Logic Gates / MSI Device required for Implementation:**

| Sr.No. | Title                     | Name of the IC | Number of Gates required | IC<br>Required |
|--------|---------------------------|----------------|--------------------------|----------------|
| 01     | BCD Adder Circuit         |                |                          |                |
| 02     | 9's complement<br>Circuit |                |                          |                |



# **Department of Computer Engineering**

| CONC | LUSION: |  |  |  |
|------|---------|--|--|--|
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |
|      |         |  |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark

# PICT RECHNOLOGY AND RESERVED TO SOME AND RESERVED T

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE-411043

## **Department of Computer Engineering**

CLASS: S.E.COMP SUBJECT:DEL

EXPT. NO.:4 DATE:

TITLE : MULTIPLEXER / DEMULTIPLEXER

**OBJECTIVE**:

- 1. Verification of Function table of IC-74LS153
- 2. Design and Implement 8:1 MUX using IC-74LS153 and verify its truth Table
- 3. Realization of the following Boolean expression using IC-74153 and verify its truth-Table

$$F(A,B,C,D) = \sum m($$

- 4. Verification of Function table of IC-74LS138
- 5. Realization of the following Boolean expression using IC-74138 and verify its truth-Table

$$F(A,B,C) = \sum m($$

#### APPARATUS :

Digital-Board, GP-4Patch-Cords, IC-74LS32, IC-74LS08 / IC-74LS04 / IC-74LS153/IC-741LS38 and Required Logic gates if any.

#### THEORY :

Multiplexer is a combinational logic device, which has many input & one output, this output can be selected according to select input. IC-74LS153 is Dual 4:1 MUX. It is a 16-pin dual in-line packaged IC, which has two enable pins (STROBE Active Low). We can design 8:1 MUX using cascading of Two 4:1 MUX. This is achieved with the help of enable / strobe inputs and multiplexer tree is designed. To implement 8:1 MUX we need



## **Department of Computer Engineering**

3 select lines and one output. Use dual 4:1 MUX for select lines 2 are common, use enable pin for  $3^{rd}$  select line. Connect the first strobe of first 4:1 MUX and the second strobe of second 4:1 MUX through one Inverter. This is  $3^{rd}$  select line only one 4:1 MUX will become active at one time. Connect outputs of 2 -MUX to OR get so that we get one output .

De-Multiplexer/Decoder is a combinational logic device, which has one input & many output, one output can be selected according to select input. IC-74LS138 is 3 to 8 Line Decoder/Demultiplexer. It is a 16-pin dual packaged IC, which has three enable pins (2-STROBE Active Low and one Active High). IC-74LS138 produces complementary output. i.e. the output of 74LS138 is Active Low. We can design any combinational circuits using IC-74LS138. DEMUX/Decoder performs reverse operation to that of Multiplexer

#### **PIN DIAGRAM:**



P:F-LTL UG/03/R1 4.2 DEL





## **Department of Computer Engineering**

#### **PROCEDURE:**

- 1. Make the connections as per the Pin diagram of IC-74LS153 and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 8:1 MUX and Verify its Truth Table
- 3. Make the connections as per Logic circuit of the given function and Verify its Truth
  Table
- 4. Make the connections as per the pin diagram of IC-74LS138 and Verify its Truth Table
- 5. Make the connections as per the Logic circuit of given function and Verify its Truth
  Table

#### **Design of Multiplexer**

**Function Table: IC-74LS153** 

| Chip | Enable I/P | Select Input |         | ОИТРИТ        |               |
|------|------------|--------------|---------|---------------|---------------|
| 1E   | 2E         | S1(MSB)      | S0(LSB) | MUX-I<br>(1Y) | MUX-2<br>(2Y) |
| 0    | 0          | 0            | 0       |               |               |
| 0    | 0          | 0            | 1       |               |               |
| 0    | 0          | 1            | 0       |               |               |
| 0    | 0          | 1            | 1       |               |               |

### **Logical Expression:**

P:F-LTL UG/03/R1 4.3 DEL



# **Department of Computer Engineering**

## **Logic Diagram:**

# Design of 8:1 MUX.using IC-74LS153

## **Design Table:**

| <b>S2</b> (MSB) | S1 | SO(LSB) | OUTPUT (Y) |
|-----------------|----|---------|------------|
| 0               | 0  | 0       |            |
| 0               | 0  | 1       |            |
| 0               | 1  | 0       |            |
| 0               | 1  | 1       |            |
| 1               | 0  | 0       |            |
| 1               | 0  | 1       |            |
| 1               | 1  | 0       |            |
| 1               | 1  | 1       |            |



# **Department of Computer Engineering**

| Logical Expression: |  |
|---------------------|--|
| Logic Diagram:      |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |
|                     |  |



# **Department of Computer Engineering**

## Design of Realization of Boolean expression using IC-74LS153

 $F(A,B,C,D)=\Sigma($ 

#### (LSB Variable Reduction Method)

| Decimal Equ. | (s2) | B<br>(s1) | C<br>(so) | D(LSB) | OUTPUT<br>Y | Derived<br>Logic |
|--------------|------|-----------|-----------|--------|-------------|------------------|
| 0            | 0    | 0         | 0         | 0      |             |                  |
| 1            | 0    | 0         | 0         | 1      |             |                  |
| 2            | 0    | 0         | 1         | 0      |             |                  |
| 3            | 0    | 0         | 1         | 1      |             | -                |
| 4            | 0    | 1         | 0         | 0      |             |                  |
| 5            | 0    | 1         | 0         | 1      |             |                  |
| 6            | 0    | 1         | 1         | 0      |             |                  |
| 7            | 0    | 1         | 1         | 1      |             |                  |
| 8            | 1    | 0         | 0         | 0      |             |                  |
| 9            | 1    | 0         | 0         | 1      |             |                  |
| 10           | 1    | 0         | 1         | 0      |             |                  |
| 11           | 1    | 0         | 1         | 1      |             |                  |
| 12           | 1    | 1         | 0         | 0      |             |                  |
| 13           | 1    | 1         | 0         | 1      |             |                  |
| 14           | 1    | 1         | 1         | 0      |             |                  |
| 15           | 1    | 1         | 1         | 1      |             |                  |



# **Department of Computer Engineering**

| Logic Diagram: |  |
|----------------|--|
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |



# **Department of Computer Engineering**

## Design of Realization of Boolean expression using IC-74LS153

 $F(A,B,C,D)=\Sigma($ 

## (MSB Variable Reduction Method)

| Decimal Equ. | (s2) | <b>B</b> (s1) | C<br>(so) | D(LSB) | OUTPUT<br>Y | Derived<br>Logic |
|--------------|------|---------------|-----------|--------|-------------|------------------|
| 0            | 0    | 0             | 0         | 0      |             |                  |
| 1            | 0    | 0             | 0         | 1      |             |                  |
| 2            | 0    | 0             | 1         | 0      |             |                  |
| 3            | 0    | 0             | 1         | 1      |             |                  |
| 4            | 0    | 1             | 0         | 0      |             |                  |
| 5            | 0    | 1             | 0         | 1      |             |                  |
| 6            | 0    | 1             | 1         | 0      |             |                  |
| 7            | 0    | 1             | 1         | 1      |             |                  |
| 8            | 1    | 0             | 0         | 0      |             |                  |
| 9            | 1    | 0             | 0         | 1      |             |                  |
| 10           | 1    | 0             | 1         | 0      |             |                  |
| 11           | 1    | 0             | 1         | 1      |             |                  |
| 12           | 1    | 1             | 0         | 0      |             |                  |
| 13           | 1    | 1             | 0         | 1      |             |                  |
| 14           | 1    | 1             | 1         | 0      |             |                  |
| 15           | 1    | 1             | 1         | 1      |             |                  |



# **Department of Computer Engineering**

| Implementation Table: |
|-----------------------|
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
| Logio Dinggaya        |
| Logic Diagram:        |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |
|                       |

P:F-LTL\_UG/03/R1 4.9 DEL



#### **Design of Decoder**

**Function Table : IC-74LS138** 

| Chip | Enable         | Input          | Active Low Output |    |    |           |    |    |    |           |
|------|----------------|----------------|-------------------|----|----|-----------|----|----|----|-----------|
| G₃   | G <sub>2</sub> | G <sub>1</sub> | Y0                | Y1 | Y2 | <b>Y3</b> | Y4 | Y5 | Y6 | <b>Y7</b> |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |
| 1    | 0              | 0              |                   |    |    |           |    |    |    |           |

# **Logical Expression:**



| Logic Diagram: |  |
|----------------|--|
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |

# Design of Realization of Boolean expression using IC-74LS138

 $F(A,B,C,D)=\Sigma($ 

| Decimal Equ. | Α | В | С | OUTPUT<br>F(A,B,C) |
|--------------|---|---|---|--------------------|
| 0            | 0 | 0 | 0 |                    |
| 1            | 0 | 0 | 1 |                    |
| 2            | 0 | 1 | 0 |                    |
| 3            | 0 | 1 | 1 |                    |
| 4            | 1 | 0 | 0 |                    |
| 5            | 1 | 0 | 1 |                    |
| 6            | 1 | 1 | 0 |                    |
| 7            | 1 | 1 | 1 |                    |

# **Logical Expression:**



# **Department of Computer Engineering**

# Logic Gates / MSI Device required for Implementation:

| Sr.No. | Title                                                        | Name of the IC | Number of Gates required | IC Required |
|--------|--------------------------------------------------------------|----------------|--------------------------|-------------|
| 01     | Design of 8:1 MUX.                                           |                |                          |             |
| 02     | Realization of Boolean expression using LSB reduction method |                |                          |             |



# **Department of Computer Engineering**

|    | Realization of Boolean   |  |  |
|----|--------------------------|--|--|
| 03 | expression using MSB     |  |  |
|    | reduction method         |  |  |
|    |                          |  |  |
|    | Realization of Boolean   |  |  |
| 04 | expression using Decoder |  |  |
|    | IC                       |  |  |
|    |                          |  |  |

| CONCLUSION: |   |   |
|-------------|---|---|
|             |   |   |
|             |   |   |
|             |   |   |
|             |   |   |
|             | _ | _ |
|             |   |   |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark

# PICT POPULATION OF PRINCE \* COMPANY OF PRINCE

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE-411043

# **Department of Computer Engineering**

CLASS: S.E.COMP SUBJECT :DEL

EXPT. NO.:5 DATE:

TITLE : DIGITAL MAGNITUDE COMPARATOR CIRCUIT

**OBJECTIVE**:

- 1. Design and Implement 1-bit Digital magnitude comparator circuit using logic gates
- 2. Design and Implement 2-bit Digital magnitude comparator circuit using logic gates
- 3. Verification of function table of IC-74LS85
- 4. Design and Implement 5-bit Digital magnitude comparator circuit using IC-74LS85
- 5. Design and Implement 8-bit Digital magnitude comparator circuit using IC-74LS85

#### APPARATUS :

Digital-Board, GP-4Patch-Cords, IC-74LS86, IC-74LS32, IC-74LS08 / IC-74LS04/IC-74LS85 and Required Logic gates if any.

#### THEORY

Magnitude Comparator is a logical circuit, which compares two Signals A and B and generates three logical outputs, whether. A > B, A = B, or A < B IC 7485 is a high speed 4-bit Magnitude, Comparator which compares two 4-bit words. The A = B Input must be held high for proper compare operation. These 4-bit magnitude comparators perform comparison of Straight binary or BCD codes. Three fully-decoded decisions about two, 4-bit words (A, B) are made and are externally available at three outputs. These devices are fully expandable to any number of bits without external gates. Words of greater Words of greater length may be compared by connecting Comparators in cascade.



The A > B, A < B, and A = B outputs of a stage handling less-significant bits are connected to the Corresponding inputs of the next stage handling more-significant bits. The stage handling the least significant bits must have a High-leveL voltage applied to the A = B input The cascading path is Implemented with only a two-gate-level delay to reduce overall comparison times for long word

#### **PIN DIAGRAM:**



#### **PROCEDURE:**

- 1. Make the connections as per the Logic circuit of 1-bit Digital comparator circuit and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 1-bit Digital comparator circuit and

P:F-LTL\_UG/03/R1 5.2 DEL

# PICT DO PICT DO PLANT OF PUNE + MOTOR

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE-411043

# **Department of Computer Engineering**

Verify its Truth Table.

- 3. Make the connections as per the pin diagram of IC-74LS85 and Verify its Function Table
- 4. Make the connections as per the Logic circuit of 5-bit Digital comparator circuit and Verify its Function Table
- 5. Make the connections as per the Logic circuit of 8-bit Digital comparator circuit and Verify its Function Table

# Design of 1-bit Digital comparator Design-Table:

| I | nput | ОИТРИТ                                                |        |        |  |
|---|------|-------------------------------------------------------|--------|--------|--|
| A | В    | Y1=A <b< th=""><th>Y2=A=B</th><th>Y3=A&gt;B</th></b<> | Y2=A=B | Y3=A>B |  |
| 0 | 0    |                                                       |        |        |  |
| 0 | 1    |                                                       |        |        |  |
| 1 | 0    |                                                       |        |        |  |
| 1 | 1    |                                                       |        |        |  |

#### K-Map Simplification for Y1=A<B, Y2=A=B, Y3=A>B

P:F-LTL\_UG/03/R1 5.3 DEL



# **Department of Computer Engineering**

| Logic Diagram: |  |  |
|----------------|--|--|
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |
|                |  |  |

P:F-LTL\_UG/03/R1 5.4 DEL



# Design of 2-bit Digital comparator Design-Table:

| Dec.<br>Equ. |    |    | Input |    | OUTPUT                                                |        |        |
|--------------|----|----|-------|----|-------------------------------------------------------|--------|--------|
| -•-          | A1 | A0 | B1    | ВО | Y1=A <b< td=""><td>Y2=A=B</td><td>Y3=A&gt;B</td></b<> | Y2=A=B | Y3=A>B |
|              |    |    |       |    |                                                       |        |        |
| 0            | 0  | 0  | 0     | 0  |                                                       |        |        |
| 1            | 0  | 0  | 0     | 1  |                                                       |        |        |
| 2            | 0  | 0  | 1     | 0  |                                                       |        |        |
| 3            | 0  | 0  | 1     | 1  |                                                       |        |        |
| 4            | 0  | 1  | 0     | 0  |                                                       |        |        |
| 5            | 0  | 1  | 0     | 1  |                                                       |        |        |
| 6            | 0  | 1  | 1     | 0  |                                                       |        |        |
| 7            | 0  | 1  | 1     | 1  |                                                       |        |        |
| 8            | 1  | 0  | 0     | 0  |                                                       |        |        |
| 9            | 1  | 0  | 0     | 1  |                                                       |        |        |
| 10           | 1  | 0  | 1     | 0  |                                                       |        |        |
| 11           | 1  | 0  | 1     | 1  |                                                       |        |        |
| 12           | 1  | 1  | 0     | 0  |                                                       |        |        |
| 13           | 1  | 1  | 0     | 1  |                                                       |        |        |
| 14           | 1  | 1  | 1     | 0  |                                                       |        |        |
| 15           | 1  | 1  | 1     | 1  |                                                       |        |        |



# **Department of Computer Engineering**

# K-Map Simplification for Y1=A<B, Y2=A=B, Y3=A>B



P:F-LTL\_UG/03/R1 5.6 DEL



# **Department of Computer Engineering**

| Logic Diagram: |  |
|----------------|--|
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |
|                |  |



# **Department of Computer Engineering**

# Design using IC-74LS85

| Verification of Function Table:IC-74LS85 |
|------------------------------------------|
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |
|                                          |



# **Department of Computer Engineering**

# Design of 5-bit Digital comparator using IC-74LS86

| Design of 8 | -bit Digital compa | rator using IC-74LS | 885 |  |
|-------------|--------------------|---------------------|-----|--|
| Design of 8 | -bit Digital compa | rator using IC-74LS | 885 |  |
| Design of 8 | -bit Digital compa | rator using IC-74LS | 885 |  |
| Design of 8 | -bit Digital compa | rator using IC-74LS | 885 |  |
| Design of 8 | -bit Digital compa | rator using IC-74LS | 885 |  |

P:F-LTL\_UG/03/R1 5.9 DEL



# **Department of Computer Engineering**

#### Logic Gates / MSI Device required for Implementation:

| Sr.No. | Title                             | Name of the IC | Number of Gates required | IC<br>Required |
|--------|-----------------------------------|----------------|--------------------------|----------------|
| 01     | 1-bit compartor using logic gates |                |                          |                |
| 02     | 2-bit compartor using logic gates |                |                          |                |
| 03     | 5-bit comparator                  |                |                          |                |
| 04     | 8-bit comparator                  |                |                          |                |

| CONCLUSION: |  |  |
|-------------|--|--|
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH  $4^{th}$  Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



#### **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 6 DATE:

TITLE: RIPPLE COUNTER CIRCUIT

**OBJECTIVE**:

**1.** Design and Implement 3-bit Asynchronous (Ripple) UP Counter circuit using IC-74LS76

Draw Timing Diagram.

2. Design and Implement 3-bit Asynchronous (Ripple) DOWN Counter circuit using IC-74LS76

Draw Timing Diagram.

**3.** Design and Implement MOD-N Asynchronous (Ripple ) UP Counter circuit using IC-74LS76

Draw Timing Diagram.

#### **APPARATUS**

Digital-Board, GP-4 Patch-Cords, IC-74LS76, IC-74LS32, IC-74LS04/IC-74LS08 and Required Logic gates if any

#### THEORY :

Counter is a Sequential Logic device which can be use to count the number of pulses given to the circuit. Counter can be classified into two category one is Synchronous and other is Asynchronous (Ripple) In case of Asynchronous counter output of first flip-flop goes to the clock of next and so on, and input of all flip-flop is connected to VCC for IC-



74LS76.

All set and reset pin is connected to VCC. Asynchronous counter is easy to design as compared to Synchronous Counter. Synchronous Counter is faster than Asynchronous Counter. IC-74LS76 is Dual M/S-JK filp-flop, which means in one IC there are two M/S-JK filp-flop are contained.

#### PIN Diagram:



#### PROCEDURE :

- 1. Make the connections as per the Logic circuit of 3-bit Ripple UP Counter circuit using IC-74LS76 and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 3-bit Ripple DOWN Counter circuit using IC-74LS76 and Verify its Truth Table.
- 3. Make the connections as per the Logic circuit of MOD-N Ripple UP Counter circuit using IC-74LS76 and Verify its Truth Table.

P:F-LTL UG/03/R1 6.2



# **Department of Computer Engineering**

# **Design of 3- bit Asynchronous UP- Counter**

| Logic | <b>Diagram:</b> |
|-------|-----------------|
|-------|-----------------|

#### **Observation Table:**

|             |    | Output |            |  |
|-------------|----|--------|------------|--|
| CLOCK PULSE | QΑ | Qв     | <b>Q</b> c |  |
| 0           | 0  | 0      | 0          |  |
| 1           | 0  | 0      | 1          |  |
| 2           | 0  | 1      | 0          |  |
| 3           | 0  | 1      | 1          |  |
| 4           | 1  | 0      | 0          |  |
| 5           | 1  | 0      | 1          |  |
| 6           | 1  | 1      | 0          |  |
| 7           | 1  | 1      | 1          |  |



# **Design of 3- bit Asynchronous DOWN- Counter**

| -           | - |      |     |   |
|-------------|---|------|-----|---|
| $I \land a$ | - | 1713 | ara | m |
| Log         |   | via  | ula |   |
| 5           |   |      | . 9 |   |

#### **Observation Table:**

|             | Output |    |                  |
|-------------|--------|----|------------------|
| CLOCK PULSE | QA     | Qв | $\mathbf{Q}_{C}$ |
| 0           | 1      | 1  | 1                |
| 1           | 1      | 1  | 0                |
| 2           | 1      | 0  | 1                |
| 3           | 1      | 0  | 0                |
| 4           | 0      | 1  | 1                |
| 5           | 0      | 1  | 0                |
| 6           | 0      | 0  | 1                |
| 7           | 0      | 0  | 0                |



# Design of ( MOD - N = )Asynchronous UP-Counter

| Dec.Equ. | оит | PUT | I  | RESET<br>LOGIC |
|----------|-----|-----|----|----------------|
|          | QA  | Qв  | Qc | Y              |
| 0        | 0   | 0   | 0  |                |
| 1        | 0   | 0   | 1  |                |
| 2        | 0   | 1   | 0  |                |
| 3        | 0   | 1   | 1  |                |
| 4        | 1   | 0   | 0  |                |
| 5        | 1   | 0   | 1  |                |
| 6        | 1   | 1   | 0  |                |
| 7        | 1   | 1   | 1  | ·              |

#### **K-MAP for RESET LOGIC**

#### **Logic Diagram:**



# **Department of Computer Engineering**

# **Logic Gates / MSI Device required for Implementation:**

| Sr.No. | Title                        | Name of the IC | Number of Gates required | IC<br>Required |
|--------|------------------------------|----------------|--------------------------|----------------|
| 01     | 3-bit Ripple Up<br>Counter   |                |                          |                |
| 02     | 3-bit Ripple DOWN<br>Counter |                |                          |                |
| 03     | (MOD-N= )<br>UP -Counter     |                |                          |                |

| CONCLUSION: |  |
|-------------|--|
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4<sup>th</sup> Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



#### **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 7

TITLE : UP/DOWN COUNTER CIRCUIT

**OBJECTIVE**:

**1.** Design and Implement 3-bit Asynchronous (Ripple) UP/DOWN –Counter using Mode control switch (Use-IC-74LS76) and verify its truth-table.

Draw Timing diagram

When M=0: Circuit perform UP -Counting operation

When M=1: Circuit perform DOWN -Counting operation

**2.** Design and Implement 3-bit Synchronous UP/DOWN –Counter using Mode control switch (Use-IC-74LS76) and verify its truth-table.

Draw Timing diagram

When M=0: Circuit performs UP -Counting operation

When M=1: Circuit performs DOWN -Counting operation

**3.** Design and Implement MOD-N Counter circuit using IC-74LS90 and IC-74LS191 Draw Timing Diagram.

#### APPARATUS :

Digital-Board, GP-4 Patch-Cords, IC-74LS76, IC-74LS90, IC-74LS191, IC-74LS32, IC-74LS04/IC-74LS08 and Required Logic gates if any

P:F-LTL UG/03/R1 7.1 DEL



#### **Department of Computer Engineering**

#### THEORY

Counter is a Sequential Logic device which can be use to count the number of pulses given to the circuit. Counter can be classified into two category one is Synchronous and other is Asynchronous (Ripple) In case of Asynchronous counter output of first flip-flop goes to the clock of next and so on, and input of all flip-flop is connected to VCC for IC-74LS76.

All set and reset pin is connected to VCC. Asynchronous counter is easy to design as compared to Synchronous Counter. Synchronous Counter is faster than Asynchronous Counter. IC-74LS76 is Dual M/S-JK filp-flop, which means in one IC there are two M/S-JK filp-flop are contained.

IC -7490 is called as a 4-bit MS-JK Flip-flop decade (BCD) Ripple counter. It contains 4 -master slave flip flops internally connected to provide MOD-2 i.e. divide by 2 and MOD-5 i.e. divide by 5 counter.MOD-2 and Mod-5 counters can be used independently or in cascading. Each Counter has a separate clock input to initiate state changes of the counter on the high to low clock transition. Since the o/p from the divide by 2 section is not internally connected to the succeeding stages. The device may be operated in various counting modes. In a BCD counter the CP1 input must be externally connected to Q0 output. The CP0 input receives the incoming count producing a BCD count sequence.

It is also provided with additional gating to provide a divide by 2 counter and binary counter for which the count cycle length is divide by 5. The device may be operated in various counting modes.

There are 2 reset inputs R0 (1) and R0 (2) both of which need to be connected to the 'logic 1' for clearing all flip flops. Two set inputs Rg(1) and Rg(2) when

P:F-LTL UG/03/R1 7.2 DEL



connected to logic are used for setting counter to 1001 (BCD 9).IC74191 is 4-bit binary parallel presettable Programmable UP/DOWN synchronous counter. It contains 4 master slave J-K flip flops with internal gating and steering logic to provide asynchronous reset and synchronous count up/down operations; its asynchronous parallel capability permits the counter to be preset to any desire number. D0 to D3 are the parallel data inputs. Information present on the parallel data inputs D0 to D3 is loaded into the counter and appears on the output when the load **PL** input is low this operation is overrides the counting function .counting is inhabited by the high level on the enable CE input, when CE input is low internal state changes are initiated synchronously by the low to high transitions of the clock inputs the up/down input signal determines the direction of input.

#### PIN Diagram:



P:F-LTL UG/03/R1 7.3 DEL





#### PROCEDURE:

- 1. Make the connections as per the Logic circuit of 3-bit Asynchronous UP/ DOWN Counter circuit using IC-74LS76 and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of 3-bit Synchronous UP/ DOWN Counter circuit using IC-74LS76 and Verify its Truth Table.
- 3. Make the connections as per the Logic circuit of MOD-N Counter circuit using IC-74LS90 /IC-74LS191 and Verify its Truth Table.

P:F-LTL UG/03/R1 7.4 DEL



# **Department of Computer Engineering**

# Design of 3-bit (Ripple) UP/DOWN-Counter Using Mode control S/W

| Dec.<br>Equ. | M | Q | Qbar | Derived<br>Logic<br>(Y) |
|--------------|---|---|------|-------------------------|
|              | 0 | 0 | 1    |                         |
|              | 0 | 1 | 0    |                         |
|              | 1 | 0 | 1    |                         |
|              | 1 | 1 | 0    |                         |

**K-MAP for Derived Logic** 

#### Logic diagram:

P:F-LTL\_UG/03/R1 7.5 DEL



#### **Observation Table:**

| CLOCK PULSE           | Mode control (M) | Output           |                          |                     |  |  |
|-----------------------|------------------|------------------|--------------------------|---------------------|--|--|
| CLOCK POLSE           | Mode Control (M) | QA               | Qв                       | <b>Q</b> c          |  |  |
| 0                     | 0                | 0                | 0                        | 0                   |  |  |
| 1                     | 0                | 0                | 0                        | 1                   |  |  |
| 2                     | 0                | 0                | 1                        | 0                   |  |  |
| 3                     | 0                | 0                | 1                        | 1                   |  |  |
| 4                     | 0                | 1                | 0                        | 0                   |  |  |
| 5                     | 0                | 1                | 0                        | 1                   |  |  |
| 6                     | 0                | 1                | 1                        | 0                   |  |  |
| 7                     | 0                | 1                | 1                        | 1                   |  |  |
|                       |                  |                  |                          |                     |  |  |
|                       |                  |                  | Output                   | <u> </u>            |  |  |
| CLOCK PULSE           | Mode control (M) | <b>Q</b> A       | Output<br>Q <sub>B</sub> | Qc                  |  |  |
| CLOCK PULSE           | Mode control (M) | Q <sub>A</sub>   |                          | <b>Q</b> c <b>1</b> |  |  |
|                       |                  |                  | Qв                       |                     |  |  |
| 0                     | 1                | 1                | Q <sub>B</sub>           | 1                   |  |  |
| 0                     | 1                | 1                | Q <sub>B</sub> 1         | 0                   |  |  |
| 0<br>1<br>2           | 1<br>1<br>1      | 1<br>1<br>1      | Q <sub>B</sub> 1 1 0     | 1<br>0<br>1         |  |  |
| 0<br>1<br>2<br>3      | 1<br>1<br>1      | 1<br>1<br>1      | Q <sub>B</sub> 1 1 0 0   | 1<br>0<br>1<br>0    |  |  |
| 0<br>1<br>2<br>3<br>4 | 1<br>1<br>1<br>1 | 1<br>1<br>1<br>1 | Q <sub>B</sub> 1 1 0 0 1 | 1<br>0<br>1<br>0    |  |  |



# Design of 3-bit Synchronous UP/DOWN-Counter Using Mode control Input (Switch)

|   | PRE | SENT | STATE      | NEX              | XT ST                       | ATE             |                |    | IN             | PUT            |    |    |
|---|-----|------|------------|------------------|-----------------------------|-----------------|----------------|----|----------------|----------------|----|----|
| М | QA  | Qв   | <b>Q</b> c | Q <sub>A</sub> + | Q <sub>B</sub> <sup>+</sup> | Qc <sup>+</sup> | J <sub>A</sub> | KA | J <sub>в</sub> | K <sub>B</sub> | Jc | Kc |
| 0 | 0   | 0    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 0   | 0    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 0   | 1    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 0   | 1    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 1   | 0    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 1   | 0    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 1   | 1    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 0 | 1   | 1    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 1   | 1    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 1   | 1    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 1   | 0    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 1   | 0    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 0   | 1    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 0   | 1    | 0          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 0   | 0    | 1          |                  |                             |                 |                |    |                |                |    |    |
| 1 | 0   | 0    | 0          |                  |                             |                 |                |    |                |                |    |    |

P:F-LTL\_UG/03/R1 7.7 DEL



# **Department of Computer Engineering**

# K-Map Simplification for $J_A\,,\,K_A\,,\,J_B\,,\,K_B\,,\,J_C\,,\,K_C$



P:F-LTL\_UG/03/R1 7.8 DEL



# **Department of Computer Engineering**

| Logic Diagram:                                                                       |                    |
|--------------------------------------------------------------------------------------|--------------------|
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
|                                                                                      |                    |
| Design of MOD-2 / MOD-5 /MOD-10/MOD-20 Cou<br>Logic Diagram: (MOD-2 / MOD-5 Counter) | nter using IC-7490 |
|                                                                                      | nter using IC-7490 |

P:F-LTL\_UG/03/R1 7.9 DEL



# **Department of Computer Engineering**





# **Observation Table: Decade Counter**

| CLOCK DILL CE | Output                |                |                |                |  |  |  |
|---------------|-----------------------|----------------|----------------|----------------|--|--|--|
| CLOCK PULSE   | <b>Q</b> <sub>3</sub> | $\mathbf{Q}_2$ | Q <sub>1</sub> | Q <sub>0</sub> |  |  |  |
| 0             | 0                     | 0              | 0              | 0              |  |  |  |
| 1             | 0                     | 0              | 0              | 1              |  |  |  |
| 2             | 0                     | 0              | 1              | 0              |  |  |  |
| 3             | 0                     | 0              | 1              | 1              |  |  |  |
| 4             | 0                     | 1              | 0              | 0              |  |  |  |
| 5             | 0                     | 1              | 0              | 1              |  |  |  |
| 6             | 0                     | 1              | 1              | 0              |  |  |  |
| 7             | 0                     | 1              | 1              | 1              |  |  |  |
| 8             | 1                     | 0              | 0              | 0              |  |  |  |
| 9             | 1                     | 0              | 0              | 1              |  |  |  |

# **Design of MOD-7 Counter using IC-7490**

| Dec.Equ. | OU.                   | TPUT           | RESET<br>LOGIC |                  |   |
|----------|-----------------------|----------------|----------------|------------------|---|
| Deciequi | <b>Q</b> <sub>3</sub> | Q <sub>2</sub> | Q <sub>1</sub> | $\mathbf{Q}_{0}$ | Y |
| 0        | 0                     | 0              | 0              | 0                |   |
| 1        | 0                     | 0              | 0              | 1                |   |
| 2        | 0                     | 0              | 1              | 0                |   |
| 3        | 0                     | 0              | 1              | 1                |   |
| 4        | 0                     | 1              | 0              | 0                |   |
| 5        | 0                     | 1              | 0              | 1                |   |
| 6        | 0                     | 1              | 1              | 0                |   |
| 7        | 0                     | 1              | 1              | 1                |   |
| 8        | 1                     | 0              | 0              | 0                |   |
| 9        | 1                     | 0              | 0              | 1                |   |

# K-Map for Reset Logic



**Logic Diagram: (MOD-7 Counter)** 

Design of 4-bit UP and DOWN /Programmable MOD-N Counter using IC-74191

**Function Table: IC-74191** 

| PL | CE | CLK   | Up/DOWN  | D              | ata 1 | [npu  | t     |                       | Out            | tput           |                  | Mode of          |  |    |   |  |                  |
|----|----|-------|----------|----------------|-------|-------|-------|-----------------------|----------------|----------------|------------------|------------------|--|----|---|--|------------------|
|    | CL | CLK   | Op/ DOWN | D <sub>3</sub> | $D_2$ | $D_1$ | $D_0$ | <b>Q</b> <sub>3</sub> | $\mathbf{Q}_2$ | Q <sub>1</sub> | $\mathbf{Q}_{0}$ | Operation        |  |    |   |  |                  |
| 0  | ×  | ×     | ×        | 1              | 0     | 0     | 0     | 1                     | 0              | 0              | 0                | Parallel<br>Load |  |    |   |  |                  |
|    |    |       |          |                |       |       |       | 0                     | 0              | 0              | 0                | 11-0             |  |    |   |  |                  |
| 1  | 0  | 1     | 0        | -              | -     | -     | -     |                       | То             |                | Up               |                  |  |    |   |  |                  |
|    |    |       |          |                |       |       |       | 1                     | 1              | 1              | 1                | Counting         |  |    |   |  |                  |
|    |    |       |          |                |       |       |       | 1                     | 1              | 1              | 1                | Down             |  |    |   |  |                  |
| 1  | 0  | 0 1 1 |          | -              | -   - | -     | -     | -                     | -   -          | -   -          | -   -   -        | -   -            |  | To | ) |  | Down<br>Counting |
|    |    |       |          |                |       |       | 0     | 0                     | 0              | 0              | Counting         |                  |  |    |   |  |                  |



# **Department of Computer Engineering**

# Logic Diagram: (4-bit UP Counter) **Logic Diagram: (4-bit Down Counter)**



# **Department of Computer Engineering**

# Logic Diagram : (4-bit Presettable Programmable MOD-N UP/Down Counter)

# Logic Gates / MSI Device required for Implementation:

| Sr.No. | Title                                | Name of the IC | Number of Gates required | IC<br>Required |
|--------|--------------------------------------|----------------|--------------------------|----------------|
| 01     | 3-bit Ripple<br>UP/DOWN Counter      |                |                          |                |
| 02     | 3-bit Synchronous<br>UP/DOWN Counter |                |                          |                |



# **Department of Computer Engineering**

| 03 | MOD-02/05/10<br>Counter                         |  |  |
|----|-------------------------------------------------|--|--|
| 04 | MOD-20 Counter                                  |  |  |
| 05 | MOD-07 Counter                                  |  |  |
| 06 | 4-Bit UP/DOWN<br>Counter                        |  |  |
| 07 | MOD-N<br>Presettable<br>Programmable<br>Counter |  |  |

| CONCLUSION: |  |  |
|-------------|--|--|
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH  $4^{th}$  Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark

# PICT PUNE \* JOHN P

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE -411043

#### **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 8 DATE:

TITLE : SEQUENCE GENERATOR CIRCUIT

**OBJECTIVE**:

**1.** Design and Implement the following Sequence generator circuit using IC-74LS76 and verify its truth-table.

Sequence: ( )

#### APPARATUS :

Digital-Board, GP-4 Patch-Cords, IC-74LS76, IC-74LS32, IC-74LS04/IC-74LS08 and Required Logic gates if any

#### THEORY:

Sequence Generator is a Sequential Logic circuits which can be use to generate the Pre-determined sequence. Sequence Generator is classified into two categories: Sequential Sequence Generator & Non-Sequential Sequence Generator. Ring Counter can be constructed using IC-74LS76.In case of Ring Counter output of last Flip-flop is connected to the  $J_A$  input of First Flip-Flop and complementary output of Last Flip-Flop is connected to  $K_A$  Input of First Flip-Flop. Output of first flip-flop ( $Q_A \& Q_A$ ) is connected to the inputs of second flip-flop ( $J_B \& K_B$ ) and so on. And connect set & reset pin to Vcc.

P:F-LTL UG/03/R1 8.1



# **Department of Computer Engineering**

#### PIN Diagram:



#### PROCEDURE :

1. Make the connections as per the Logic circuit of Sequence generator circuit using IC-74LS76 and Verify its Truth Table.

# Design of Sequence Generator circuits with Lockout condition

| Dec. | PRES | ENT S | TATE       | NEX                         | NEXT STATE                  |                         |                | INPUT          |                |    |    |    |
|------|------|-------|------------|-----------------------------|-----------------------------|-------------------------|----------------|----------------|----------------|----|----|----|
| Equ. | QA   | Qв    | <b>Q</b> c | Q <sub>A</sub> <sup>+</sup> | Q <sub>B</sub> <sup>+</sup> | <b>Q</b> c <sup>+</sup> | J <sub>A</sub> | K <sub>A</sub> | J <sub>B</sub> | Кв | Jc | Kc |
|      |      |       |            |                             |                             |                         |                |                |                |    |    |    |
|      |      |       |            |                             |                             |                         |                |                |                |    |    |    |
|      |      |       |            |                             |                             |                         |                |                |                |    |    |    |
|      |      |       |            |                             |                             |                         |                |                |                |    |    |    |

P:F-LTL UG/03/R1 8.2 DEL



# **Department of Computer Engineering**

# K-Map Simplification for $J_A$ , $K_A$ , $J_B$ , $K_B$ , $J_C$ , $K_C$



P:F-LTL\_UG/03/R1 8.3 DEL



# **Department of Computer Engineering**

| Logic | diagram: |  |  |  |
|-------|----------|--|--|--|
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |
|       |          |  |  |  |

# **Design of Sequence Generator without Lockout Condition**

| Dec.         | Dec. PRESENT STATE |                |            | NEX                         | NEXT STATE                  |                 |                | INPUT |                |                |    |    |
|--------------|--------------------|----------------|------------|-----------------------------|-----------------------------|-----------------|----------------|-------|----------------|----------------|----|----|
| Dec.<br>Equ. | QA                 | Q <sub>B</sub> | <b>Q</b> c | Q <sub>A</sub> <sup>+</sup> | Q <sub>B</sub> <sup>+</sup> | Qc <sup>+</sup> | J <sub>A</sub> | KA    | J <sub>B</sub> | K <sub>B</sub> | Jc | Kc |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |
|              |                    |                |            |                             |                             |                 |                |       |                |                |    |    |



# **Department of Computer Engineering**

# K-Map Simplification for $J_A$ , $K_A$ , $J_B$ , $K_B$ , $J_C$ , $K_C$



P:F-LTL\_UG/03/R1 8.5 DEL



# **Department of Computer Engineering**

| Logic | Diagram: |
|-------|----------|
|-------|----------|

# **Logic Gates / MSI Device required for Implementation:**

| Sr.No. | Title                                     | Name of the IC | Number of Gates required | IC<br>Required |
|--------|-------------------------------------------|----------------|--------------------------|----------------|
| 01     | Sequence Generator with lockout condition |                |                          |                |
| 02     | Sequence Generator with lockout condition |                |                          |                |



# **Department of Computer Engineering**

| CONCLUSION | l <b>:</b> |  |  |
|------------|------------|--|--|
|            |            |  |  |
|            |            |  |  |
|            |            |  |  |
|            |            |  |  |
|            |            |  |  |
|            |            |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



# **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 9 DATE:

TITLE : PSEUDO RANDOM NUMBER GENERATOR CIRCUIT

**OBJECTIVE**:

**1.** Design and Implement the Pseudo Random number generator circuit using IC-74LS194 and verify its truth-table.(Use Left Shift)

2. Design and implement the Pseudo Random number generator circuit using IC-74LS76 and verify its truth-table(Use Right Shift)

#### **APPARATUS**

Digital-Board, GP-4 Patch-Cords, IC-74LS194, IC-74LS86

#### THEORY:

Register is a sequential logic device, which can be used to store the number of bits. Register whose internal bits can be shifted towards right and left is called as shift register. IC-74HC194 is a bi-directional universal shift register. This is called universal shift register because it performs all modes of operations of shift register.

# IC-74HC194 provides four different modes of operation:

1) Serial in Serial Out. (SISO) 2) Serial in Parallel out (SIPO)

3) Parallel In Serial out (PISO) 4) Parallel in Parallel out (PIPO)

IC-74HC194 can be used to implement pulse train generator, ring counter, twisted ring counter, Random number generator circuit etc.



# **Department of Computer Engineering**

# **PIN Diagram:**



#### PROCEDURE :

- 1. Make the connections as per the Logic circuit of Pseudo Random number generator circuit using Left shift and Verify its Truth Table.
- 2. Make the connections as per the Logic circuit of Pseudo Random number generator circuit using Right shift and Verify its Truth Table.

# Design of Pseudo Random Number Generator Circuit using Left Shift

|    | Out | put | t Decimal Equiva      |  |  |  |  |
|----|-----|-----|-----------------------|--|--|--|--|
| QΑ | Qв  | Qc  | <b>Q</b> <sub>D</sub> |  |  |  |  |
|    |     |     |                       |  |  |  |  |
|    |     |     |                       |  |  |  |  |
|    |     |     |                       |  |  |  |  |
|    |     |     |                       |  |  |  |  |
|    |     |     |                       |  |  |  |  |

P:F-LTL\_UG/03/R1 9.2 DEL



# **Department of Computer Engineering**

|     | -   |     |     |    |
|-----|-----|-----|-----|----|
| Log | IIC | aia | agr | am |

P:F-LTL\_UG/03/R1 9.3 DEL



# **Department of Computer Engineering**

# Design of Pseudo Random Number Generator Circuit using Right Shift

|    | Decimal |    |                  |            |
|----|---------|----|------------------|------------|
| QA | Qв      | Qc | $\mathbf{Q}_{D}$ | Equivalent |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |
|    |         |    |                  |            |

P:F-LTL\_UG/03/R1 9.4 DEL



# **Department of Computer Engineering**

| <b>Logic Gates</b> | / MSI | <b>Device</b> | required | for   | Imple | ementati | on: |
|--------------------|-------|---------------|----------|-------|-------|----------|-----|
|                    | ,     |               |          | . • . |       |          | •   |

| Sr.No. | Title                                                                   | Name of the IC | Number of<br>Gates<br>required | IC<br>Required |
|--------|-------------------------------------------------------------------------|----------------|--------------------------------|----------------|
| 01     | Pseudo Random Number<br>generator circuit using<br>Left and Right shift |                |                                |                |



# **Department of Computer Engineering**

# CONCLUSION:

# **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark

# PICT PICT PUNE \* POWE \*

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE -411043

# **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 10 DATE:

TITLE : ALGORITHMIC STATE MACHINE

**OBJECTIVE**:

 Design and Implement waveform generator circuit using ASM based Multiplexer controller method

#### **APPARATUS**

Digital-Board, GP-4Patch-Cords, IC-74LS74, IC74153,IC-74LS32, IC-74LS08,IC-74LS04 and Required Logic gates if any.

#### THEORY

- 1. ASM means algorithmic state machine.
- 2. It is a type of flowchart that can be used to represent the state transitions and generated outputs for finite state machine(FSM)
- 3. ASM charts are similar to traditional flowcharts.
- 4. Unlike a traditional flowchart, this includes timing information. This chart specifies that the FSM flows from one state to another only after each active clock edge.

Basic elements used in ASM Chart:

- 1. State Box
- 2. Decision Box
- 3. Conditional output Box



# **Department of Computer Engineering**

These are shown in the figure given below:



P:F-LTL\_UG/03/R1 10.2 DEL



# **Department of Computer Engineering**

#### State Box:

A rectangle represents a state of the FSM.It is equivalent to node in the state diagram or row in the state table. The name of the state should be indicated outside the box in left top corner. Moore types of outputs are listed inside the box.

#### **Decision Box:**

A diamond indicates that the stated condition expression has to be tested and an exit path has to be chosen accordingly. The condition expression Consists of one or many inputs.

#### **Conditional output Box:**

The oval denotes the output signals that are of Mealy type. These output depend on the values of state variables and the Inputs of FSM. The condition that determines whether such outputs are generated is specified in a decision box

#### Significance:

It is an aid to design the complex circuits.ASM charts are used to describe complex circuits that include one or more FSM's and another circuitry such as registers, counters, adders, multipliers etc.

#### **ASM Blocks:**

- 1. It is a structure which consists of single state box and any decision and conditional output boxes that the state box may be connected to.
- 2. It has one entry path and any number of exit paths.
- 3. Each block describes the state of the system during the interval of one clock pulse.

#### PROCEDURE :

1. Make the connections as per the Logic circuit of waveform generator circuit using and Verify its functionality.

P:F-LTL\_UG/03/R1 10.3 DEL



# **Department of Computer Engineering**

# Design of Waveform generator using multiplexer controller method

| Timing Diagram: |  |  |
|-----------------|--|--|
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |
|                 |  |  |

- 1. Waveform generator has 4 states i.e. 00,01,10,11.
- 2. In the waveform generator, circuit always goes to next state irrespective of values of X1 and X2.
- 3. Output of each state is observed according to the input combinations X1X2.



# **Department of Computer Engineering**

| OF PUNE * HOLD | Department of Computer Engineering |
|----------------|------------------------------------|
| ASM Chart:     |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |
|                |                                    |



# **Department of Computer Engineering**

# **State Transition Table:**

| Dec.<br>Equ. | PRES | SENT | Ext.                                | I/Ps                                |                                                  | XT<br>ATE                                        |    | JX.<br>PUT | Final<br>O/P |
|--------------|------|------|-------------------------------------|-------------------------------------|--------------------------------------------------|--------------------------------------------------|----|------------|--------------|
|              | X1   | X2   | (S <sub>1</sub> )<br>Q <sub>A</sub> | (S <sub>0</sub> )<br>Q <sub>B</sub> | (D <sub>A</sub> )<br>Q <sub>A</sub> <sup>+</sup> | (D <sub>B</sub> )<br>Q <sub>B</sub> <sup>+</sup> | M1 | M2         | Z            |
| 0            | 0    | 0    | 0                                   | 0                                   |                                                  |                                                  |    |            |              |
| 1            | 0    | 0    | 0                                   | 1                                   |                                                  |                                                  |    |            |              |
| 2            | 0    | 0    | 1                                   | 0                                   |                                                  |                                                  |    |            |              |
| 3            | 0    | 0    | 1                                   | 1                                   |                                                  |                                                  |    |            |              |
| 4            | 0    | 1    | 0                                   | 0                                   |                                                  |                                                  |    |            |              |
| 5            | 0    | 1    | 0                                   | 1                                   |                                                  |                                                  |    |            |              |
| 6            | 0    | 1    | 1                                   | 0                                   |                                                  |                                                  |    |            |              |
| 7            | 0    | 1    | 1                                   | 1                                   |                                                  |                                                  |    |            |              |
| 8            | 1    | 0    | 0                                   | 0                                   |                                                  |                                                  |    |            |              |
| 9            | 1    | 0    | 0                                   | 1                                   |                                                  |                                                  |    |            |              |
| 10           | 1    | 0    | 1                                   | 0                                   |                                                  |                                                  |    |            |              |
| 11           | 1    | 0    | 1                                   | 1                                   |                                                  |                                                  |    |            |              |
| 12           | 1    | 1    | 0                                   | 0                                   |                                                  |                                                  |    |            |              |
| 13           | 1    | 1    | 0                                   | 1                                   |                                                  |                                                  |    |            |              |
| 14           | 1    | 1    | 1                                   | 0                                   |                                                  |                                                  |    |            |              |
| 15           | 1    | 1    | 1                                   | 1                                   |                                                  |                                                  |    |            |              |

# K- Map Simplification for Z:



# **Department of Computer Engineering**

| * Pune * **    | • | 1 | 0 |  |
|----------------|---|---|---|--|
| Logic Diagram: |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |
|                |   |   |   |  |



# **Department of Computer Engineering**

# Logic gates/MSI Device required for Implementation

| Sr.No. | Title                                                              | Name of the IC | Number of<br>Gates<br>required | IC Required |
|--------|--------------------------------------------------------------------|----------------|--------------------------------|-------------|
| 01     | Waveform<br>Generator<br>Circuit using<br>Mux.controller<br>method |                |                                |             |

| CONCLUSION: |  |
|-------------|--|
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |
|             |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. D.Leach, Malvino, Saha, "Digital Principles and Applications", TMH

Subject teacher Sign with Date

Remark



# **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 11 DATE:

TITLE : COMBINATIONAL LOGIC DESIGN USING VHDL

**OBJECTIVE**:

1. Design and simulation of 4:1 Multiplexer circuit using all modeling style

2. Design and simulation of Full adder circuit using all modeling style

**SOFTWARE**: Modelsim version 6.5

#### THEORY:

VHDL is very high speed integrated circuit hardware description language. It is a widely used language that describes the behavior of a digital system. The language has constructs that enable to express the concurrent or the sequential behavior of digital systems with or without timing.

#### Features of VHDL:

- 1. VHDL can be used at different complexity levels from single logic gate to complete system in the same simulation environment.
- 2. VHDL supports flexible design methodologies like top-down, bottom-up or mixed.
- 3. It supports both synchronous and asynchronous timing models.

VHDL code is composed of at least 3 fundamental sections:

- 1. Library declarations
- 2. Entity
- 3. Architecture



# **Department of Computer Engineering**

**Library Declaration**: It is a collection of commonly used codes which can be shared by other designs as well. The code is usually written in the form of functions, procedures or components which are placed inside the packages and then compiled into the destination library.

Syntax: Library library\_name;

Use library\_name. package\_name.package ports;

Three following libraries are used:

IEEE, Standard and work.

As standard and work libraries are included by default, library IEEE should be declared in a program.

The library, package and ports used and declared in the program are:

Librart IEEE;

Use IEEE.std logic 1164.all;

**Entity Declaration**: It is an interface between a design and the external environment. An entity gives the list and specifications of all the inputs and outputs in the design. A design may contain multiple entities and each entity has architecture.

Syntax: entity entity\_name is

Port( port\_name1: mode signal\_type;

Port\_name2: mode signal\_type);

End entity\_name;

**Architecture Declaration**: The architecture describes the underlying functionality or internal organization or operation of the entity. A single entity can have multiple architectures.

# **Department of Computer Engineering**

Every architecture has two parts- Declaration (optional) and code.

Syntax: architecture architecture\_name of entity\_name is

Declarations if any

Begin

-----

End architecture\_name;

#### **Object types:**

• Signal: It represents the circuit interconnections. It is used to pass the values in and out of the component or a circuit.

Syntax: signal signal\_name:signal\_type;

• Variable: It is used to represent the local information.

Syntax: variable variable\_name:variable\_type;

• Constant: It is used to assign default values.

Syntax: constant constant name:constant type:=value;

#### **Data types:**

- Bit: It is a two level logic assigned to a constant or variable.
- Bit\_vector(x downto 0): It represents 8-bit vector with leftmost bit as MSB.
- Bit vector(0 to x): It represents 8-bit vector with rightmost bit as MSB.

#### Types of modeling:

- Dataflow modeling
- Structural modeling
- Behavioral modeling
- Mixed modeling

# PICT TECHNOLOGY PICT TECHNOLOG

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE - 411043

# **Department of Computer Engineering**

#### **Data Flow Modeling:**

It uses set of concurrent assignment statements.

The data is viewed as flowing through the design from input to output.

Each of the statements can be activated when any of its input changes its value.

#### 4:1 multiplexer:

4 inputs: I0, I1, I2, I3

1 output: Y

2 select lines: S1, S0

The circuit can be described by the following equation:

Y = not (S1) . not (S0). I0 + not (S1). S0.I1 + S1.not(S0). I2 + S1. S0. I3

#### **Structural Modeling:**

A digital circuit can be described with the help of small modules where outputs are functions of the inputs.

In this modeling, set of interconnected components are used which can be used to create a very low level description of a circuit.

Components that build the circuit are declared and used in the architecture of the design.

# **Component declaration:**

It is a virtual design entity which needs to be declared in the architecture. The component is the basic circuit which builds the complete design.

Syntax: Component component\_name

Port(port\_name1:mode port\_type; Port\_name2:mode port\_type);

End component\_name;

Syntax for port map: Port map is used for mapping the intermediate signals.

Signal: entity\_name port map( variables to port map with)

# PICT DE PUNE \* HOS

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE - 411043

# **Department of Computer Engineering**

#### PROCEDURE

- Create a project in modelsim.
- Create a VHDL Source file.
- Library Declaration
- Entity Declaration
- Architecture Declaration
- Code writing using different modeling style
- End

| CONCLUSION: |  |  |  |
|-------------|--|--|--|
|             |  |  |  |
|             |  |  |  |
|             |  |  |  |
|             |  |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. J.Bhaskar "VHDL Primer S"Prentice Hall 3rd Edition
- 3. Douglas Perry" VHDL Programming by Example"TMH 4<sup>th</sup> Edition

Subject teacher Sign with Date

Remark



# **Department of Computer Engineering**

CLASS: S.E. COMP SUBJECT: DEL

EXPT. NO.: 11 DATE:

TITLE : SEQUENTIAL LOGIC DESIGN USING VHDL

**OBJECTIVE**:

Design and simulation of 4-bit Asynchronous UP/DOWN Counter using mode
 control Input (M) (Use Behavioral Modeling style)

When M=0; Circuit perform UP-Counting operation

When M=1;Circuit perform DOWN-Counting operation

2. Design and simulation of 4-bit Asynchronous UP/DOWN Counter using mode control Input (M) using T-Flip-flop as a Component

**3.** Design and simulation of 4-bit synchronous UP/DOWN Counter using mode control input(M) using T-Flip-flop as a Component

**SOFTWARE**: Modelsim version 6.5

**THEORY:** Counter is a sequential logic design which can be used to count the number of clock pulses given to the circuit. Counter can be classified into two categories: Asynchronous and Synchronous. Asynchronous counter output of the first flip-flop goes to the clock input of next flip-flop and so on. Inputs of all flipflop are connected to Logic 1 (VCC) because counter is a frequency divider application and being a suitable flip-flop is a T-flip-flop.

Asynchronous counter is is easy to design as compared to Synchronous counter circuit

# PICT RECHNOCOS PICT RES

#### PUNE INSTITUTE OF COMPUTER TECHNOLOGY, PUNE-411043

# **Department of Computer Engineering**

but Synchronous counter is faster than the Asynchronous counter.

#### PROCEDURE :

- Create a project in modelsim.
- Create a file.
- Library Declaration
- Entity Declaration
- Architecture Declaration
- Code writing using Behavioral / Structural modeling style
- End

| CONCLUSION: |  |  |  |
|-------------|--|--|--|
|             |  |  |  |
|             |  |  |  |
|             |  |  |  |
|             |  |  |  |

#### **REFFRENCE:**

- 1. R.P.Jain "Modern Digital Electronics" TMH 4th Edition
- 2. J.Bhaskar "VHDL Primer S"Prentice Hall 3rd Edition
- 3. Douglas Perry" VHDL Programming by Example"TMH 4th Edition

Subject teacher Sign with Date

Remark