

## **Configuring Xilinx FPGAs with SPI Serial Flash**

Author: Stephanie Tapp

#### Summary

This application note discusses the Serial Peripheral Interface (SPI) configuration mode introduced in the Virtex®-5 and Spartan®-3E FPGA families. The required connections to configure the FPGA from a SPI serial flash device are discussed and the configuration flow for the SPI mode is shown. Special precautions for configuring from a SPI serial flash are given, and the ISE® Design Suite with iMPACT 8.2i (or later) in-system programming solution with Xilinx® cables for prototype designs is also described.

The principles described in this application note apply to the external SPI flash configuration mode of the Extended Spartan-3A family with few differences. See <u>UG332</u>, *Spartan-3 Generation Configuration User Guid*e for the unique details and requirements of the Extended Spartan-3A family's SPI configuration mode.

#### Introduction

Xilinx FPGAs are CMOS configurable latch (CCL) based and must be configured at power-up. Traditionally, Xilinx FPGA configuration is accomplished via the IEEE Std 1149.1 (JTAG) interface, a microprocessor, or the Xilinx PROMs (Platform Flash PROMs). In addition to the these traditional methods, a direct configuration interface to SPI serial flash is now available.

The direct configuration interface for SPI serial flash memories in the Virtex-5 and Spartan-3E FPGAs broadens the available configuration solutions for Xilinx designers and is the focus of this application note. SPI serial flash memories are popular because they can be easily accessed post configuration, offering random-access, non-volatile data storage to the FPGA. Systems with SPI serial flash memory already onboard can also benefit from having the option to configure the FPGA from the same memory device.

The SPI protocol does have a few variations among vendors. Variations among some vendors are highlighted along with the connections required between the FPGA and SPI serial flash memory for configuration. The ISE software tools for SPI-formatted PROM file creation and programming during prototyping for select vendors are shown. SPI serial flash memories are not supplied by Xilinx and must be purchased from third-party vendors such as Numonyx (formerly STMicroelectronics).

#### **SPI Basics**

SPI serial flash memories use the Serial Peripheral Interface (SPI), a four-wire, synchronous serial data bus. This serial data link was pioneered as a serial communication interface between a microcontroller and its peripherals and is a popular interface in embedded and consumer markets. This interface can now also be used to configure Xilinx FPGAs.

An SPI system typically consists of a master device and a slave device (Figure 1). When using this four-signal interface to configure a Xilinx FPGA from a SPI serial flash, the FPGA is the master device and the SPI serial flash is the slave device.

© 2006–2009 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. All other trademarks are the property of their respective owners.





Figure 1: Basic Block Diagram for SPI Configuration Mode

The master FPGA device controls the timing via the SCK clock signal. Data is clocked out of the FPGA master and into the SPI serial flash slave on the MOSI signal after the select signal  $\overline{SS}$  goes Low. During the same clock cycle, data is clocked out of the SPI serial flash slave and into the FPGA master using the MISO signal. Data is clocked out of each device on one edge and clocked into each device on the next opposite edge in the period.

In addition to the four-signal interface, each SPI serial flash vendor has unique control signals, such as write protect or hold, that need to be controlled appropriately during programming and configuration (refer to the appropriate vendor's SPI serial flash memory data sheet for additional details on the specific control signals).

A cross reference for the FPGA to SPI interface connections is provided in Table 1.

Table 1: SPI Serial Flash Interface Connections and Pin Naming

| SPI Signals         | SPI Serial<br>Flash Pins <sup>(1)</sup> | FPGA Connection<br>(Spartan-3E/Virtex-5 FPGAs)                                                                                                  | Signal Description                                                                                                                 |  |  |  |  |  |
|---------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| General SPI Signals |                                         |                                                                                                                                                 |                                                                                                                                    |  |  |  |  |  |
| MOSI                | D                                       | MOSI                                                                                                                                            | Master Out Slave In is used by the master to specify the instruction to execute or to send data to the slave device.               |  |  |  |  |  |
| MISO                | Q                                       | DIN/D_IN                                                                                                                                        | Master In Slave Out is used by the master to collect data transferred from the slave device.                                       |  |  |  |  |  |
| <u>ss</u>           | S                                       | CSO_B/FCS_B <sup>(2)</sup>                                                                                                                      | Slave Select, active-Low signal; when driven High this signal is used to deselect the slave device and put MISO at high impedance. |  |  |  |  |  |
| SCK                 | С                                       | CCLK                                                                                                                                            | Serial Clock provides the timing for the serial interface.                                                                         |  |  |  |  |  |
| Additional Ver      | ndor-Specific SI                        | PI Control Signals                                                                                                                              |                                                                                                                                    |  |  |  |  |  |
| Write<br>Protect    | W                                       | Not required for FPGA configuration, but must be High to program or erase SPI serial flash. Optional connection to FPGA user I/O.               | Write Protect protects select areas of memory against program or erase instructions.                                               |  |  |  |  |  |
| Hold                | HOLD                                    | Not required for FPGA configuration, but must be High during FPGA configuration and SPI erase or program. Optional connection to FPGA user I/O. | Hold is used to pause any serial communications with the device without deselecting the device.                                    |  |  |  |  |  |

- General SPI serial flash pin names are listed in this table with the most common vendor pin names. The subset of SPI control signals used by each vendor can vary. Refer to the vendor data sheet for specific pin information and descriptions.
- The CSO\_B signal is used on Spartan-3E FPGAs and the FCS\_B signal is used on the Virtex-5 FPGAs to interface to the SPI serial flash
  for configuration. On Virtex-5 FPGAs, the CSO\_B signal does not control the chip select on the SPI PROM but is instead used for advanced
  daisy-chains.



## Configuring FPGAs from SPI Serial Flash

Spartan-3E and Virtex-5 FPGAs can be configured from a single SPI serial flash memory. The typical configuration density requirements for these FPGAs are provided in Table 2.

Table 2: Typical Configuration Bit Requirements

| FPGA              | Configuration Bits<br>(Per Device) | Smallest SPI Serial Flash<br>Required |
|-------------------|------------------------------------|---------------------------------------|
| Spartan-3E Family |                                    |                                       |
| XC3S100E          | 581,344                            | 1 Mb                                  |
| XC3S250E          | 1,353,728                          | 2 Mb                                  |
| XC3S500E          | 2,270,208                          | 4 Mb                                  |
| XC3S1200E         | 3,837,184                          | 4 Mb                                  |
| XC3S1600E         | 5,969,696                          | 8 Mb                                  |
| Virtex-5 Family   | 1                                  |                                       |
| XC5VLX30          | 8,374,016                          | 8 Mb                                  |
| XC5VLX50          | 12,556,672                         | 16 Mb                                 |
| XC5VLX85          | 21,845,632                         | 32 Mb                                 |
| XC5VLX110         | 29,124,608                         | 32 Mb                                 |
| XC5VLX220         | 53,139,456                         | 64 Mb                                 |
| XC5VLX330         | 79,704,832                         | 128 Mb                                |
| XC5VLX30T         | 9,371,136                          | 16 Mb                                 |
| XC5VLX50T         | 14,052,352                         | 16 Mb                                 |
| XC5VLX85T         | 23,341,312                         | 32 Mb                                 |
| XC5VLX110T        | 31,118,848                         | 32 Mb                                 |
| XC5VLX330T        | 82,696,192                         | 128 Mb                                |

#### Notes:

A larger SPI serial flash device can be used for daisy-chained applications, storing multiple FPGA
configuration bitstreams, or for applications storing additional user data, such as code for the embedded
MicroBlaze™ or PowerPC™ processors. Daisy-chaining multiple Spartan-3E FPGAs via a single flash is
only supported on Stepping 1 and later.

A detailed SPI configuration setup is shown in Figure 2, page 4, where the Virtex-5 FPGA is the master and the Numonyx SPI serial flash is the slave. The configuration connections from the SPI serial flash to the FPGA are highlighted in this diagram. For information on the programming and configuration headers used by the Xilinx cables, refer to the "Hardware and Connections for SPI Programming," page 10.

A detailed SPI configuration setup is shown in Figure 3, page 5, where the Spartan-3E FPGA is the master and the Numonyx SPI serial flash is the slave. The configuration connections from the SPI serial flash to the FPGA are highlighted in the diagram. For information on the programming and configuration headers used by the Xilinx cables refer to the "Hardware and Connections for SPI Programming."

In addition to the SPI serial flash interface signals discussed in the "SPI Basics," page 1, there are additional FPGA configuration signals that can influence the successful start and stop of data transfer. These FPGA signals and their descriptions are listed in Table 3, page 6 and are shown in Figure 2 and Figure 3.





- 1. VCCO\_2 supplies the SPI configuration dual-mode pins: MOSI, FCS\_B, and FS[2:0]
- 2. VCC\_CONFIG (Vcco\_0) is the configuration output supply voltage and supplies the dedicated configuration pins: TMS, TCK, TDO, TDI, M[2:0], HSWAPEN, PROG\_B, DONE, INIT\_B, CCLK, D\_IN.
- 3. PROG\_B should be held Low during the direct programming of the SPI serial flash. PROG\_B can be driven Low to High with external logic to reconfigure the FPGA.
- 4. HSWAPEN can be driven Low to enable pull-ups on I/O. Refer to Table 3, page 6 and [Ref 2] for details and options on this pin.
- 5. Control signals should be driven appropriately when programming the SPI serial flash. Signals such as the  $\overline{W}$  and  $\overline{HOLD}$  signals should be held High or inactive while programming the SPI serial flash. Refer to the vendor's data sheet for more details.
- 6. Refer to Table 5, page 10 for cable signal cross reference.
- 7. Caution! Care should be taken with the CCLK board layout. The Virtex-5 FPGA drives the internally generated CCLK signal to the FPGA CCLK output pin. The FPGA's internal configuration logic is clocked by the CCLK signal at the FPGA pin, therefore, any noise on the CCLK pin can affect the FPGA configuration. Guidelines and details for CCLK design see the "Board Layout for Configuration Clock (CCLK)" section in [Ref 3].

Figure 2: Virtex-5 FPGA Configuration from Numonyx SPI Serial Flash Connection Diagram (Example for the Read Command 0x03)





- VCCAUX supplies the dedicated Spartan-3E FPGA configuration pins: TMS, TDI, TDO, PROG\_B, and DONE.
- VCCO\_2 supplies the voltage to the Spartan-3E FPGA configuration, dual-mode pins: M[2:0], VS[2:0], INIT\_B, CCLK, CSO\_B, DIN, MOSI; and VCCO\_0 supplies the dual-mode pin: HSWAP.
- 3. PROG\_B should be held Low during the direct programming of the SPI serial flash. PROG\_B can be driven Low to High with external logic to reconfigure the FPGA.
- 4. HSWAP can be driven low to enable pull-ups on I/O. Refer to Table 3, page 6.
- 5. Control signals should be driven appropriately when programming the SPI serial flash. Signals such as the W and HOLD signals should be held High or inactive while programming the SPI serial flash. Refer to the vendor's data sheet for more details.
- 6. For dual configuration mode usage, it is recommended to have the option to hold the M2 signal High for JTAG configuration mode.
- 7. Refer to Table 5, page 10 for cable signal cross reference.
- 8. Caution! Care should be taken with the CCLK board layout. The Spartan-3E FPGA drives the internally generated CCLK signal to the FPGA CCLK output pin. The FPGA's internal configuration logic is clocked by the CCLK signal at the FPGA pin, therefore, any noise on the CCLK pin can affect the FPGA configuration. Guidelines and details for CCLK design see the "Configuration Clock:CCLK" section in [Ref 5].

Figure 3: Spartan-3E FPGA Configuration from Numonyx SPI Serial Flash Connection Diagram (Example for the Read Command 0x03)



Table 3: FPGA SPI Configuration Signal Names and Descriptions

| Spartan-3E/                    | FPGA<br>Direction                  |                                                                                                                                                                                                                                                                                                                                            | Durin a                                                                                                                                                                                                         | After Configuration                                                                                                                                                                                                            |                                                                                                                                                                                                                                  |  |
|--------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Virtex-5<br>FPGA Pin<br>Name   | Direction During Configuration     | Description                                                                                                                                                                                                                                                                                                                                | During<br>Configuration                                                                                                                                                                                         | Spartan-3E<br>Devices                                                                                                                                                                                                          | Virtex-5<br>Devices                                                                                                                                                                                                              |  |
| PROG_B                         | Input                              | Program FPGA. Active Low. When asserted Low, forces the FPGA to restart its configuration process by clearing configuration memory and by resetting the DONE and INIT_B pins. Requires external 4.7 k $\Omega$ pull-up resistor to 2.5V. If driving externally, use an open-drain or open-collector driver.                                | Must be High to allow configuration to start.                                                                                                                                                                   | Dedicated. Drive PF<br>release to reprogran<br>PROG_B to force Ff<br>High-Z, allowing dire<br>access to SPI serial                                                                                                             | n FPGA. Hold<br>PGA I/O pins into<br>ect programming                                                                                                                                                                             |  |
| INIT_B                         | Open-drain<br>bidirectional<br>I/O | Initialization Indicator. Active Low. Goes Low at start of configuration during initialization memory clearing process. Released at end of memory clearing, when mode and variant select pins are sampled. In daisy-chain applications, this signal requires an external $4.7~\mathrm{k}\Omega$ pull-up resistor to $V_{\mathrm{CCO}_2}$ . | Active during configuration. If SPI serial flash PROM requires > 2 ms to awake after powering on, hold INIT_B Low until PROM is ready. If a CRC error is detected during configuration, FPGA drives INIT_B Low. | User I/O. If unused in the application, drive INIT_B High.                                                                                                                                                                     | Dedicated.                                                                                                                                                                                                                       |  |
| M[2:0]                         | Input                              | Mode Select. Selects the FPGA configuration mode.                                                                                                                                                                                                                                                                                          | SPI mode M2=0,<br>M1=0, M0=1.<br>Sampled when INIT_B<br>goes High.                                                                                                                                              | User I/O.                                                                                                                                                                                                                      | Dedicated.                                                                                                                                                                                                                       |  |
| VS[2:0]/<br>FS[2:0]            | Input                              | Variant Select. Instructs<br>the FPGA how to<br>communicate with the<br>attached SPI serial flash<br>PROM.                                                                                                                                                                                                                                 | Valid setting options are shown in Table 4. Must be at a valid setting when sampled as INIT_B goes High.                                                                                                        | User I/O.                                                                                                                                                                                                                      | User I/O.                                                                                                                                                                                                                        |  |
| CSO_B/<br>FCS_B <sup>(1)</sup> | Output                             | Chip Select Output. Active Low.                                                                                                                                                                                                                                                                                                            | Connects to the SPI serial flash PROM's chip-select input. If HSWAP/HSWAPEN= 1, connect this signal to a 4.7 k $\Omega$ pull-up resistor to 3.3V.                                                               | Drive CSO_B High after configuration to disable the SPI serial flash and reclaim the MOSI, DIN, and CCLK pins as user I/O. Optionally, reuse this pin and MOSI, DIN, and CCLK to continue communicating with SPI serial flash. | Drive FCS_B High after configuration to disable the SPI serial flash and reclaim the MOSI, D_IN, and CCLK pins as user I/O. Optionally, reuse this pin and MOSI, D_IN, and CCLK to continue communicating with SPI serial flash. |  |



Table 3: FPGA SPI Configuration Signal Names and Descriptions (Cont'd)

| Spartan-3E/                  | FPGA                               |                                                                                                                                                                                                                                       |                                                                                                                                                                                                             | After Configuration                                                  |                     |  |
|------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|---------------------|--|
| Virtex-5<br>FPGA Pin<br>Name | Direction During Configuration     | Description                                                                                                                                                                                                                           | During<br>Configuration                                                                                                                                                                                     | Spartan-3E<br>Devices                                                | Virtex-5<br>Devices |  |
| CCLK Output                  |                                    | Configuration Clock. Generated by FPGA internal oscillator. Frequency controlled by ConfigRate bitstream generator option. If CCLK PCB trace is long or has multiple connections, terminate this output to maintain signal integrity. | Drives PROM's clock input.                                                                                                                                                                                  | User I/O.                                                            | Dedicated.          |  |
| MOSI                         | Output                             | Serial Data Output.                                                                                                                                                                                                                   | FPGA sends SPI<br>serial flash read<br>commands and<br>starting address to the<br>PROM's serial data<br>input.                                                                                              | User I/O.                                                            | User I/O.           |  |
| DIN/<br>D_IN                 | Input                              | Serial Data Input.                                                                                                                                                                                                                    | FPGA receives serial data from PROM's serial data output.                                                                                                                                                   | User I/O.                                                            | Dedicated.          |  |
| DONE                         | Open-drain<br>bidirectional<br>I/O | <b>Done.</b> Low during FPGA is not yet High,                                                                                                                                                                                         |                                                                                                                                                                                                             | Pulled High via exte<br>High, indicates that<br>successfully configu | the FPGA            |  |
| DOUT                         | Output                             | Serial Data Output.                                                                                                                                                                                                                   | Actively drives. Not used in single-FPGA configuration. In a daisy-chain configuration, this pin connects to DIN/D_IN input of the next FPGA in the chain. The downstream FPGA is now in Slave Serial mode. | User I/O.                                                            | Dedicated.          |  |



Table 3: FPGA SPI Configuration Signal Names and Descriptions (Cont'd)

| Spartan-3E/ Virtex-5 FPGA Pin Name  FPGA Direction During Configuration |             |                                                                                                                                                                                                    |                                                      | After Configuration |            |  |
|-------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------|------------|--|
|                                                                         | Description | During<br>Configuration                                                                                                                                                                            | Spartan-3E<br>Devices                                | Virtex-5<br>Devices |            |  |
| HSWAP/<br>HSWAPEN                                                       | Input       | User I/O Pull-Up Control. When Low during configuration, enables pull-up resistors in all I/O pins to respective I/O bank V <sub>CCO</sub> input:  0: Pull-ups during configuration 1: No pull-ups | Drive at valid logic level throughout configuration. | User I/O.           | Dedicated. |  |

#### Notes:

For SPI ISP Programming, CSO\_B is used for Spartan-3E FPGAs and FCS\_B is used on Virtex-5 FPGAs. On Virtex-5 FPGAs, the CSO\_B signal is used for the advanced daisy-chaining feature and not for SPI ISP programming. Refer to the FPGA data sheets or FPGA configuration user guides for additional information.

Figure 4 shows an overview of the SPI configuration mode timing diagram for the Xilinx FPGAs. This general timing diagram for the SPI interface applies to the Xilinx FPGA families, which support the new SPI direct interface.



- 1. VS[2:0]/FS[2:0] settings can vary depending on which SPI vendor is used. See Table 3, page 6 for selections.
- 2. The number of MOSI dummy bytes issued vary depending on the variant select (VS[2:0]/FS[2:0]) option. See Table 4, page 9 for reference.
- 3. Default startup sequence is shown.
- 4. For Virtex-5 FPGAs these signals are dedicated and not available as user I/O after configuration. For Spartan-3E FPGAs these signals are available as User I/O after configuration.

Figure 4: SPI Configuration Flow for FAST READ (0x0B)



Upon power-up, or when the PROG\_B pin is pulsed Low, the FPGA goes through an initialization sequence to clear the internal FPGA configuration memory. At the beginning of this sequence, both the DONE and INIT\_B pins go Low. When the initialization has finished, the INIT\_B pin goes High and the Mode and Variant Select (VS[2:0] or FS[2:0]) pins are sampled. The mode pins should be set for M[2:0]=<0:0:1> to enable the SPI configuration mode and the FPGA internal clock. In the SPI mode, the FPGA samples the Variant Select pins to determine which SPI command sequence to issue. Both the Mode pins and Variant Select pins must be at proper logic levels when the INIT\_B signal is released after initialization to ensure proper sampling.

Table 4 lists the available variant select codes on the Spartan-3E and Virtex-5 devices.

Table 4: Variant Select (VS[2:0] or FS[2:0]) Pin Codes

| VS[2:0]/FS[2:0] <sup>(1)</sup> | SPI Serial Flash<br>Command <sup>(2)</sup> | Address Size | Dummy Bytes <sup>(2)</sup> |
|--------------------------------|--------------------------------------------|--------------|----------------------------|
| <1:1:1>                        | FAST READ (0x0B)                           | 24 bits      | 1 byte                     |
| <1:0:1>                        | <b>READ</b> (0x03)                         | 24 bits      | 0 bytes                    |
| <1:1:0>                        | READ ARRAY (0xE8)                          | 24 bits      | 4 bytes                    |

#### Notes:

- Variant Select pins are denoted as VS[2:0] for Spartan-3E FPGAs, and FS[2:0] for Virtex-5 FPGAs. This
  table lists the most popular read commands. For a complete listing of read command options, refer to the
  FPGA data sheets or configuration user guides.
- 2. SPI serial flash commands and dummy bytes are different between variants. Refer to the SPI serial flash vendor's specific data sheet for supported read commands.

After the SPI command set is selected by the Variant Select pins, the FPGA drives the CSO\_B select signal Low and starts clocking the SPI serial flash via the FPGA's CCLK pin. The FPGA then sends an 8-bit read command followed by a 24-bit start address of  $0 \times 00 = 0000$  and the appropriate number of dummy bytes for the targeted command set. The FPGA reads the SPI flash array starting from address 0 until the required number of configuration bits is read. If a valid bitstream is read from the memory device, the DONE signal is released indicating a successful configuration of the FPGA. After a successful configuration, all of the FPGA's SPI pins then become available as user I/O.

The FPGA signals used during configuration are listed in Table 3, page 6. When configuring the FPGA in SPI mode, these signals must be tied as specified in the table for a successful configuration.

Power-On Considerations for SPI Serial Flash Configuration

At power-on, a race condition between the FPGA and SPI serial flash can exist. The FPGA sends a read command to the SPI serial flash to acquire the bitstream after the FPGA has completed its power-on-reset sequence. On the other hand, the SPI serial flash is not ready to receive a read command until the SPI serial flash's power-on-reset sequence has completed. Under specific conditions when the 3.3V power supply to the SPI serial flash powers up after the FPGA power supplies, the race condition can cause the SPI serial flash to miss the read command. The system must be designed such that the SPI serial flash is ready to receive the read command before the FPGA sends the read command.

**Note:** For additional information see the "Power-On Precautions if 3.3V Supply is Last" in the "Sequence" section in [Ref 4], or [Ref 3] for specifics regarding power-on considerations and precautions to ensure successful power-on configuration.



#### SPI Serial Flash Programming Options Programming

Similar to the traditional configuration memories, SPI serial flash memories must be loaded with the configuration data. SPI serial flash memories have a single interface for programming, but there are multiple methods to deliver the data to this interface. Three primary delivery methods exist to program an SPI serial flash through the SPI interface:

- Third-party programmers (off-board programming)
- Indirect in-system programming (JTAG tool vendor or custom solution)
- Direct in-system programming (SPI direct interface connect)

Production programming is often accomplished via a third-party programmer or JTAG tool vendor, and many distributors offer mass production gang programming. For prototyping, the iMPACT software, included in the Xilinx ISE development software tools, with a Xilinx parallel cable or Platform Cable USB can program select SPI serial flash memories directly (Table 7, page 18).

However, unlike the Xilinx Platform Flash PROMs ([Ref 4]), which are in-system programmable through a standard JTAG interface, SPI flash devices require an additional cable connector for the SPI direct in-system programming via Xilinx software and cables (Figure 2, page 4).

The following sections discuss the hardware connections required for the direct in-system programming of SPI serial flash for prototype designs. The Xilinx software tool flows to generate an SPI-formatted file and to program select SPI serial flash memories is also covered.

The following are required to successfully program the select SPI Serial Flash In-System:

- A Xilinx Cable (Parallel Cable IV, MultiPRO Desktop Tool, or Platform Cable USB)
- Cable connector onboard
- Properly installed Xilinx ISE 8.2i software (or later)

#### **Hardware and Connections for SPI Programming**

The Xilinx cables listed now support the direct SPI interface for programming SPI serial flash devices in addition to the traditionally supported modes (IEEE Std 1149.1, IEEE Std 1532, Slave Serial, and Slave SelectMAP).

All of these cables use a standard 14-pin ribbon cable. The ribbon cable is advantageous over flying leads because of the ease of connectivity and improved signal quality for programming at higher speeds. To program a SPI serial flash in-system, a ribbon cable connector should be included on the board. It is important that the signals are connected properly as shown in the pinout in Figure 2, page 4 and in the cross reference Table 5 because the existing cable pod labels do not reflect this newly supported programming mode.

Table 5: Download Header Signal Description for SPI Programming Mode

| Ribbon<br>Cable<br>Number | SPI<br>Programming<br>Mode | JTAG/Slave<br>Serial<br>Configuration<br>Mode Signal<br>Cross<br>Reference | Туре | SPI Header Usage Description                                                                                                                                                                                                                                                                    |
|---------------------------|----------------------------|----------------------------------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                         | V <sub>REF</sub>           | V <sub>REF</sub>                                                           | In   | <b>Target Reference Voltage.</b> This pin should be connected to a voltage bus on the target system that serves the JTAG, Slave-serial, or SPI interface. The target reference voltage must be regulated and must not have a current-limiting resistor in series with the V <sub>REF</sub> pin. |
| 4                         | SS                         | TMS/PROG                                                                   | Out  | Chip Select (S). This pin is used to enable the device to accept an instruction.                                                                                                                                                                                                                |
| 6                         | SCK                        | TCK/CCLK                                                                   | Out  | <b>SPI Clock (C).</b> SPI flash memory clock provides the timing for the serial interface and is produced by the Xilinx cable.                                                                                                                                                                  |
| 8                         | MISO                       | TDO/DONE                                                                   | In   | <b>Serial Data Output (Q).</b> This signal is used to transfer data serially out of the device.                                                                                                                                                                                                 |



Table 5: Download Header Signal Description for SPI Programming Mode (Cont'd)

| Ribbon<br>Cable<br>Number | SPI<br>Programming<br>Mode | JTAG/Slave<br>Serial<br>Configuration<br>Mode Signal<br>Cross<br>Reference | Туре  | SPI Header Usage Description                                                                                                                                                                    |
|---------------------------|----------------------------|----------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10                        | MOSI                       | TDI/DIN                                                                    | Out   | <b>Serial Data Input (D).</b> This input signal is used to transfer data serially into the device. The device receives instructions, addresses, and the data to be programmed from this signal. |
| 12                        | N/C                        | N/C                                                                        | _     | <b>Reserved.</b> This pin is reserved for Xilinx diagnostics and should not be connected to any target circuitry.                                                                               |
| 14                        | _                          | – /INIT                                                                    | BIDIR | _                                                                                                                                                                                               |
| 1, 3, 5, 7,<br>9, 11, 13  | _                          | GND                                                                        | GND   | Digital Ground.                                                                                                                                                                                 |

In addition to the cable connector and SPI serial flash power-up considerations, the designer must ensure the SPI serial flash  $V_{CC}$  matches the applied voltage and the CCLK trace is kept short to ensure a clean signal is delivered to the SPI serial flash and is present on the FPGA CCLK pin.

Finally, the FPGA pins driving the MOSI, MISO, SCK, and SS signals should also be high-impedance during SPI serial flash programming. Ensuring high-impedance on these inputs prevents any contention on these signals by the FPGA when the SPI serial flash is being programmed directly. Several methods available to place the FPGA SPI signals in high-impedance are listed below:

- Holding the FPGA's PROG\_B pin Low 3-states all the I/O pins.
- Changing the FPGA's mode pins to JTAG mode (M[2:0] = <1:0:1>) and pulsing PROG\_B forces all the FPGA I/Os to high-impedance.
- 3-stating the MOSI, MISO, SCK, and SS signals from within a functioning FPGA application when programming the attached SPI serial flash using the Xilinx ISE iMPACT.

# Software Flows for SPI File Preparation and Programming

#### **Preparing an SPI PROM File**

This section provides guidelines and the software flow to create PROM files for SPI PROM. Before converting a FPGA bitstream into a SPI-formatted PROM file, the designer must verify the bitstream was generated with the **bitgen -g StartupClk:Cclk** option. This option ensures proper FPGA functionality by synchronizing the startup sequence to the internal FPGA clock.

The Xilinx ISE software tools, PROMGen or iMPACT, generate SPI-formatted PROM files from the FPGA bitstream. The SPI PROM serially outputs data bytes MSB first, while Xilinx PROMs output data LSB first. An SPI-formatted PROM file is bit-reversed within each byte from a standard Xilinx PROM file.

### Preparing an SPI PROM File Using the ISE PROMGen Command-Line Software

The Xilinx ISE PROMGen software takes an FPGA bitstream (.bit) file as input and, with the appropriate options, generates a memory image file for the data array of an SPI PROM. The output memory image file format is chosen through a PROMGen software command-line option. Typical file formats include Intel Hex (.mcs) and Motorola Hex (.exo).

The ISE PROMGen software utility is easily executed from a command-line (see Table 5, page 10 for ISE PROMGen software options used for SPI PROM file generation). An example



PROMGen software command-line to generate an mcs-formatted file for a 64-megabit (8192 kilobytes) SPI PROM is:

promgen -spi -p mcs -o spi\_prom.mcs -s 8192 -u 0 bitfile.bit

The <code>-spi</code> option is required to ensure proper bit ordering within the SPI PROM file. The <code>-p mcs</code> option specifies Intel Hex (<code>.mcs</code>) output file format. The <code>-o spi\_prom.mcs</code> specifies output to the <code>spi\_prom.mcs</code> file. The <code>-s 8192</code> specifies a PROM file image size of 8192 kilobytes. The <code>-u 0</code> option specifies the data to start at address zero and fill the data array in the up direction. The <code>bitfile.bit</code> is the input bitstream file.

Table 6 list the various PROMGen options and the functions.

Table 6: Example PROMGen SPI PROM File Options

| PROMGen Option         | Description                                                                                                                                                |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -spi                   | Used to maintain the correct bit ordering required to configure the FPGA from an SPI serial flash device.                                                  |
| -p <format></format>   | PROM output file format. Commonly accepted PROM file formats include Intel Hex (.mcs) and Motorola Hex (.exo).                                             |
| -s <size></size>       | Specifies the PROM size in kilobytes. The PROM size must be a power of two for this option, and the default setting is 64 kilobytes.                       |
| -u <address></address> | Loads the .bit file from the specified starting address in an upward direction. This option must be specified immediately before the input bitstream file. |

#### Preparing an SPI PROM File Using the ISE iMPACT Graphical Software

The ISE iMPACT 8.2i (or later) software integrates PROM file formatting and in-system programming features behind an intuitive graphical user interface (GUI). The PROMGen file formatting functionality is provided through a step-by-step wizard in the iMPACT software. The wizard steps through the output PROM file options and input bitstream selections. A final step is required for iMPACT to generate the PROM file.

In the iMPACT software, an SPI PROM file can be generated from a Xilinx FPGA bitstream through a simple eight step process. A prescribed sequence of dialog boxes (also known as a wizard) acts as a guide through most of the PROM file generation process.

The following section demonstrates the iMPACT software process for generating an SPI-formatted PROM file in the MCS file format for a 64 Mb SPI PROM. The demonstrated process takes the <code>bitfile.bit</code> FPGA bitstream file as input and generates a PROM file named <code>spi\_prom.mcs</code>.

#### Step 1: Create a New Project for PROM File Generation

After launching the iMPACT software, the iMPACT project dialog box is displayed (Figure 5). Choose the "create a new project (.ipf)" option. Optionally, specify a project location via the **Browse...** button. Then, click **OK** to continue to step 2 in the process.





Figure 5: Create a New Project for PROM File Generation

#### **Step 2: Choose to Prepare a PROM File**

The first dialog box of the wizard displays the available kinds of projects that can be created (Figure 6). Check **Prepare a PROM File** and select **Next** to proceed to step 3 of the process.



Figure 6: Choose to Prepare a PROM File



#### Step 3: Specify the Output SPI PROM File Options

The third step of the process is to specify the targeted PROM type, the PROM file format, and output file name and location (Figure 7). Choose to target the "3rd-Party SPI PROM" type. Select the MCS PROM file format. Maintain the default Checksum Fill Value, which is a hexadecimal FF byte value. Specify the PROM file name to be <code>spi\_prom</code> (to the spi\_prom name, iMPACT automatically adds the <code>.mcs</code> file name extension corresponding to the chosen MCS PROM file format). Specify a desired directory location for the output <code>spi\_prom.mcs</code> file. Click Next to continue to step 4.



Figure 7: Specify the Output SPI PROM File Options



#### Step 4: Specify an SPI PROM Density

The fourth step of the process is to specify the size of the target SPI PROM (Figure 8). From the **Select SPI PROM Density** drop-down list, choose the **64M** value that matches the 64 Mb size of the targeted SPI PROM in this demonstration. Click **Next** to proceed to step 5 of the process.



Figure 8: Specify an SPI PROM Density



#### **Step 5: Summary of SPI PROM File Selections**

The fifth step displays a summary of the options selected from the prior steps in the process (Figure 9). The summary shows that a PROM file in the <code>.mcs</code> file format with a fill value of hexadecimal FF is to be written to a file with a root name of <code>spi\_prom</code> for a 64 Mb SPI PROM. Click **Finish** to complete the wizard and proceed to step 6 of the process.



Figure 9: Summary of SPI PROM File Selections

#### Step 6: Automated Notification to Add a Device File to the SPI PROM File

After the iMPACT project wizard is finished, the iMPACT SPI PROM generation project is set to generate a specific PROM file with specific parameters. At this stage, the PROM file memory image is empty. The sixth step is to add an FPGA bitstream to the PROM file memory image. This step begins immediately after completion of the iMPACT project wizard with an automatic notification that the next step is to add a device file to the SPI PROM memory image. Click **OK** in the Add Device notification dialog box (Figure 10) to proceed to step 7.



Figure 10: Add Device Notification Dialog Box



#### Step 7: Select the FPGA Bitstream File to Add to the SPI PROM Memory Image

After the Add Device notification, iMPACT automatically opens a file browser to select the FPGA bitstream (.bit) file to add to the SPI PROM memory image (Figure 11). Select the FPGA bitstream file to be written to the SPI PROM. Click **Open** in the browser to add the selected FPGA bitstream to the SPI PROM memory image. This action completes the automated iMPACT process for preparing a SPI PROM file to be generated. Proceed to step 8 to generate the SPI PROM file.



Figure 11: Add Device File Browser

#### **Step 8: iMPACT Generate File Operation**

The eighth and final step is to generate the PROM file. Under the iMPACT Operations menu, invoke the **Generate File** menu item (Figure 12, page 18). Once invoked, the Generate File menu item causes iMPACT to generate the specified SPI PROM file.

iMPACT reports a "PROM File Generation Succeeded" message after successful generation of the SPI PROM file.

After the Generate File operation has completed, the generated <code>spi\_prom.mcs</code> file is available in the specified location. The <code>spi\_prom.mcs</code> file can be used in any of the supported programming solutions to program the SPI PROM with the specified FPGA bitstream contained within the SPI PROM file.

Save the iMPACT SPI PROM generation project for quick regenerating of the SPI PROM file whenever the FPGA bitstream design is revised. To regenerate a SPI PROM file, reopen the saved iMPACT project, and invoke the Generate File operation. iMPACT generates a revised SPI PROM file from the new version of the FPGA bitstream file, assuming the revised bitstream file is located in the same location as the original bitstream file.

If a project is not loaded when using the iMPACT GUI interface, a user is guided through the wizard steps each time to create a new SPI-formatted PROM file. The designer is prompted to name the project and select the option "Prepare a PROM File," following "Step 1: Create a New Project for PROM File Generation," page 12 through "Step 8: iMPACT Generate File Operation" to generate a new SPI file.





Figure 12: Generate File Menu

#### Using the ISE iMPACT Software to In-System Program SPI PROMs

In prototype applications, the ISE iMPACT 8.2i (or later) software can be used to in-system program select SPI serial flash devices with a memory image from a given SPI PROM file (see "Preparing an SPI PROM File," page 11 for instructions on the generation of a SPI PROM file).

Table 7 lists the selected SPI serial flash memories that can be programmed with iMPACT.

Table 7: SPI Serial Flash Programming Capability with iMPACT

| SPI Serial Flash Vendor | Family <sup>(1)</sup> |  |
|-------------------------|-----------------------|--|
| Numonyx                 | M25P, M25PE, M45PE    |  |
| Atmel                   | AT45DB                |  |

#### Notes:

Refer to the iMPACT Software Manual for SPI support.

The iMPACT software can program select SPI PROM using a simple seven-step process. A prescribed sequence of dialog boxes (or wizard) acts as a guide through most of the iMPACT programming process.

The following section demonstrates the iMPACT software process for in-system programming a M25P64 (64 Mb) Numonyx SPI PROM. The demonstrated process takes the spi\_prom.mcs SPI PROM file (generated in "Preparing an SPI PROM File," page 11 section) as input, erases the SPI PROM, programs the PROM file contents into the SPI serial flash device, and verifies the SPI PROM contents against the given SPI PROM file contents.

#### Step 1: Create a New Project for Direct In-System Programming

After launching the iMPACT software, the iMPACT Project dialog box is displayed (Figure 5, page 13). Choose the "create a new project (.ipf)" option. Optionally, specify a project location via the **Browse...** button. Then, click **OK** button to continue to step 2 in the process.



#### **Step 2: Configure Devices Using the Direct SPI Configuration Mode**

The second step begins with the iMPACT project wizard. The first dialog box of the wizard displays the available kinds of projects that can be created (Figure 13). Choose the **Configure devices** option. Then, select the **using Direct SPI Configuration mode** item from the associated drop-down list box. Click **Finish** to complete the new project setup process. At the completion of this process, iMPACT is set into a mode for in-system programming SPI serial flash memories using a direct cable connection to the SPI bus.



Figure 13: Configure Devices Using the Direct SPI Configuration Mode



#### Step 3: Add an SPI PROM File

After finishing the new project wizard, iMPACT automatically leads into the third step of the process. iMPACT automatically displays a file browser window to select a SPI PROM file for programming into the SPI serial flash device (Figure 14). Choose the spi\_prom.mcs file, and click **Open**.



Figure 14: Add an SPI PROM File

#### Step 4: Select Numonyx M25P64 Device Part Number

After selecting the SPI PROM file to load, iMPACT displays the Select Device Part Name dialog box (Figure 15). The fourth step of the process requires the target type of SPI PROM to be specified in this dialog box. Select the Numonyx M25P64 part number for the target SPI PROM type used in this demonstration. Click OK to complete the SPI PROM programming setup.



Figure 15: Select Device Part Name Dialog Box

#### Step 5: (iMPACT 10.1 or later) Set Device Programming Properties

iMPACT presents the Device Programming Properties dialog box (Figure 16) which sets the additional functions to be performed each time the Operation-->Program menu item is invoked. Both the **Verify** and the **Erase Before Programming** options must be checked in the Device Programming Properties dialog box. Click **OK** to the programming properties.





Figure 16: (iMPACT 10.1 or Later) Specify Device Programming Properties

The sixth step of the programming process specifies the hardware requirements for in-system programming of the SPI PROM:

Step 6: Specify the Hardware Requirements for In-system Programming

- Proper Xilinx cable connection: The Xilinx cable must be properly connected to the computer and to the SPI bus of the target SPI PROM (see Figure 2, page 4 for hardware connections from the Xilinx cable to the SPI bus of the target SPI PROM).
- Cable power: If using the Xilinx Parallel Cable IV or Xilinx MultiPRO cable, then power must be applied to the cable.
- Target system Power: Power must also be supplied to the target system containing the SPI PROM.
- Isolate target FPGA signals during the SPI programming process: The target FPGA (and any other potential SPI PROM master device on the SPI bus) must be put into a mode to keep its SPI pins in an high-impedance state. Methods to put the FPGA SPI pins in a high-impedance state are described in "Hardware and Connections for SPI Programming." page 10. One common method requires the FPGA PROG\_B pin to be held Low. The highimpedance condition of the FPGA SPI pins must be maintained throughout the remainder of the SPI PROM programming process in order to avoid contention with the in-system programming cable.

#### **Step 7: Invoke the iMPACT Program Operation**

The sixth step of the process programs the target SPI PROM with the selected SPI PROM file contents. Ensure the SPI PROM icon in the iMPACT window is selected by left-clicking on the SPI PROM icon (the SPI PROM icon is highlighted in green when selected). Select Operations → **Program** to begin programming (Figure 17).





X951\_16\_111706

Figure 17: Program Menu



#### Step 8: (iMPACT 9.2.04i or earlier) Select iMPACT Programming Properties

In response to the invocation of the **Program** operation, iMPACT presents the Programming Properties dialog box (Figure 18). The seventh step of the process ensures the selection of proper programming properties. Ensure that both the **Verify** and the **Erase Before Programming** options are checked, ensuring proper programming of the SPI PROM. Click **OK** to begin the erase, program, and verify operations.



Figure 18: Programming Properties Dialog Box

At the start of the programming operation, iMPACT automatically connects to the cable attached to the computer. Then, iMPACT displays a Progress Dialog box as it progresses through the insystem erase, program, and verify operations (Figure 19). Depending on the size of the SPI PROM, size of the SPI PROM file image, and speed of the cable configuration, the programming operation can take anywhere from a few seconds to a few minutes to complete.



Figure 19: Progress Dialog Box

At the end of a successful Program operation, iMPACT reports a "Program Succeeded" message.

Save the iMPACT Direct SPI Configuration Mode project for quickly reprogramming the SPI PROM whenever the SPI PROM file is revised. To reprogram the SPI PROM, reopen the saved iMPACT project, and invoke the **Program** operation, ensure the selection of the **Erase** and **Verify Programming Properties**, and click **OK**. iMPACT reprograms the SPI PROM, assuming the revised SPI PROM file is located in the same location as the original SPI PROM file.



#### Conclusion

The addition of the SPI interface in new Xilinx FPGA families allows designers to use multivendor small footprint SPI PROM for configuration. Systems with an existing onboard SPI PROM can leverage the single memory source for storing configuration data in addition to the existing user data.

#### References

#### **Device**

Xilinx documents

- 1. Virtex-5 Documents.
- 2. DS202, Virtex-5 FPGA Family Data Sheet.
- 3. UG191, Virtex-5 Configuration User Guide.
- 4. DS312, The Spartan-3E FPGA Family Data Sheet.
- 5. UG332, Spartan-3 Generation Configuration User Guide.

#### **Software**

The Xilinx PROMGen and iMPACT software are available with the main Xilinx ISE Foundation software or with the downloadable Xilinx ISE WebPACK™ software packages.

ISE Foundation software:

http://www.xilinx.com/ise/logic\_design\_prod/foundation.htm

ISE WebPACK software:

http://www.xilinx.com/ise/logic design prod/webpack.htm

The Xilinx ISE software manuals are available at:

http://www.xilinx.com/support/software\_manuals.htm

#### **Hardware**

Information regarding the Xilinx cables are found on the Xilinx Configuration Solutions website:

http://www.xilinx.com/products/design\_resources/config\_sol/

See the ISE iMPACT 8.2i (or later) software manuals for supported Xilinx cables.



## Revision History

The following table shows the revision history for this document.

| Date     | Version | Revision                                                                                                                                                          |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12/13/06 | 1.0     | Initial Xilinx release.                                                                                                                                           |
| 10/03/07 | 1.1     | <ul> <li>Updated document template.</li> <li>Added a cautionary note regarding CCLK layout to Figure 2, page 4 and Figure 3, page 5.</li> </ul>                   |
| 11/20/07 | 1.1.1   | Updated URLs.                                                                                                                                                     |
| 01/29/09 | 1.2     | <ul> <li>Software flow updated for iMPACT 10.1.</li> <li>STMicrosystems updated to Numonyx.</li> <li>Table 3 updated for DONE pull-up value reference.</li> </ul> |

#### Notice of Disclaimer

Xilinx is disclosing this Application Note to you "AS-IS" with no warranty of any kind. This Application Note is one possible implementation of this feature, application, or standard, and is subject to change without further notice from Xilinx. You are responsible for obtaining any rights you may require in connection with your use or implementation of this Application Note. XILINX MAKES NO REPRESENTATIONS OR WARRANTIES, WHETHER EXPRESS OR IMPLIED, STATUTORY OR OTHERWISE, INCLUDING, WITHOUT LIMITATION, IMPLIED WARRANTIES OF MERCHANTABILITY, NONINFRINGEMENT, OR FITNESS FOR A PARTICULAR PURPOSE. IN NO EVENT WILL XILINX BE LIABLE FOR ANY LOSS OF DATA, LOST PROFITS, OR FOR ANY SPECIAL, INCIDENTAL, CONSEQUENTIAL, OR INDIRECT DAMAGES ARISING FROM YOUR USE OF THIS APPLICATION NOTE.