

TITLE:

Capcom 86S105

Y POSITION

BY: Sean Gonsalves

DATE:

21/11/2023

PAGE:

1/4

The internal buffer can hold 128 4-byte entries = 512 bytes

[0] is tile #

[1] is attributes (flags, palette...)

[2] is Y pos

[3] is X pos

The two smaller RAM blocks are the active sprite lists When one is used for rendering, the other is filled

This chip DMAs the main work RAM to its internal buffer once per frame, and does Y matching to build active sprite lists each scanline.

During rendering, the tile #, attributes and X pos bytes are output all at the same time (pipelines are used) for the external circuitry to fill the line buffers with the right pixels.



Active list flip



| TITLE:             |           | DATE:      |
|--------------------|-----------|------------|
| Capcom 86S105      |           | 21/11/2023 |
| INTERNAL MEMORY    |           | PAGE:      |
| BY: Sean Gonsalves | REV: @REV | 2/4        |









Capcom 86S105

SEQUENCING

21/11/2023

PAGE: 3/4

REV: @REV

## Active list selection for rendering and x position byte output to POS pins



## Active list attribute byte to ATR pins delay x1



## Active list tile # byte to CHR pins delay x2



| TITLE:             |          | DATE:      |
|--------------------|----------|------------|
| Capcom 86S105      |          | 21/11/2023 |
| FINAL OUTPUTS      |          | PAGE:      |
| BY: Sean Gonsalves | REV: @RE | v 4/4      |