

# Revision Guide for AMD Family 17h Models 00h-0Fh Processors

Publication # **55449** Revision: **1.16** 

Issue Date: May 2019

Advanced Micro Devices

#### © 2016-2019 Advanced Micro Devices, Inc. All rights reserved.

The information contained herein is for informational purposes only, and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale.

#### **Trademarks**

AMD, the AMD Arrow logo, AMD Radeon, AMD Ryzen, AMD Threadripper, AMD EPYC, and combinations thereof, are trademarks of Advanced Micro Devices, Inc.

Linux is a registered trademark of Linus Torvalds.

Microsoft and Windows are registered trademarks of Microsoft Corporation.

PCIe and PCI Express are registered trademarks of PCI-SIG.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

# **List of Figures**

Figure 1. Format of CPUID Fn0000\_0001\_EAX......8

# **List of Tables**

| Cable 1. Arithmetic and Logic Operators                                           | 7  |
|-----------------------------------------------------------------------------------|----|
| Table 2. CPUID Values for AMD Family 17h Models 00h-0Fh SP3 Processor Revisions   | 8  |
| Table 3. CPUID Values for AMD Family 17h Models 00h-0Fh AM4 Processor Revisions   | 8  |
| Table 4. CPUID Values for AMD Family 17h Models 00h-0Fh SP3r2 Processor Revisions | 8  |
| Table 5. OSVW ID Length Register                                                  | 10 |
| Table 6. OSVW Status Register                                                     | 10 |
| Table 7. Cross Reference of Product Revision to OSVW ID                           | 10 |
| Table 8. Cross-Reference of Processor Revision to Errata                          | 12 |
| Table 9. Cross-Reference of Errata to Package Type                                | 15 |
| Table 10. Cross-Reference of Errata to Processor Segments                         | 17 |
|                                                                                   |    |



# **Revision History**

| Date      | Revision | Description                                                                                                                                                                                                                                                        |
|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| May 2019  |          | Added 2nd Generation AMD Ryzen <sup>™</sup> Threadripper silicon information to Overview, Table 4, and Table 10; Added errata #1100, #1102, #1110, #1124, #1125, #1126, #1128, #1130, #1142, #1146, #1154, #1155, #1158, #1160, and #1163; Modified erratum #1076. |
| June 2018 | 1.12     | Initial public release.                                                                                                                                                                                                                                            |

# **Overview**

The purpose of the *Revision Guide for AMD Family 17h Models 00h-0Fh* is to communicate updated product information to designers of computer systems and software developers. This revision guide includes information on the following products:

- AMD Ryzen<sup>TM</sup> Processor
- 2nd Generation AMD Ryzen<sup>™</sup> Processor
- AMD EPYC<sup>™</sup> Processor
- AMD Ryzen<sup>™</sup> Threadripper Processor
- 2nd Generation AMD Ryzen<sup>™</sup> Threadripper <sup>™</sup> Processor

Feature support varies by brands and OPNs (Ordering Part Number). To determine the features supported by your processor, contact your customer representative.

This guide consists of these major sections:

- Processor Identification shows how to determine the processor revision and workaround requirements, and to construct, program, and display the processor name string.
- Product Errata provides a detailed description of product errata, including potential effects on system operation and suggested workarounds. An erratum is defined as a deviation from the product's specification, and as such may cause the behavior of the processor to deviate from the published specifications.
- Documentation Support provides a listing of available technical support resources.

# **Revision Guide Policy**

Occasionally, AMD identifies product errata that cause the processor to deviate from published specifications. Descriptions of identified product errata are designed to assist system and software designers in using the processors described in this revision guide. This revision guide may be updated periodically.



# **Conventions**

# **Numbering**

- **Binary numbers**. Binary numbers are indicated by appending a "b" at the end, e.g., 0110b.
- **Decimal numbers**. Unless specified otherwise, all numbers are decimal. This rule does not apply to the register mnemonics.
- **Hexadecimal numbers**. Hexadecimal numbers are indicated by appending an "h" to the end, e.g., 45F8h.
- **Underscores in numbers**. Underscores are used to break up numbers to make them more readable. They do not imply any operation. e.g., 0110 1100b.
- Undefined digit. An undefined digit, in any radix, is notated as a lower case "x".

# **Arithmetic and Logical Operators**

In this document, formulas follow some Verilog conventions as shown in Table 1.

Table 1. Arithmetic and Logic Operators

| Operator | Definition                                                                                                                                                                                                                                         |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| {}       | Curly brackets are used to indicate a group of bits that are concatenated together. Each set of bits is separated by a comma. E.g., {Addr[3:2], Xlate[3:0]} represents a 6-bit value; the two MSBs are Addr[3:2] and the four LSBs are Xlate[3:0]. |
| I        | Bitwise OR operator. E.g. (01b   10b == 11b).                                                                                                                                                                                                      |
| II       | Logical OR operator. E.g. (01b    10b == 1b); logical treats multibit operand as 1 if >=1 and produces a 1-bit result.                                                                                                                             |
| &        | Bitwise AND operator. E.g. (01b & 10b == 00b).                                                                                                                                                                                                     |
| &&       | Logical AND operator. E.g. (01b && 10b == 1b); logical treats multibit operand as 1 if >=1 and produces a 1-bit result.                                                                                                                            |
| ۸        | Bitwise exclusive-OR operator; sometimes used as "raised to the power of" as well, as indicated by the context in which it is used. E.g. $(01b \land 10b = 11b)$ . E.g. $(2^2 = 4)$ .                                                              |
| ~        | Bitwise NOT operator (also known as one's complement). E.g. (~10b == 01b).                                                                                                                                                                         |
| !        | Logical NOT operator. E.g. (!10b == 0b); logical treats multibit operand as 1 if >=1 and produces a 1-bit result.                                                                                                                                  |
| ==       | Logical "is equal to" operator.                                                                                                                                                                                                                    |
| !=       | Logical "is not equal to" operator.                                                                                                                                                                                                                |
| <=       | Less than or equal operator.                                                                                                                                                                                                                       |
| >=       | Greater than or equal operator.                                                                                                                                                                                                                    |
| *        | Arithmetic multiplication operator.                                                                                                                                                                                                                |
| 1        | Arithmetic division operator.                                                                                                                                                                                                                      |
| <<       | Shift left first operand by the number of bits specified by the 2nd operand. E.g. (01b << 01b == 10b).                                                                                                                                             |
| >>       | Shift right first operand by the number of bits specified by the 2nd operand. E.g. (10b >> 01b == 01b).                                                                                                                                            |

# **Register References and Mnemonics**

In order to define errata workarounds it is sometimes necessary to reference processor registers. References to registers in this document use a mnemonic notation consistent with that defined in the *Processor Programming Reference (PPR) for AMD Family 17 Model 00h-0Fh Processors*, order# 54945, or the *Open-Source Register Reference for AMD Family 17h Processors*, order# 56255.

Conventions 7

# **Processor Identification**

This section shows how to determine the processor revision.

## **Revision Determination**

A processor revision is identified using a unique value that is returned in the EAX register after executing the CPUID instruction function 0000 0001h (CPUID Fn0000 0001 EAX).



Figure 1. Format of CPUID Fn0000\_0001\_EAX

The following tables show the identification numbers from CPUID Fn0000\_0001\_EAX for each revision of the processor to each processor segment. "X" signifies that the revision has been used in the processor segment. "N/A" signifies that the revision has not been used in the processor segment.

Table 2. CPUID Values for AMD Family 17h Models 00h-0Fh SP3 Processor Revisions

| CPUID Fn0000_0001_EAX (Mnemonic) | AMD EPYC <sup>™</sup> Processors |
|----------------------------------|----------------------------------|
| 00800F12h (ZP-B2)                | X                                |

Table 3. CPUID Values for AMD Family 17h Models 00h-0Fh AM4 Processor Revisions

| CPUID Fn0000_0001_EAX (Mnemonic) | AMD Ryzen <sup>™</sup> Processors | 2nd Generation<br>AMD Ryzen <sup>™</sup><br>Processors |
|----------------------------------|-----------------------------------|--------------------------------------------------------|
| 00800F11h (ZP-B1)                | X                                 | N/A                                                    |
| 00800F82h (PiR-B2)               | N/A                               | X                                                      |

Table 4. CPUID Values for AMD Family 17h Models 00h-0Fh SP3r2 Processor Revisions

| CPUID Fn0000_0001_EAX (Mnemonic) | AMD Ryzen <sup>™</sup> Threadripper Processors | 2nd Generation<br>AMD Ryzen <sup>™</sup><br>Threadripper<br>Processors |
|----------------------------------|------------------------------------------------|------------------------------------------------------------------------|
| 00800F11h (ZP-B1)                | X                                              | N/A                                                                    |
| 00800F12h (ZP-B2)                | N/A                                            | X                                                                      |

# **Mixed Processor Revision Support**

AMD Family 17h processors with different revisions may not be mixed in a multiprocessor system.

# **Programming and Displaying the Processor Name String**

This section, intended for system software programmers, describes how to program and display the 48-character processor name string that is returned by CPUID Fn8000\_000[4:2]. The hardware or cold reset value of the processor name string is 48 ASCII NUL characters, so system software must program the processor name string before any general purpose application or operating system software uses the extended functions that read the name string. It is common practice for system software to display the processor name string and model number whenever it displays processor information during boot up.

Note: Motherboards that do not program the proper processor name string and model number will not pass AMD validation and will not be posted on the AMD Recommended Motherboard Web site.

The name string must be ASCII NUL terminated and the 48-character maximum includes that NUL character.

The processor name string is programmed by MSR writes to the six MSR addresses covered by the range MSRC001\_00[35:30]h. Refer to the PPR for the format of how the 48-character processor name string maps to the 48 bytes contained in the six 64-bit registers of MSRC001\_00[35:30].

The processor name string is read by CPUID reads to a range of CPUID functions covered by CPUID Fn8000\_000[4:2]. Refer to CPUID Fn8000\_000[4:2] in the PPR for the 48-character processor name string mapping to the 48 bytes contained in the twelve 32-bit registers of CPUID Fn8000\_000[4:2].

# **Operating System Visible Workarounds**

This section describes how to identify operating system visible workarounds.

# MSRC001\_0140 OS Visible Work-around MSR0 (OSVW\_ID\_Length)

This register, as defined in *AMD64 Architecture Programmer's Manual Volume 2: System Programming*, order# 24593, is used to specify the number of valid status bits within the OS Visible Work-around status registers.

The reset default value of this register is 0000 0000 0000 0000h.

System software shall program the OSVW ID Length to 0005h prior to hand-off to the OS.

Table 5. OSVW ID Length Register

| Bits  | Description                                                   |
|-------|---------------------------------------------------------------|
| 63:16 | Reserved.                                                     |
| 15:0  | OSVW_ID_Length: OS visible work-around ID length. Read-write. |

# MSRC001\_0141 OS Visible Work-around MSR1 (OSVW\_Status)

This register, as defined in *AMD64 Architecture Programmer's Manual Volume 2: System Programming*, order# 24593, provides the status of the known OS visible errata. Known errata are assigned an OSVW\_ID corresponding to the bit position within the valid status field.

Operating system software should use MSRC001\_0140 to determine the valid length of the bit status field. For all valid status bits: 1=Hardware contains the erratum, and an OS software work-around is required or may be applied instead of a system software workaround. 0=Hardware has corrected the erratum, so an OS software work-around is not necessary.

The reset default value of this register is 0000 0000 0000 0000h.

Table 6. OSVW Status Register

| Bits | Description                                                               |
|------|---------------------------------------------------------------------------|
| 63:5 | OsvwStatusBits: Reserved. OS visible work-around status bits. Read-write. |
| 4    | OsvwId4: Reserved, must be zero.                                          |
| 3    | OsvwId3: Reserved, must be zero.                                          |
| 2    | OsvwId2: Reserved, must be zero.                                          |
| 1    | OsvwId1: Reserved, must be zero.                                          |
| 0    | OsvwId0: Reserved, must be zero.                                          |

System software shall program the state of the valid status bits as shown in Table 7 prior to hand-off to the OS.

Table 7. Cross Reference of Product Revision to OSVW ID

| CPUID<br>Fn0000_0001_EAX<br>(Mnemonic) | MSRC001_0141 Bits    |
|----------------------------------------|----------------------|
| 00800F11h (ZP-B1)                      | 0000_0000_0000_0000h |

Table 7. Cross Reference of Product Revision to OSVW ID (continued)

| CPUID<br>Fn0000_0001_EAX<br>(Mnemonic) | MSRC001_0141 Bits    |
|----------------------------------------|----------------------|
| 00800F12h (ZP-B2)                      | 0000_0000_0000_0000h |
| 00800F82h (PiR-B2)                     | 0000_0000_0000_0000h |

# **Product Errata**

This section documents product errata for the processors. A unique tracking number for each erratum has been assigned within this document for user convenience in tracking the errata within specific revision levels. This table cross-references the revisions of the part to each erratum. "No fix planned" indicates that no fix is planned for current or future revisions of the processor.

Note: There may be missing errata numbers. Errata that do not affect this product family do not appear. In addition, errata that have been resolved from early revisions of the processor have been deleted, and errata that have been reconsidered may have been deleted or renumbered.

Table 8. Cross-Reference of Processor Revision to Errata

| No.  | Errata Description                                                                                                                                          | 00800F82h (PiR-B2) | 00800F11h (ZP-B1) | 00800F12h (ZP-B2) |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|-------------------|
| 911  | IOMMU Unnecessarily Updates Dirty Bit (D-bit) While Handling Non-supervisor DMA Write Request To Writable Supervisor-only Page                              | No                 | fix plan          | ned               |
| 913  | IOMMU Incorrectly Issues Guest Page Table Walk Request as Non-coherent Request                                                                              | No                 | fix plan          | ned               |
| 919  | USB tPortConfiguration Timer Incorrectly Resets During Recovery Before LMP (Link Management Packet) Exchange                                                | No                 | fix plan          | ned               |
| 923  | IOMMU Event Not Logged When Software Programs DTE.HAD Bits Incorrectly                                                                                      | No                 | fix plan          | ned               |
| 931  | MCA_MISC0[BlkPtr] May Contain Incorrect Value                                                                                                               | No                 | fix plan          | ned               |
| 937  | Unpredictable IOMMU IO_PAGE_FAULT Event Logging For PCIe® Atomic Requests To Protected Pages                                                                | No                 | fix plan          | ned               |
| 954  | Processor Will Shut Down If It Issues a Load That Consumes Poison Data When Error Reporting is Disabled                                                     | No                 | fix plan          | ned               |
| 955  | Processor May Stall If Error Reporting is Disabled and a Cacheable Lock or Table-Walk Load Encounters a Master Abort, Target Abort, or Protection Violation | No                 | No fix planned    |                   |
| 965  | Incorrect IOMMU IO_PAGE_FAULT Event Logging For Reserved Message Type Interrupt Requests With DTE.IG = 1                                                    | No                 | fix plan          | ned               |
| 990  | Certain Performance Counters For Retire Based Events May Overcount                                                                                          | No                 | No fix planned    |                   |
| 1017 | FERR (Legacy Floating Point Error) for Thread 0 May be Incorrectly Cleared When Thread 1 Clears Its FERR                                                    |                    | X                 |                   |
| 1021 | Load Operation May Receive Stale Data From Older Store Operation                                                                                            | No                 | fix plan          | ned               |
| 1023 | Performance Monitor Counter Overflow Interrupts May Fail To Be Delivered When Two or More Counters Are Enabled                                              |                    | X                 |                   |
| 1024 | Cacheable Load Following Misaligned Cacheable Store Does Not Complete                                                                                       | No                 | fix plan          | ned               |
| 1033 | A Lock Operation May Cause the System to Hang                                                                                                               |                    | X                 |                   |
| 1034 | Processor May Return Incorrect Faulting Linear Address For a Cacheline-Misaligned Store                                                                     |                    | X                 |                   |
| 1036 | When IOMMU Interrupt Remapping Is Enabled the Remapped TM (Trigger Mode) Bit Is Incorrectly Ignored                                                         |                    | X                 |                   |
| 1037 | USB 2.0 Device May Immediately Reconnect After Windows® "Safely Remove Hardware" Procedure                                                                  | No fix planned     |                   |                   |
| 1038 | xHCI Controller May Incorrectly Drop USB 3.0 ISOC Audio Packets                                                                                             |                    | X                 |                   |
| 1039 | Non-Cacheable Coherent Store May Not Complete If it Follows a Cacheable Access to the Same Cache Line                                                       |                    | X                 |                   |
| 1042 | Processor May Fail To Boot On Systems With Both SPI (Serial Peripheral Interface) and Discrete TPM (Trusted Platform Module) Enabled                        | No                 | fix plan          | ned               |
| 1043 | IOMMU May Fail to Deliver an Interrupt or Incorrectly Send an Interrupt to the Host OS                                                                      | No                 | fix plan          | ned               |
| 1044 | PCIe® Controller May Hang on Entry Into Either L1.1 or L1.2 Power Management Substate                                                                       |                    | X                 |                   |
|      |                                                                                                                                                             |                    |                   | _                 |

**Table 8. Cross-Reference of Processor Revision to Errata (continued)** 

|      | 8. Cross-Reference of Processor Revision to Errata (continued)                                                                   |                    | CPUID<br>Fn0000_0001_EAX |                   |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------|-------------------|--|--|
| No.  | Errata Description                                                                                                               | 00800F82h (PiR-B2) | 00800F11h (ZP-B1)        | 00800F12h (ZP-B2) |  |  |
| 1047 | Miss Address Buffer Performance Counter May Be Inaccurate                                                                        | No                 | fix plan                 | ned               |  |  |
| 1048 | Three-Source Operand Floating Point Instructions May Block Another Thread on the Same Core                                       | No                 | fix plan                 | ned               |  |  |
| 1049 | FCMOV Instruction May Not Execute Correctly                                                                                      | No                 | fix plan                 | ned               |  |  |
| 1053 | When SMAP is Enabled and EFLAGS.AC is Set, the Processor Will Fail to Page Fault on an Implicit Supervisor Access to a User Page | No                 | fix plan                 | ned               |  |  |
| 1054 | Instructions Retired Performance Counter May Be Inaccurate                                                                       | No                 | fix plan                 | ned               |  |  |
| 1057 | MWAIT or MWAITX Instructions May Fail to Correctly Exit From the Monitor Event Pending State                                     |                    | X                        | X                 |  |  |
| 1058 | Executing Code in the Page Adjacent to a Canonical Address Boundary May Cause Unpredictable Results                              | No                 | fix plan                 | ned               |  |  |
| 1059 | In Real Mode or Virtual-8086 Mode MWAIT or MWAITX Instructions May Fail to Correctly Exit From the Monitor Event Pending State   | No                 | fix plan                 | ned               |  |  |
| 1063 | PCIe® Controller Will Generate MSI (Message Signaled Interrupt) With Incorrect Requestor ID                                      | No                 | fix plan                 | ned               |  |  |
| 1067 | L3 Performance Event Counter May Be Inaccurate                                                                                   | No                 | No fix planned           |                   |  |  |
| 1070 | 16-bit Real Mode Applications May Fail When Virtual Mode Extensions (VME) Are Enabled                                            | No                 | No fix planned           |                   |  |  |
| 1071 | Spurious Level 2 Branch Target Buffer (L2 BTB) Multi-Match Error May Occur                                                       | No                 | fix plan                 | ned               |  |  |
| 1076 | CPUID Fn8000_0007_EDX[CPB] Incorrectly Returns 0                                                                                 |                    | X                        |                   |  |  |
| 1080 | PCIe® Link Exit to L0 in Gen1 Mode May Incorrectly Trigger NAKs                                                                  |                    | X                        | X                 |  |  |
| 1081 | Programming MSRC001_0015 [Hardware Configuration] (HWCR)[CpbDis] Does Not Affect All Threads In The Socket                       |                    | X                        | X                 |  |  |
| 1083 | PCIe <sup>®</sup> Link in Gen3 Mode May Incorrectly Observe EDB Error and Enter Recovery                                         |                    | X                        | X                 |  |  |
| 1084 | xHCI Host May Fail To Respond to Resume Request From Downstream USB Device Within 1 ms                                           | No                 | fix plan                 | ned               |  |  |
| 1091 | 4K Address Boundary Crossing Load Operation May Receive Stale Data                                                               | No                 | fix plan                 | ned               |  |  |
| 1092 | USB Device May Not be Enumerated After Device Reset                                                                              | No                 | fix plan                 | ned               |  |  |
| 1095 | Potential Violation of Read Ordering In Lock Operation In SMT (Simultaneous Multithreading) Mode                                 | No                 | fix plan                 | ned               |  |  |
| 1096 | The GuestInstrBytes Field of the VMCB on a VMEXIT May Incorrectly Return 0h                                                      | No                 | fix plan                 | ned               |  |  |
| 1100 | A Page Fault on a User Mode Fused Branch Instruction May Stall                                                                   | No                 | fix plan                 | ned               |  |  |
| 1102 | The Processor May Hang During Warm Reset                                                                                         | No                 | fix plan                 | ned               |  |  |
| 1108 | MCA Error May Incorrectly Report Overflow Condition                                                                              | No fix planned     |                          | ned               |  |  |
| 1109 | MWAIT Instruction May Hang a Thread                                                                                              |                    | X                        | X                 |  |  |
| 1110 | Inaccurate Deferred Errors May Be Logged in MCA_STATUS_CS After Warm Reset                                                       | No fix planned     |                          | ned               |  |  |
| 1124 | A Short Circuit Event on Any USB Port Will Cause xHCI/EHCI Controller Failure                                                    | No fix planned     |                          | ned               |  |  |
| 1125 | Reading or Writing Certain PCIe® Registers in a PCIe Root Port May Cause the Processor to Hang                                   |                    | X                        | X                 |  |  |
| 1126 | PCIe <sup>®</sup> Link May Hang When Attempting to Switch to Gen3 Mode                                                           | No                 | fix plan                 | ned               |  |  |
| 1128 | Incorrect Error Codes For Benign VMM Communication (#VC) Exceptions                                                              |                    |                          | X                 |  |  |
| 1130 | Certain Sequences of Instructions May Cause Incorrect Memory Reference Address                                                   | No fix planned     |                          |                   |  |  |
| 1142 | Locked Operations Involving Page Table Entries May Observe Stale Accessed Bit                                                    | No                 | fix plan                 | ned               |  |  |

Table 8. Cross-Reference of Processor Revision to Errata (continued)

|      |                                                                                                                      | CPUID<br>Fn0000_0001_EAX |                   |                   |
|------|----------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------|-------------------|
| No.  | Errata Description                                                                                                   | 00800F82h (PiR-B2)       | 00800F11h (ZP-B1) | 00800F12h (ZP-B2) |
| 1146 | PCIe® DPC (Downstream Port Containment) RP PIO (Root Port Programmed I/O) Error Reporting May Not Function Correctly | No fix planned           |                   | ned               |
| 1154 | OV SS Instructions May Take Multiple Breakpoints  No fix plant                                                       |                          | ned               |                   |
| 1155 | DMA or Peer-to-peer Accesses Using Guest Physical Addresses (GPAs) May Cause IOMMU Target Abort                      | No fix planned           |                   | ned               |
| 1158 | I Interrupts LINT0/LINT1 May Occur While APIC is Software Disabled  No fix planned                                   |                          |                   |                   |
| 1160 | dpParity and XiVictimQueue Mask Bits Incorrectly Mask Additional Errors  No fix planned                              |                          |                   | ned               |
| 1163 | Some MCA_MISC0 Bits May Fail to Persist Through Warm Reset                                                           | No fix planned           |                   |                   |

# **Cross-Reference of Errata to Package Type**

This table cross-references the errata to each package type. "X" signifies that the erratum applies to the package type. An empty cell signifies that the erratum does not apply. An erratum may not apply to a package type due to a specific characteristic of the erratum, or it may be due to the affected silicon revision(s) not being used in this package.

Table 9. Cross-Reference of Errata to Package Type

| OI EII | ata to i |     |       |  |  |  |
|--------|----------|-----|-------|--|--|--|
| ,st    | Package  |     |       |  |  |  |
| Errata | AM4      | SP3 | SP3r2 |  |  |  |
| 911    | X        | X   | X     |  |  |  |
| 913    | X        | X   | X     |  |  |  |
| 919    | X        | X   | X     |  |  |  |
| 923    | X        | X   | X     |  |  |  |
| 931    | X        | X   | X     |  |  |  |
| 937    | X        | X   | X     |  |  |  |
| 954    | X        | X   | X     |  |  |  |
| 955    | X        | X   | X     |  |  |  |
| 965    | X        | X   | X     |  |  |  |
| 990    | X        | X   | X     |  |  |  |
| 1017   | X        | X   | X     |  |  |  |
| 1021   | X        | X   | X     |  |  |  |
| 1023   | X        | X   | X     |  |  |  |
| 1024   | X        | X   | X     |  |  |  |
| 1033   | X        | X   | X     |  |  |  |
| 1034   | X        | X   | X     |  |  |  |
| 1036   | X        | X   |       |  |  |  |
| 1037   | X        | X   | X     |  |  |  |
| 1038   | X        | X   | X     |  |  |  |
| 1039   | X        | X   | X     |  |  |  |
| 1042   | X        | X   | X     |  |  |  |
| 1043   | X        | X   | X     |  |  |  |
| 1044   | X        |     | X     |  |  |  |
| 1047   | X        | X   | X     |  |  |  |
| 1048   | X        | X   | X     |  |  |  |
| 1049   | X        | X   | X     |  |  |  |
| 1053   | X        | X   | X     |  |  |  |
| 1054   | X        | X   | X     |  |  |  |
| 1057   | X        | X   | X     |  |  |  |
| 1058   | X        | X   | X     |  |  |  |

Table 9. Cross-Reference of Errata to Package Type (continued)

| (continued) |         |     |       |  |  |  |  |
|-------------|---------|-----|-------|--|--|--|--|
| æ           | Package |     |       |  |  |  |  |
| Errata      | AM4     | SP3 | SP3r2 |  |  |  |  |
| 1059        | X       | X   | X     |  |  |  |  |
| 1063        | X       | X   | X     |  |  |  |  |
| 1067        | X       | X   | X     |  |  |  |  |
| 1070        | X       | X   | X     |  |  |  |  |
| 1071        | X       | X   | X     |  |  |  |  |
| 1076        | X       | X   | X     |  |  |  |  |
| 1080        | X       | X   | X     |  |  |  |  |
| 1081        | X       | X   | X     |  |  |  |  |
| 1083        | X       | X   | X     |  |  |  |  |
| 1084        | X       | X   | X     |  |  |  |  |
| 1091        | X       | X   | X     |  |  |  |  |
| 1092        | X       | X   | X     |  |  |  |  |
| 1095        | X       | X   | X     |  |  |  |  |
| 1096        | X       | X   | X     |  |  |  |  |
| 1100        | X       | X   | X     |  |  |  |  |
| 1102        | X       | X   | X     |  |  |  |  |
| 1108        | X       | X   | X     |  |  |  |  |
| 1109        | X       | X   | X     |  |  |  |  |
| 1110        |         | X   | X     |  |  |  |  |
| 1124        | X       | X   | X     |  |  |  |  |
| 1125        |         | X   |       |  |  |  |  |
| 1126        | X       | X   | X     |  |  |  |  |
| 1128        |         | X   |       |  |  |  |  |
| 1130        | X       | X   | X     |  |  |  |  |
| 1142        | X       | X   | X     |  |  |  |  |
| 1146        |         | X   |       |  |  |  |  |
| 1154        | X       | X   | X     |  |  |  |  |
| 1155        | X       | X   | X     |  |  |  |  |
| 1158        | X       | X   | X     |  |  |  |  |
| 1160        | X       | X   | X     |  |  |  |  |
| 1163        | X       | X   | X     |  |  |  |  |

# **Cross-Reference of Errata to Processor Segments**

This table cross-references the errata to each processor segment. "X" signifies that the erratum applies to the processor segment. An empty cell signifies that the erratum does not apply. An erratum may not apply to a processor segment due to a specific characteristic of the erratum, or it may be due to the affected silicon revision(s) not being used in this processor segment.

Table 10. Cross-Reference of Errata to Processor Segments

| rroce  | SSOT Segments Processor Segment                   |                                                               |                       |                                     |                                                             |  |
|--------|---------------------------------------------------|---------------------------------------------------------------|-----------------------|-------------------------------------|-------------------------------------------------------------|--|
| Errata | 2nd Generation AMD Ryzen <sup>TM</sup> Processors | 2nd Generation AMD Ryzen <sup>™</sup> Threadripper Processors | AMD EPYC'' Processors | AMD Ryzen <sup>174</sup> Processors | AMD Ryzen <sup>™</sup> Threadripper <sup>™</sup> Processors |  |
| 911    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 913    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 919    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 923    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 931    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 937    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 954    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 955    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 965    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 990    | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 1017   |                                                   |                                                               |                       | X                                   | X                                                           |  |
| 1021   | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 1023   |                                                   |                                                               |                       | X                                   | X                                                           |  |
| 1024   | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 1033   |                                                   |                                                               |                       | X                                   | X                                                           |  |
| 1034   |                                                   |                                                               |                       | X                                   | X                                                           |  |
| 1036   |                                                   |                                                               |                       | X                                   |                                                             |  |
| 1037   | X                                                 | X                                                             | X                     | X                                   | X                                                           |  |
| 1038   |                                                   |                                                               |                       | X                                   | X                                                           |  |
| 1039   |                                                   |                                                               |                       | X                                   | X                                                           |  |

Table 10. Cross-Reference of Errata to

| Processor Segments (continued) |                                                  |                                                                 |                      |                                     |                                                             |  |
|--------------------------------|--------------------------------------------------|-----------------------------------------------------------------|----------------------|-------------------------------------|-------------------------------------------------------------|--|
|                                | Processor Segment                                |                                                                 |                      |                                     |                                                             |  |
| Errata                         | 2nd Generation AMD Ryzen <sup>™</sup> Processors | 2nd Generation AMD Ryzen <sup>134</sup> Threadripper Processors | AMD EPYC" Processors | AMD Ryzen <sup>737</sup> Processors | AMD Ryzen <sup>™</sup> Threadripper <sup>™</sup> Processors |  |
| 1042                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1043                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1044                           |                                                  |                                                                 |                      | X                                   | X                                                           |  |
| 1047                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1048                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1049                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1053                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1054                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1057                           |                                                  |                                                                 |                      | X                                   |                                                             |  |
| 1058                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1059                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1063                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1067                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1070                           |                                                  |                                                                 | X                    | X                                   | X                                                           |  |
| 1071                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1076                           |                                                  |                                                                 |                      | X                                   | X                                                           |  |
| 1080                           |                                                  |                                                                 | X                    | X                                   | X                                                           |  |
| 1081                           |                                                  |                                                                 | X                    | X                                   | X                                                           |  |
| 1083                           |                                                  |                                                                 | X                    | X                                   | X                                                           |  |
| 1084                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1091                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1092                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1095                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1096                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1100                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |
| 1102                           | X                                                | X                                                               | X                    | X                                   | X                                                           |  |

Table 10. Cross-Reference of Errata to Processor Segments (continued)

|        | Processor Segment                                |                                                   |                                                         |                                    |                                   |  |
|--------|--------------------------------------------------|---------------------------------------------------|---------------------------------------------------------|------------------------------------|-----------------------------------|--|
| Errata | 2nd Generation AMD Ryzen <sup>™</sup> Processors | 2nd Generation AMD Ryzen" Threadripper Processors | $\mathbf{AMD}\;\mathbf{EPYC}^{rv}\;\mathbf{Processors}$ | AMD Ryzen <sup>13</sup> Processors | AMD Ryzen Threadripper Trocessors |  |
| 1108   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1109   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1110   |                                                  | X                                                 | X                                                       |                                    | X                                 |  |
| 1124   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1125   |                                                  |                                                   | X                                                       |                                    |                                   |  |
| 1126   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1128   |                                                  |                                                   | X                                                       |                                    |                                   |  |
| 1130   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1142   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1146   |                                                  |                                                   | X                                                       |                                    |                                   |  |
| 1154   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1155   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1158   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1160   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |
| 1163   | X                                                | X                                                 | X                                                       | X                                  | X                                 |  |

# 911 IOMMU Unnecessarily Updates Dirty Bit (D-bit) While Handling Non-supervisor DMA Write Request To Writable Supervisor-only Page

## **Description**

IOMMU incorrectly sets the D-bit in the guest page table when it encounters a DMA write request without supervisor privilege to a writable supervisor-only page.

#### **Potential Effect on System**

No functional issue is expected; the non-permitted DMA write request is aborted without any memory content modification. However, the affected pages may be unnecessarily written out to the pagefile by software.

## **Suggested Workaround**

None

#### **Fix Planned**

No fix planned

# 913 IOMMU Incorrectly Issues Guest Page Table Walk Request as Non-coherent Request

## **Description**

When software issues a guest table walk request with DTE.SD=1, IOMMU will issue the table walk request as a non-coherent request just based on the DTE.SD value. It ignores the intermediate guest page PTE.FC value to properly determine if the guest page table walk request should be a coherent request.

#### **Potential Effect on System**

A guest page table walk request is issued as non-coherent instead of coherent even when host PTE.FC (Force Coherent) is set.

#### **Suggested Workaround**

Software should program DTE.SD=0.

#### **Fix Planned**

No fix planned

# 919 USB tPortConfiguration Timer Incorrectly Resets During Recovery Before LMP (Link Management Packet) Exchange

## **Description**

If the USB link transitions through Recovery before the LMPs are exchanged successfully in U0 state, the tportConfiguration timer erroneously resets during Recovery and restarts once the link enters U0.

## **Potential Effect on System**

None. There is no interoperability or compliance issue because the controller is able to exchange the Port Capability and Port Configuration LMPs after transiting to U0.

## **Suggested Workaround**

None

#### **Fix Planned**

No fix planned

# 923 IOMMU Event Not Logged When Software Programs DTE.HAD Bits Incorrectly

#### **Description**

IOMMU fails to log an ILLEGAL\_DEV\_TABLE\_ENTRY event when it encounters software setting of DTE.HAD (Host Access and Dirty Update) bits that is inconsistent with what EFR (Extended Feature Register) specifies. The following are the invalid programming scenarios:

- HASup == 0 & DTE.HAD != 00b.
- HASup == 1 & HDSup == 0 & DTE.HAD == 1xb.
- HASup == 1 & HDSup == 1 & DTE.HAD == 10b.

# **Potential Effect on System**

Unpredictable system behavior when software does not program DTE.HAD correctly.

## **Suggested Workaround**

Software should program DTE.HAD bits according to the AMD I/O Virtualization Technology (IOMMU) Specification, order# 48882, revision 2.63 or later.

# **Fix Planned**

No fix planned

# 931 MCA MISC0[BlkPtr] May Contain Incorrect Value

## **Description**

If CPUID\_Fn80000007\_EBX[ScalableMca] == 1b, the MCA\_MISC0[BlkPtr] field is used to indicate the presence of the additional MISC registers. This field is set to 1 regardless of whether additional MISC registers are present.

## **Potential Effect on System**

None expected.

#### **Suggested Workaround**

System software must program the MCA\_MISC0[BlkPtr] field to 00h in each MCA\_MISC0 register except MCA\_MISC0\_UMC. System software must program the MCA\_MISC0[BlkPtr] to 01h in MCA\_MISC0\_UMC. System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 937 Unpredictable IOMMU IO\_PAGE\_FAULT Event Logging For PCIe® Atomic Requests To Protected Pages

#### **Description**

IOMMU has unpredictable IO\_PAGE\_FAULT event logging when it encounters a PCIe<sup>®</sup> atomic request accessing protected pages.

The following might occur when IOMMU encounters PCIe atomic requests accessing protected pages;

- when DTE.SA = 1, IO PAGE FAULT might be logged when it should be suppressed,
- when DTE.SA = 0, IO PAGE FAULT might be suppressed incorrectly.

#### **Potential Effect on System**

Unpredictable event logging behavior. PCIe atomic requests to protected pages are aborted as expected.

#### **Suggested Workaround**

None.

#### **Fix Planned**

No fix planned

# 954 Processor Will Shut Down If It Issues a Load That Consumes Poison Data When Error Reporting is Disabled

## **Description**

If MCA\_CTL\_LS[DcDataErr1]==0 and MCG\_CTL[LS]==1, the processor will shut down if it issues a load that consumes poison data. This configuration is unsupported except for platform firmware during the boot phase.

#### **Potential Effect on System**

System shutdown during boot if an uncorrectable error occurs.

#### **Suggested Workaround**

If platform firmware wishes to enable error logging in the MCA, it should program the following registers:

- MCA CONFIG LS[McaxEn] to 1b
- MCA CTL LS[63:0] to FFFF FFFF FFFFh
- MCG CTL[0] to 1b
- CR4.MCE to 1b

These settings will cause a machine check exception to be generated on an error, which platform firmware must handle. Once handled, the platform firmware can continue operation.

Alternatively, if platform firmware does not wish to enable exceptions, platform firmware should program the following register:

• MCG\_CTL[0] to 0b

This setting will cause the processor to ignore errors in the load-store unit and will allow the machine to survive poison data consumption. Platform firmware may poll other MCA banks to look for errors that occur during boot (e.g., platform firmware may poll the MCA banks associated with the memory controller to look for DRAM ECC errors).

Before passing control to the operating system, platform firmware should restore the previous state of these registers.

#### **Fix Planned**

No fix planned

# 955 Processor May Stall If Error Reporting is Disabled and a Cacheable Lock or Table-Walk Load Encounters a Master Abort, Target Abort, or Protection Violation

#### **Description**

If MCG\_CTL[LS]==1, and MCA\_CTL\_LS[SystemReadDataErrorT0]==0 or MCA\_CTL\_LS[SystemReadDataErrorT1]==0, the processor may stall if it issues a cacheable lock or table-walk load that encounters a master abort, target abort, or protection violation. The error may also not be logged. This configuration is unsupported except for platform firmware during the boot phase. Because cacheable locks and table-walk loads must be issued to DRAM, these aborts and violations are not expected to occur.

#### **Potential Effect on System**

The system may hang or reset.

#### **Suggested Workaround**

If platform firmware wishes to enable error logging in the MCA, it should program the following registers:

- MCA CONFIG LS[McaxEn] to 1b
- MCA CTL LS[63:0] to FFFF FFFF FFFF FFFFh
- MCG CTL[0] to 1b
- CR4.MCE to 1b

These settings will cause a machine check exception to be generated on an error, which platform firmware must handle. Once handled, the platform firmware can continue operation.

Before passing control to the operating system, platform firmware should restore the previous state of these registers.

#### **Fix Planned**

No fix planned

# 965 Incorrect IOMMU IO PAGE FAULT Event Logging For Reserved Message Type Interrupt Requests With DTE.IG = 1

# **Description**

IOMMU will log an IO\_PAGE\_FAULT event when it encounters any reserved message type interrupt request regardless of DTE.IG setting. Even when DTE.IG = 1, IO\_PAGE\_FAULT event is logged when it should be suppressed.

## **Potential Effect on System**

Software may encounter unexpected IO\_PAGE\_FAULT event logging. Reserved message type interrupt requests are aborted as expected.

#### **Suggested Workaround**

Software may ignore IO\_PAGE\_FAULT event log entries for reserved message type interrupt requests from devices with DTE.IG = 1.

#### **Fix Planned**

No fix planned

# 990 Certain Performance Counters For Retire Based Events May Overcount

## **Description**

The processor may experience sampling inaccuracies that may cause the following performance counters to overcount retire-based events when PMCx022[4] is not equal to zero:

- PMCx002 [Retired x87 Floating Point Operations]
- PMCx003 [Retired SSE/AVX Operations]
- PMCx005 [Retired Serializing Ops]
- PMCx0CB [Retired MMX/FP Instructions]

# **Potential Effect on System**

Inaccuracies in performance monitoring software may be experienced.

## **Suggested Workaround**

None

#### Fix Planned

Yes

# 1017 FERR (Legacy Floating Point Error) for Thread 0 May be Incorrectly Cleared When Thread 1 Clears Its FERR

# **Description**

Under a highly specific and detailed set of internal timing conditions, if thread 0 enters HALT or MWAIT with a pending FERR, then if thread 1 clears its FERR, the FERR for thread 0 may also incorrectly be cleared.

## **Potential Effect on System**

Unpredictable system behavior.

# **Suggested Workaround**

None

#### **Fix Planned**

Yes

# 1021 Load Operation May Receive Stale Data From Older Store Operation

# **Description**

Under a highly specific and detailed set of internal timing conditions, a load operation may incorrectly receive stale data from an older store operation.

# **Potential Effect on System**

Data corruption.

# **Suggested Workaround**

Program MSRC001 1029[13] to 1b. System software may contain the workaround for this erratum.

## **Fix Planned**

No fix planned

# 1023 Performance Monitor Counter Overflow Interrupts May Fail To Be Delivered When Two or More Counters Are Enabled

## **Description**

Under a highly specific and detailed set of internal timing conditions, when two or more performance monitor counters on the same thread are enabled to generate an interrupt on a counter overflow, they may stop generating interrupts after the first performance monitor counter interrupt event.

#### **Potential Effect on System**

Inaccuracies in performance monitoring software may be experienced.

# **Suggested Workaround**

None. Performance monitor counter overflow interrupts will be delivered correctly if only a single performance monitor counter is enabled per thread.

#### Fix Planned

Yes

# 1024 Cacheable Load Following Misaligned Cacheable Store Does Not Complete

# **Description**

Under a highly specific and detailed set of internal timing conditions, if a misaligned cacheable store is followed by a cacheable load to a cache line with overlapping address bits [11:0], the load does not complete.

## **Potential Effect on System**

The system may hang or reset.

## **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 1033 A Lock Operation May Cause the System to Hang

## **Description**

Under a highly specific and detailed set of internal timing conditions, a Lock operation may cause the system to hang.

# **Potential Effect on System**

The system may hang or reset.

# **Suggested Workaround**

Program MSRC001 1020[4] to 1b. System software may contain the workaround for this erratum.

## **Fix Planned**

Yes

# 1034 Processor May Return Incorrect Faulting Linear Address For a Cacheline-Misaligned Store

## **Description**

The processor may return incorrect value when reporting the faulting linear address for a cacheline-misaligned store that is not page-misaligned.

- For a non-nested page fault, CR2[11:0] may be incorrect.
- For a nested page fault, EXITINFO2[11:0] of VMCB (Virtual Machine Control Block) may be incorrect.

#### **Potential Effect on System**

None, as long as software does not depend on the byte address of faulting cacheline-misaligned store.

#### **Suggested Workaround**

If software requires bits [11:0] of the faulting address, then software may decode this information from the faulting X86 instruction and ignore information from EXITINFO2[11:0] or CR2[11:0].

- For non-nested page faults the faulting rIP can be used to read the instruction bytes.
- For nested page faults the Guest Instruction Bytes field in the VMCB provides the instruction to be decoded.

#### **Fix Planned**

Yes

# 1036 When IOMMU Interrupt Remapping Is Enabled the Remapped TM (Trigger Mode) Bit Is Incorrectly Ignored

# **Description**

When IOMMU interrupt remapping is enabled the remapped TM (trigger mode) bit in the IOMMU interrupt remapping table entry is incorrectly ignored, and as a result all remapped interrupts will have TM=0 indicating edge-triggered mode.

#### **Potential Effect on System**

Remapped interrupts with TM=1 indicating level-triggered mode will result in IO devices not receiving EOI (end of interrupt).

#### **Suggested Workaround**

No workaround. Only use devices with edge-triggered interrupts.

#### **Fix Planned**

Yes

# 1037 USB 2.0 Device May Immediately Reconnect After Windows® "Safely Remove Hardware" Procedure

#### **Description**

If Selected Suspend is enabled, a USB 2.0 device may immediately be reconnected after the Windows® "Safely Remove Hardware" procedure completes.

#### **Potential Effect on System**

A USB 2.0 device may remain attached to the system after undergoing the Windows<sup>®</sup> "Safely Remove Hardware" procedure.

#### **Suggested Workaround**

To avoid this issue the USB driver should not program the xHCI controller in D3 state when the last connected USB 2.0 device is disabled as a result of the Windows<sup>®</sup> "Safely Remove Hardware" procedure.

#### **Fix Planned**

No fix planned

### 1038 xHCI Controller May Incorrectly Drop USB 3.0 ISOC Audio Packets

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the xHCI controller may incorrectly drop USB 3.0 ISOC audio packets.

#### **Potential Effect on System**

Audio stuttering during video playback.

#### **Suggested Workaround**

To avoid this issue the USB driver should disable U1 and U2 states for the AMD USB device with vendor ID 0x1022 (USB:ROOT\_HUB\VID\_1022) and PCI<sup>®</sup> device ID 0x145C (USB:ROOT\_HUB\PID\_145C).

#### **Fix Planned**

Yes

## 1039 Non-Cacheable Coherent Store May Not Complete If it Follows a Cacheable Access to the Same Cache Line

#### Description

Under a highly specific and detailed set of internal timing conditions, a non-cacheable coherent store may not complete if it follows a cacheable access to the same cache line.

#### **Potential Effect on System**

The system may hang or reset.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### Fix Planned

Yes

# 1042 Processor May Fail To Boot On Systems With Both SPI (Serial Peripheral Interface) and Discrete TPM (Trusted Platform Module) Enabled

#### **Description**

Under a highly specific and detailed set of internal timing conditions, processor may hang while booting on a system when the following conditions occur:

- both SPI (Serial Peripheral Interface) and discrete TPM (Trusted Platform Module) modules enabled, and
- SPI ROM read prefetching is enabled.

#### **Potential Effect on System**

System hang while booting.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

# 1043 IOMMU May Fail to Deliver an Interrupt or Incorrectly Send an Interrupt to the Host OS

#### **Description**

IOMMU may fail to deliver an interrupt or incorrectly send an interrupt to the host OS under the following conditions:

- The vAPIC (Virtual Advanced Programmable Interrupt Controller) backing page is programmed in IRTE (Interrupt Remapping Table Entry), and
- GA (Guest Virtual APIC) mode is enabled.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 1044 PCIe® Controller May Hang on Entry Into Either L1.1 or L1.2 Power Management Substate

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the PCIe<sup>®</sup> controller may hang on entry into either L1.1 or L1.2 power management substate.

This failure occurs when L1 power management substate exit is triggered by a link partner asserting CLKREQ# prior to the completion of the L1 power management stubstates entry protocol.

#### **Potential Effect on System**

The system may hang or reset.

#### **Suggested Workaround**

Disable L1.1 and L1.2 power management substates. System software may contain the workaround for this erratum.

#### **Fix Planned**

Yes

### 1047 Miss Address Buffer Performance Counter May Be Inaccurate

#### **Description**

The processor may experience sampling inaccuracies in the the following performance counter:

• MSRC001 1037[DcMissNoMabAlloc] may not be set.

#### **Potential Effect on System**

Performance monitoring software may experience inaccuracies.

#### **Suggested Workaround**

None

#### **Fix Planned**

### 1048 Three-Source Operand Floating Point Instructions May Block Another Thread on the Same Core

#### **Description**

An uninterrupted stream of three-source operand floating point instructions (e.g. FMA3) on one thread may block floating point instructions from completing on the other thread of the same core. A cache miss or a TLB miss or a branch misprediction would be sufficient to interrupt the stream of three-source operand floating point instructions and prevent the problem.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

### 1049 FCMOV Instruction May Not Execute Correctly

#### **Description**

Under a highly specific and detailed set of internal timing conditions, an FCMOV instruction may yield incorrect data if the following sequence of events occurs:

- An FCOMI instruction
- A non-FP instruction that modifies RFLAGS
- An FCMOV instruction

#### **Potential Effect on System**

Incorrect results from FCMOV instruction.

#### **Suggested Workaround**

Program MSRC001 1028[4] to 1b. System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 1053 When SMAP is Enabled and EFLAGS.AC is Set, the Processor Will Fail to Page Fault on an Implicit Supervisor Access to a User Page

#### **Description**

When SMAP (Supervisor Mode Access Protection) is enabled and EFLAGS.AC is set to 1b, the processor will fail to page fault on an implicit supervisor access to GDT (Global Descriptor Table), LDT (Local Descriptor Table), IDT (Interrupt Descriptor Table), or TSS (Task State Segment) when they are located in a user page.

#### **Potential Effect on System**

If the system data structures GDT, LDT, IDT, or TSS are located in a user page, then an implicit supervisor access may incorrectly gain access to that user page.

#### **Suggested Workaround**

None

#### **Fix Planned**

# 1054 Instructions Retired Performance Counter May Be Inaccurate

#### **Description**

The processor may experience sampling inaccuracies that may cause the MSRC000\_00E9 Read-Only Instructions Retired performance counter to count inaccurately after the processor exits the Core C6 (CC6) state.

#### **Potential Effect on System**

Inaccuracies in performance monitoring software may be experienced.

#### **Suggested Workaround**

None

#### **Fix Planned**

No fix planned

# 1057 MWAIT or MWAITX Instructions May Fail to Correctly Exit From the Monitor Event Pending State

#### Description

In the event that the following sequence occurs, a store from another core that matches the MONITOR or MONITORX address range will not cause an exit from the monitor event pending state:

- A thread executes a MONITOR or MONITORX instruction.
- The other thread on the same core changes CR0.CD to 1b. This asserts cache disable for both threads.
- The first thread reads memory to check for desired value.
- The first thread executes an MWAIT or MWAITX instruction.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

# 1058 Executing Code in the Page Adjacent to a Canonical Address Boundary May Cause Unpredictable Results

#### **Description**

Under a highly specific and detailed set of internal timing conditions, executing code in the page adjacent to a canonical address boundary may cause unpredictable results.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

Supervisor level software (operating systems and hypervisors) should create a guard page between the end of the user-mode accessible virtual address space and the beginning of the non-canonical area to prevent this issue.

#### **Fix Planned**

No fix planned

# 1059 In Real Mode or Virtual-8086 Mode MWAIT or MWAITX Instructions May Fail to Correctly Exit From the Monitor Event Pending State

#### **Description**

Under a highly specific and detailed set of internal timing conditions, if a thread executes a MONITOR or MONITORX instruction in real mode or virtual-8086 mode, a store from another core that matches the MONITOR or MONITORX address range may not cause an exit from the monitor event pending state.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

None

#### **Fix Planned**

# 1063 PCIe® Controller Will Generate MSI (Message Signaled Interrupt) With Incorrect Requestor ID

#### **Description**

The PCIe® controller will generate MSIs with an incorrect Requestor ID of 0x0 on internal interrupt events including:

- Hot-plug
- PME (Power Management Event)
- AER (Advanced Error Reporting)
- DPC (Dynamic Power Control)
- Link Equalization
- Link Bandwidth Notification

#### **Potential Effect on System**

Interrupts generated with an invalid Requestor ID may be blocked by the IOMMU if interrupt remapping is enabled; an error log may be generated.

Hot-plugged PCIe<sup>®</sup> devices will not be configured.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### Fix Planned

No fix planned

### 1067 L3 Performance Event Counter May Be Inaccurate

#### **Description**

The processor may experience sampling inaccuracies that may cause the L3 Performance Event counter MSRC001 0231 to count inaccurately if

- $MSRC001 \ 0230[EventSel] = 0x6$ , and
- MSRC001 0230[8] (UnitMask[0]) = 1b.

#### **Potential Effect on System**

Inaccuracies in performance monitoring software may be experienced.

#### **Suggested Workaround**

None

#### **Fix Planned**

# 1070 16-bit Real Mode Applications May Fail When Virtual Mode Extensions (VME) Are Enabled

#### Description

A 16-bit real mode application may become unresponsive on a system running 32-bit operating system with Virtual Mode Extensions (VME) enabled.

#### **Potential Effect on System**

Unpredictable behavior of 16-bit applications on systems running 32-bit operating systems.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

### 1071 Spurious Level 2 Branch Target Buffer (L2 BTB) Multi-Match Error May Occur

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the processor may incorrectly log a Level 2 Branch Target Buffer Multi-Match error in MCA STATUS IF with extended error code 0xB.

#### **Potential Effect on System**

Spurious L2 BTB Multi-Match error may be logged.

If MCA error thresholding is enabled by programming MCA\_MISCO\_IF[CntEn]=1, the error counter may exceed its threshold and cause the processor to generate threshold overflow interrupts.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

Software should not enable MCA error thresholding in MCA\_MISCO\_IF[CntEn] to avoid spurious threshold overflow interrupts.

#### **Fix Planned**

### 1076 CPUID Fn8000 0007 EDX[CPB] Incorrectly Returns 0

#### **Description**

CPUID Fn8000\_0007\_EDX[CPB] incorrectly returns 0, indicating the processor does not support Core Performance Boost (CPB). However, the processor does support CPB.

#### **Potential Effect on System**

Software may fail to use Core Performance Boost.

#### **Suggested Workaround**

Software may ignore CPUID Fn8000 0007 EDX[CPB] and use the Core Performance Boost feature.

Also, system software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 1080 PCIe<sup>®</sup> Link Exit to L0 in Gen1 Mode May Incorrectly Trigger NAKs

#### **Description**

When the PCIe<sup>®</sup> link is operating in Gen1 mode and enters electrical idle, the EDB (EnD Bad symbol which marks the end of a nullified Transaction Layer Packet) token is mistakenly forwarded upstream. This unexpected EDB token may incorrectly trigger NAKs (Negative Acknowledgements) when the link exits to L0.

#### **Potential Effect on System**

Unexpected NAKs may cause a device operating in PCIe® Gen1 mode to report correctable errors.

#### **Suggested Workaround**

If AER (Advanced Error Reporting) is not enabled, no workaround is required. If AER (Advanced Error Reporting) is enabled, system software may contain the workaround for this erratum.

#### Fix Planned

### 1081 Programming MSRC001\_0015 [Hardware Configuration] (HWCR)[CpbDis] Does Not Affect All Threads In The Socket

#### **Description**

The effect of programming MSRC001\_0015 [Hardware Configuration] (HWCR)[CpbDis] is only local to the thread performing the write. The effect is not applied to the other threads in the socket.

#### **Potential Effect on System**

Software that assumes MSRC001\_0015 [Hardware Configuration] (HWCR)[CpbDis] to have global effect may not have the desired results.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

# 1083 PCIe® Link in Gen3 Mode May Incorrectly Observe EDB Error and Enter Recovery

#### **Description**

In Gen 3 mode, the PCIe<sup>®</sup> Root Port receiver may miss the TLP (Transaction Layer Packet) after a SKP if no IDL is sent before the SKP, causing the port to log a correctable error before the TLP is recovered. This scenario can only happen if the SKP Ordered Set contains 0xC0, causing spurious EDB (EnD Bad symbol) error.

#### **Potential Effect on System**

An error-free TLP may be observed as a Bad TLP (correctable error) and cause the link to enter recovery.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

### 1084 xHCI Host May Fail To Respond to Resume Request From Downstream USB Device Within 1 ms

#### **Description**

xHCI host may fail to rebroadcast the resume signaling within 1 ms upon receiving resume signal from a downstream hub or device.

#### **Potential Effect on System**

Downstream USB hubs or devices requiring a resume signaling response within 1 ms from the xHCI host may malfunction.

#### **Suggested Workaround**

For USB hubs or devices that have this requirement in a Microsoft<sup>®</sup> operating system based system, apply the Microsoft approved "ResetOnResume" USB device registry entry which forces the USB driver stack to reset a device on port resume.

The full description of the registry entry can be found in the Microsoft article at https://msdn.microsoft.com/en-us/library/windows/hardware/jj649944(v=vs.85).aspx.

For example, if the affected USB device has a DeviceInstance value of xxxxyyyyzzzz where

- xxxx is a 4-digit hexadecimal number that identifies the vendor,
- yyyy is a 4-digit hexadecimal number that identifies the product and
- zzzz is a 4-digit hexadecimal number that contains the revision number of the device,

then the registry key for the affected device is as follows:

- [HKEY LOCAL MACHINE\SYSTEM\CurrentControlSet\Control\usbflags\xxxxyyyyzzzz]
- "osvc"=hex:00,00
- "ResetOnResume"=hex:00,01

For USB hubs or devices that have this requirement in a Linux® operating system based system, apply the workaround described in the article at https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/drivers/usb/core?h=v4.13-rc5&id=e788787ef4f9c24aafefc480a8da5f92b914e5e6. Customers should contact their Operating System Vendor for availability of this workaround.

#### **Fix Planned**

No fix planned

### 1091 4K Address Boundary Crossing Load Operation May Receive Stale Data

#### **Description**

Under a highly specific and detailed set of internal timing conditions, a load operation may incorrectly receive stale data when the following conditions are met:

- there is a preceding store operation to the same address as the load operation, and
- the load operation crosses a 4K address boundary.

#### **Potential Effect on System**

In the unlikely event that the condition described above occurs, a load operation would receive stale data that was not updated by the most current write from another logical processor.

#### **Suggested Workaround**

Program MSRC001 102D[34] to 1b. System software may contain the workaround for this erratum.

#### **Fix Planned**

### 1092 USB Device May Not be Enumerated After Device Reset

#### **Description**

The xHCI controller will ignore the ERDY response from a USB device and timeout incorrectly when the following conditions occur:

- Two or more USB devices are attached either directly to the processor or indirectly via USB hub,
- Reset Device Command is received by any of the USB devices other than the last connected one, causing the USB device to reset and to assume default state with device address 0,
- Software then schedules a new control transfer (e.g. Get\_Descriptor command) other than the Set\_Address command to the USB device, resulting in a ERDY response from the USB device with address 0.

As a result, the USB device is not enumerated correctly after device reset.

#### **Potential Effect on System**

USB device that is not enumerated will not function properly.

#### **Suggested Workaround**

Software should always perform Set\_Address Command before any other control transfer after Device Reset Command.

#### **Fix Planned**

No fix planned

### 1095 Potential Violation of Read Ordering In Lock Operation In SMT (Simultaneous Multithreading) Mode

#### **Description**

Under a highly detailed and specific set of internal timing conditions, a lock operation may not fence a younger load operation correctly when the following conditions are met:

- SMT (Simultaneous Multithreading) is enabled, and
- a lock operation on memory location A, followed by a load operation on memory location B are executing on one thread while
- a lock operation on memory location B, followed by a load operation on memory location A are executing on the second thread on the same core.

This may result in the load operations on both threads incorrectly receiving pre-lock data.

#### **Potential Effect on System**

In the unlikely event that the condition described above occurs, a load operation would receive stale data that was not updated by the most current write from another logical processor.

#### **Suggested Workaround**

Program MSRC001 1020[57] to 1b. System software may contain the workaround for this erratum.

#### **Fix Planned**

# 1096 The GuestInstrBytes Field of the VMCB on a VMEXIT May Incorrectly Return 0h

#### **Description**

On a nested data page fault when CR4.SMAP = 1 and the guest data read generates a SMAP violation, the GuestInstrBytes field of the VMCB on a VMEXIT will incorrectly return 0h instead the correct guest instruction bytes.

#### **Potential Effect on System**

A hypervisor will not be able use the GuestInstrBytes field of the VMCB on a VMEXIT to determine what instruction the guest operating system was executing.

#### **Suggested Workaround**

To determine what instruction the guest was executing the hypervisor will have to decode the instruction at the instruction pointer.

#### **Fix Planned**

No fix planned

### 1100 A Page Fault on a User Mode Fused Branch Instruction May Stall

#### **Description**

Under a highly specific and detailed set of internal timing conditions, a page fault on a user mode fused branch instruction may stall the thread. Interrupts to the affected thread or certain interactions with the core's other thread in SMT (Simultaneous Multithreading) mode will allow the page fault to complete.

#### **Potential Effect on System**

No significant impact in typical workloads, but software that encounters the issue repeatedly may observe slower than expected execution.

#### **Suggested Workaround**

Program MSRC001 102C[51] to 1b. System software may contain the workaround for this erratum.

#### Fix Planned

### 1102 The Processor May Hang During Warm Reset

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the processor may hang after the assertion of warm reset at POST (Power On Self Test) code 0xE092.

#### **Potential Effect on System**

The system may hang or reset.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

### 1108 MCA Error May Incorrectly Report Overflow Condition

#### **Description**

The MSR0000\_0001[62] (MCA\_STATUS\_LS[Overflow]) may be incorrectly set when an MCA error is logged and MSR0000\_0001[21:16] (MCA\_STATUS\_LS[ErrorCodeExt]) is 0x9 (SystemReadDataErrorT0) or 0xa (SystemReadDataErrorT1).

#### **Potential Effect on System**

None

#### **Suggested Workaround**

None

#### **Fix Planned**

### 1109 MWAIT Instruction May Hang a Thread

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the MWAIT instruction may cause a thread to hang in SMT (Simultaneous Multithreading) Mode.

#### **Potential Effect on System**

The system may hang or reset.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

## 1110 Inaccurate Deferred Errors May Be Logged in MCA STATUS CS After Warm Reset

#### **Description**

Under a highly specific and detailed set of internal timing conditions, after a warm reset the processor may incorrectly log one of the following errors in MCA STATUS CS:

- MCA STATUS CS[FTI RSP NO MTCH]
- MCA STATUS CS[FTI ILL RSP]
- MCA STATUS CS[FTI SEC VIOL]
- MCA STATUS CS[FTI ILL REQ]

#### **Potential Effect on System**

Software may encounter inaccurate deferred errors logged in MCA STATUS CS.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### **Fix Planned**

### 1124 A Short Circuit Event on Any USB Port Will Cause xHCI/ EHCI Controller Failure

#### **Description**

If xHCI/EHCI (USB Host) Controller encounters a short circuit event on any port, the USB Host Controller will become unable to communicate with any associated endpoint devices until the USB Host Controller is reset.

#### **Potential Effect on System**

The USB Host Controller will malfunction.

#### **Suggested Workaround**

None

#### Fix Planned

No fix planned

# 1125 Reading or Writing Certain PCIe® Registers in a PCIe Root Port May Cause the Processor to Hang

#### Description

Under a highly specific and detailed set of internal timing conditions, reading the PCIe<sup>®</sup> Error Source Identification register in any PCIe root port, or reading or writing the MSI Message Control register in any PCIe root port, may cause the processor to hang.

#### **Potential Effect on System**

System may hang or reset.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### Fix Planned

# 1126 PCIe<sup>®</sup> Link May Hang When Attempting to Switch to Gen3 Mode

#### **Description**

Under a highly specific and detailed set of internal timing conditions PCIe<sup>®</sup> link may hang when attempting to switch to Gen3 mode.

#### **Potential Effect on System**

A PCIe link may hang, which may result in a system reset.

#### **Suggested Workaround**

System software may contain the workaround for this erratum which will prevent the PCIe link from hanging, but may cause it to train to a degraded link width.

#### **Fix Planned**

No fix planned

55449 Rev. 1.16 May 2019

# 1128 Incorrect Error Codes For Benign VMM Communication (#VC) Exceptions

#### **Description**

The processor generates incorrect #VC exception error codes for all benign faults in the range of 40h to 5Fh.

#### **Potential Effect on System**

None.

#### **Suggested Workaround**

Software observing the #VC exceptions should ignore all #VC exceptions with error codes in the range of 40h to 5Fh.

#### **Fix Planned**

### 1130 Certain Sequences of Instructions May Cause Incorrect Memory Reference Address

#### **Description**

Under a highly specific and detailed set of internal timing conditions, certain long sequences of instructions that modify the stack pointer, such as PUSH, POP, CALL, and RET may cause a transient condition where a memory reference address is incorrect.

#### **Potential Effect on System**

Unpredictable system behavior. Segmentation faults have been observed due to this issue.

#### **Suggested Workaround**

System software may contain the workaround for this erratum.

#### Fix Planned

No fix planned

### 1142 Locked Operations Involving Page Table Entries May Observe Stale Accessed Bit

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the following sequence of events may result in the processor reading a stale value for the Accessed bit of a Page Table Entry (PTE):

- A load operation that causes the Accessed bit on the PTE of memory location X to be set by the processor,
  - for example: MOV Register, [memory location X]
- Intervening code that lacks any serializing instructions or events
- A locked operation involving PTE of memory location X,
  - for example: XCHG [PTE of memory location X], Register

This behavior has only been observed in some versions of Windows 10.

#### **Potential Effect on System**

System software/OS may incorrectly assume an accessed page has not been accessed.

#### **Suggested Workaround**

Operating systems or hypervisors can prevent the problem from occurring by inserting a serializing instruction before locked operations to a PTE.

Windows 10 Version 1803 and later have implemented this workaround.

#### **Fix Planned**

# 1146 PCIe® DPC (Downstream Port Containment) RP PIO (Root Port Programmed I/O) Error Reporting May Not Function Correctly

#### **Description**

The system resets to a state where an unmasked RP PIO error may produce unpredictable system behavior.

The DPC Extended Capability RP PIO SysError (PCIERCCFG::PCIE\_RP\_PIO\_SYSERROR) register incorrectly inverts the sense of its enable bits, so that a bit value of 0b enables the function and a bit value of 1b disables the function. In addition, when enabled an RP PIO System Error may not be handled correctly by the processor resulting in unpredictable system behavior.

The reset value of PCIERCCFG::PCIE\_RP\_PIO\_SYSERROR is 0000\_0000h which, due to the inversion of the bits, enables RP PIO errors to be reported as a System Error. While the value of PCIERCCFG::PCIE\_RP\_PIO\_SYSERROR is 0000\_0000h, clearing any of the mask bits in PCIERCCFG::PCIE\_RP\_PIO\_MASK will allow the corresponding error to be reported as a System Error.

#### **Potential Effect on System**

Unpredictable system behavior.

#### **Suggested Workaround**

Program PCIERCCFG::PCIE\_RP\_PIO\_SYSERROR[18:0] to 7\_0707h. This disables the DPC RP PIO System Error feature.

System software may contain the workaround for this erratum.

#### **Fix Planned**

No fix planned

### 1154 MOV SS Instructions May Take Multiple Breakpoints

#### **Description**

Under a highly specific and detailed set of internal timing conditions, the MOV SS instruction may prematurely clear the RFLAGS RF bit if:

- RFLAGS TF bit is asserted, and
- the instruction hits a debug breakpoint, and
- an interrupt is taken by the affected instruction before it completes.

#### **Potential Effect on System**

The affected instruction may take multiple instruction breakpoints.

#### **Suggested Workaround**

None

#### **Fix Planned**

## 1155 DMA or Peer-to-peer Accesses Using Guest Physical Addresses (GPAs) May Cause IOMMU Target Abort

#### **Description**

In systems where

- Virtualization is enabled, and
- IOMMU is in pass-through mode

DMA or peer-to-peer accesses using Guest Physical Addresses (GPAs) occurring within the regions defined below trigger a target abort.

- 0x00FD 0000 0000->0x00FD F8FF FFFF, or
- 0x00FD F910 0000->0x00FD F91F FFFF, or
- 0x00FD FB00 0000->0x00FD FFFF FFFF

#### **Potential Effect on System**

A DMA device will receive a target abort from the IOMMU.

#### **Suggested Workaround**

System software must mark the following block of memory as reserved:

• FD\_0000\_0000 -> FD\_FFFF\_FFF

#### **Fix Planned**

No fix planned

### 1158 Local Interrupts LINTO/LINT1 May Occur While APIC is Software Disabled

#### **Description**

The processor unmasks local interrupts (LINT0 and LINT1) while the APIC is software disabled (Spurious-Interrupt Vector Register[APICSWEn], APICx0F0[8] = 0b). The LINT[1:0] LVT entry mask bits (APICx3[60:50] bit 16) are cleared and cannot be set.

#### **Potential Effect on System**

Software may receive a local interrupt that was not expected, possibly leading to a system crash.

#### **Suggested Workaround**

BIOS should set D18F5x104[8]= 1b before enabling the APIC (APIC\_BAR[ApicEn] (MSR0000\_001B[11]) = 1b).

#### **Fix Planned**

### 1160 SdpParity and XiVictimQueue Mask Bits Incorrectly Mask Additional Errors

#### **Description**

If MCA::L3::MCA\_CTL\_MASK\_L3[5] (SdpParity) is set then errors logged in MCA\_STATUS\_L3 that set MCA\_STATUS\_L3[ErrorCodeExt]=0x5 are correctly masked, and some system read data errors logged in MCA\_STATUS\_LS or MCA\_STATUS\_IF are masked incorrectly.

If MCA::L3::MCA\_CTL\_MASK\_L3[6] (XiVictimQueue) is set then errors logged in MCA\_STATUS\_L3 that set MCA\_STATUS\_L3[ErrorCodeExt]=0x6 are correctly masked, and some system read data errors logged in MCA\_STATUS\_LS are masked incorrectly.

#### **Potential Effect on System**

Some system read data errors logged in MCA\_STATUS\_LS or MCA\_STATUS\_IF may fail to be detected.

#### **Suggested Workaround**

Do not program MCA::L3::MCA CTL MASK L3[5] or MCA::L3::MCA CTL MASK L3[6] to 1b.

#### **Fix Planned**

No fix planned

### 1163 Some MCA\_MISCO Bits May Fail to Persist Through Warm Reset

#### **Description**

The following warm-reset persistent bits may incorrectly be cleared during a warm reset:

- MCA MISC0 DE[43:32], ErrCnt
- MCA MISC0 DE[48], Ovrflw
- MCA MISC0 DE[50:49], ThresholdIntType
- MCA MISC0 EX[43:32], ErrCnt
- MCA MISC0 EX[48], Ovrflw
- MCA MISC0 EX[50:49], ThresholdIntType
- MCA MISC0 IF[43:32], ErrCnt
- MCA MISC0 IF[48], Ovrflw
- MCA\_MISC0\_IF[50:49], ThresholdIntType

#### **Potential Effect on System**

A corrected error count in some MCA banks will be lost over a warm reset.

#### **Suggested Workaround**

None

#### **Fix Planned**

### **Documentation Support**

The following documents provide additional information regarding the operation of the processor:

- AMD64 Architecture Programmer's Manual Volume 1: Application Programming, order# 24592
- AMD64 Architecture Programmer's Manual Volume 2: System Programming, order# 24593
- AMD64 Architecture Programmer's Manual Volume 3: General-Purpose and System Instructions, order# 24594
- AMD64 Architecture Programmer's Manual Volume 4: 128-Bit and 256-Bit Media Instructions, order# 26568
- AMD64 Architecture Programmer's Manual Volume 5: 64-Bit Media and x87 Floating-Point Instructions, order# 26569
- Processor Programming Reference (PPR) for AMD Family 17h Model 00h-0Fh Processors, order# 54945
- AMD I/O Virtualization Technology (IOMMU) Specification, order# 48882
- Open-Source Register Reference (OSRR) for AMD Family 17h Processors, order# 56255 revision 3.02 or later

See the AMD Web site at www.amd.com for the latest updates to documents.