### 4.31.5

```
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23
begz x13. DONE
                    IF ID EX ME WB
1i x12, 0
                    IF ID .. EX ME WB
                       IF .. ID EX ME WB
s11i x5, x12, 3
add x6, x10, x5
                       IF .. ID .. EX ME WB
                             IF .. ID EX ME WB IF .. ID EX ME WB
1d x7, 0(x6)
add x31, x11, x5
1d x29, 8(x6)
                                   IF ID EX ME WB
addi x12, x12, 2
                                   IF ID EX ME WB
sub x30, x7, x29
                                       IF ID .. EX ME WB
sd x30, 0(x31)
                                       IF ID .. .. EX ME WB
bne x12, x13, TOP
                                          IF .. .. ID EX ME WB
s11i x5, x12, 3
                                          IF .. .. ID .. EX ME WB
add x6. x10. x5
                                                   IF .. ID EX ME WB
1d \times 7.0(\times 6)
                                                   IF .. ID .. EX ME WB
add x31, x11, x5
                                                         IF .. ID EX ME WB
1d x29, 8(x6)
                                                         IF .. ID EX ME WB
addi x12, x12, 2
                                                                IF ID EX ME WB
sub x30, x7, x29
                                                                IF ID .. EX ME WB
sd x30, 0(x31)
                                                                   IF .. ID EX ME WB
                                                                   IF .. ID EX ME WB
bne x12, x13, TOP
slli x5, x12, 3
                                                                         IF ID EX ME WB
add x6, x10, x5
                                                                         IF ID .. EX ME WB
```

Note that our two issue processor has all possible forwarding logic so as soon as data is available it can be used in the next cycle. Also, since we have perfect branch prediction, we do not have any branch miss penalties and also can preemptively schedule instructions when running the unpaired bne.

## Homework 6 Solutions

## 4.31.6

Speed from 4.31.3 - 9 cycles/iteration

It takes 9 cycles from TOP to DONE with no hazards. This is a single issue processor without any hazards, each instruction will take a single cycle once we have reached the steady state.

Speed from 4.31.4 - 7.5 cycles/iteration

We begin the first instruction for our loop at cycle 5. We complete two iterations of the loop and would start the third iteration at cycle 20. Thus, it takes us 15 cycles to complete two iterations.

Speedup = (9 cycles/iteration) / (7.5 cycles/iteration) = 1.2

## Homework 6 Solutions

# 4.31.7

This is one possibility. The intuition here is that we want to reduce the amount of possible hazards in our loop through two iterations.

```
begz x13, DONE
  li x12, 0
TOP:
  slli x5, x12, 3
  add x6, x10, x5
  add x31, x11, x5
  1d x7, 0(x6)
  1d \times 29, 8(\times 6)
  1d x5, 16(x6)
  1d \times 15, 24(\times 6)
  addi x12, x12, 4
  sub x30, x7, x29
  sub x14, x5, x15
  sd x30, 0(x31)
  sd x14, 16(x31)
  bne x12, x13, TOP
DONE:
```