# CS M151B Homework 7

Charles Zhang

February 23, 2022

# Problem 5.5

For a direct-mapped cache design with a 32-bit address, the following bits of the address are used to access the cache:

| Tag   | Index | Offset |  |  |
|-------|-------|--------|--|--|
| 31-10 | 9-5   | 4-0    |  |  |

### a) What is the cache block size (in words)?

The offset is 5 bits long, so there must be 2<sup>5</sup> bytes per block. A word in MIPS is 2<sup>2</sup> bytes, therefore the cache block size is:

$$\frac{2^5}{2^2} = 2^3 = 8 \text{ words/block}$$

#### b) How many entries does the cache have?

The index is 5 bits long, therefore, the cache size is:

$$2^5 = 32 \text{ entries}$$

### c) What is the ratio between total bits required for such a cache implementation over the data storage bits?

Each entry requires a valid bit, the tag, and the data. We know that the valid bit requires a single bit and the tag requires 22 bits. Finally, we know that there are 2<sup>5</sup> bytes, or 2<sup>8</sup> bits, per block. Therefore the ratio is:

$$\frac{1+22+2^8}{2^8} = \frac{279}{256} = \boxed{1.09}$$

Beginning from power on, the following byte-addressed cache references are recorded:

| Hex | 00 | 04 | 10 | 84  | E8  | AØ  | 400  | 1E | 8C  | C1C  | В4  | 884  |
|-----|----|----|----|-----|-----|-----|------|----|-----|------|-----|------|
| Dec | 0  | 4  | 16 | 132 | 232 | 160 | 1024 | 30 | 140 | 3100 | 180 | 2180 |

d) For each reference, list (1) its tag, index, and offset, (2) whether it is a hit or a miss, and (3) which bytes were replaced (if any).

| Dec     | 0   | 4   | 16  | 132 | 232 | 160 | 1024 | 30   | 140 | 3100 | 180 | 2180 |
|---------|-----|-----|-----|-----|-----|-----|------|------|-----|------|-----|------|
| Tag     | 0   | 0   | 0   | 0   | 0   | 0   | 1    | 0    | 0   | 3    | 0   | 2    |
| Index   | 0   | 0   | 0   | 4   | 7   | 5   | 0    | 0    | 4   | 0    | 5   | 4    |
| Offset  | 0   | 4   | 16  | 4   | 8   | 0   | 0    | 30   | 12  | 28   | 20  | 4    |
| Result  | M   | Н   | Н   | M   | M   | M   | M    | M    | Н   | M    | Н   | M    |
| Replace | N/A | N/A | N/A | N/A | N/A | N/A | 0    | 1024 | N/A | 0    | N/A | 128  |

#### e) What is the hit ratio?

Out of 12 cache references, we have 4 hits, therefore the hit ratio is:

$$\frac{4}{12} = \boxed{0.33}$$

f) List the final state of the cache, with each valid entry represented as a record of <index, tag, data>.

| Index | Tag | Data |
|-------|-----|------|
| 0     | 3   | 3072 |
| 4     | 2   | 2176 |
| 5     | 0   | 160  |
| 7     | 0   | 224  |

## Problem 5.10

In this exercise, we will look at the different ways capacity affects overall performance. In general, cache access time is proportional to capacity. Assume that main memory accesses take 70ns and that memory accesses are 36% of all instructions. The following table shows data for L1 caches attached to each of two processors, P1 and P2.

|    | L1 Size | L1 Miss Rate | L1 Hit Time |
|----|---------|--------------|-------------|
| P1 | 2KB     | 8.0%         | 0.66ns      |
| P2 | 4KB     | 6.0%         | 0.90ns      |

a) Assuming that the L1 hit time determines the cycle times for P1 and P2, what are their respective clock rates?

$$f_{P1} = \frac{1}{0.66 \text{ns}} = \boxed{1.51 \text{GHz}}$$

$$f_{P2} = \frac{1}{0.90 \text{ns}} = \boxed{1.11 \text{GHz}}$$

b) What is the Average Memory Access Time for P1 and P2?

$$AMAT = Hit \ Time + Miss \ Rate \times Miss \ Penalty$$
 
$$AMAT_{P1} = 0.66ns + 0.08 \times 70ns$$
 
$$\boxed{AMAT_{P1} = 6.26ns}$$
 
$$AMAT_{P2} = 0.90ns + 0.06 \times 70ns$$
 
$$\boxed{AMAT_{P2} = 5.1ns}$$

c) Assuming a base CPI of 1.0 without any memory stalls, what is the total CPI for P1 and P2? Which processor is faster? (When we say a "base CPI of 1.0", we mean that instructions complete in one cycle, unless either the instruction access or the data access causes a cache miss.)

$$CPI = Base \ CPI + I-Cache \ Miss + D-Cache \ Miss$$
 
$$Miss \ Penalty_{P1} = \frac{70ns}{0.66ns} = 106.06 \ cycles$$
 
$$Miss \ Penalty_{P2} = \frac{70ns}{0.90ns} = 77.78 \ cycles$$
 
$$CPI_{P1} = 1.0 + (0.08 \times 106.06) + (0.08 \times 0.36 \times 106.06) = \boxed{12.54}$$
 
$$CPI_{P2} = 1.0 + (0.06 \times 77.78) + (0.06 \times 0.36 \times 77.78) = \boxed{7.35}$$
 
$$ET = IC \times CPI \times CT$$
 
$$ET_{P1} = 8.28ns/instruction$$
 
$$ET_{P2} = 6.62ns/instruction$$
 
$$P2 \ is \ faster$$

For the next three problems, we will consider the addition of an L2 cache to P1 to presumably make up for its limited L1 cache capacity. Use the L1 cache capacities and hit times from the previous table when solving these problems. The L2 miss rate indicated is its local miss rate.

| L2 Size | L2 Miss Rate | L2 Hit Time |
|---------|--------------|-------------|
| 1MB     | 95%          | 5.62ns      |

d) What is the AMAT for P1 with the addition of an L2 cache? Is the AMAT better or worse with the L2 cache?

$$AMAT = Hit \ Time_{L1} + Miss \ Rate_{L1} \times Miss \ Penalty_{L1}$$
 
$$Miss \ Penalty_{L1} = Hit \ Time_{L2} + Miss \ Rate_{L2} \times Miss \ Penalty_{L2}$$
 
$$Miss \ Penalty_{L1} = 5.62ns + 0.95 \times 70ns = 72.12ns$$
 
$$AMAT = 0.66ns + 0.08 \times 72.12ns = \boxed{6.43ns}$$

This AMAT is worse with an L2 cache.

e) Assuming a base CPI of 1.0 without any memory stalls, what is the total CPI for P1 with the addition of an L2 cache?

Miss Penalty<sub>P1</sub> = 
$$\frac{72.12\text{ns}}{0.66\text{ns}}$$
 = 109.27 cycles  
CPI<sub>P1</sub> = 1.0 + (0.08 × 109.27) + (0.08 × 0.36 × 109.27) = 12.89

f) What would the L2 miss rate need to be in order for P1 with an L2 cache to be faster than P1 without an L2 cache?

$$\begin{aligned} \text{Miss Penalty}_{L1} &= \text{Hit Time}_{L2} + \text{Miss Rate}_{L2} \times \text{Miss Penalty}_{L2} \\ & 70 \text{ns} > 5.62 \text{ns} + \text{Miss Rate}_{L2} \times 700 \text{ns} \\ & \boxed{\text{Miss Rate}_{L2} < 9.2\%} \end{aligned}$$

g) What would the L2 miss rate need to be in order for P1 with an L2 cache to be faster than P2 without an L2 cache?

$$ET_{P1} < 6.62 ns/instruction \\ CPI_{P1} < 10.03 \\ 10.03 > 1.0 + (0.08 \times Miss\ Penalty_{P1}) + (0.08 \times 0.36 \times Miss\ Penalty_{P1}) \\ Miss\ Penalty_{P1} = 83\ cycles = 54.78 ns \\ 54.78 ns > 5.62 ns + Miss\ Rate_{L2} \times 700 ns \\ \hline Miss\ Rate_{L2} < 7.02\% \\ \hline$$

# Problem 5.12

Multilevel caching is an important technique to overcome the limited amount of space that a first level cache can provide while still maintaining its speed. Consider a processor with the following parameters:

| Base CPI, No Memory Stalls                                          | 1.5       |  |
|---------------------------------------------------------------------|-----------|--|
| Processor Speed                                                     | 2GHz      |  |
| Main Memory Access Time                                             | 100ns     |  |
| First Level Cache Miss Rate per Instruction                         | 7%        |  |
| Second Level Cache, Direct-Mapped Speed                             |           |  |
| Global Miss Rate with Second Level Cache, Direct-Mapped             | 3.5%      |  |
| Second Level Cache, Eight-Way Set Associative Speed                 | 28 cycles |  |
| Global Miss Rate with Second Level Cache, Eight-Way Set Associative | 1.5%      |  |

a) Calculate the CPI for the processor in the table using: 1) only a first level cache, 2) a second level direct-mapped cache, and 3) a second level eight-way set associative cache. How do these numbers change if main memory access time is doubled? (Give each change as both an absolute CPI and a percent change.) Notice the extent to which an L2 cache can hide the effects of a slow memory.

$$CPI = Base \ CPI + Miss \ Rate \times Miss \ Penalty$$
 
$$CT = \frac{1}{2GHz} = 0.5ns$$
 
$$Miss \ Penalty = \frac{100ns}{0.5ns/cycle} = 200 \ cycles$$
 
$$CPI_1 = 1.5 + 0.07 \times 200 = \boxed{15.5}$$
 
$$CPI_2 = 1.5 + 0.07 \times (12 + 0.035 \times 200) = \boxed{2.83}$$
 
$$CPI_3 = 1.5 + 0.07 \times (28 + 0.015 \times 200) = \boxed{3.67}$$
 
$$CPI_4 = 1.5 + 0.07 \times 400 = \boxed{29.5}$$
 
$$CPI_5 = 1.5 + 0.07 \times (12 + 0.035 \times 400) = \boxed{3.32}$$
 
$$CPI_6 = 1.5 + 0.07 \times (28 + 0.015 \times 400) = \boxed{3.88}$$
 
$$\Delta CPI_1 = 14 = 90.32\%$$
 
$$\Delta CPI_2 = 0.49 = 17.31\%$$
 
$$\Delta CPI_3 = 0.21 = 5.72\%$$

b) It is possible to have an even greater cache hierarchy than two levels. Given the processor above with a second level, direct-mapped cache, a designer wants to add a third level cache that takes 50 cycles to access and will have a 13% miss rate. Would this provide better performance? In general, what are the advantages and disadvantages of adding a third level cache?

$$ET = IC \times CPI \times CT$$
 
$$ET \propto CPI$$
 
$$CPI = Base \ CPI + Miss \ Rate \times Miss \ Penalty$$
 
$$CPI_i = 2.83$$
 
$$CPI_f = 1.5 + 0.07 \times (12 + 0.035 \times (50 + 0.13 \times 200)) = 2.52$$
 This addition would provide better performance.

In general, the main benefit of adding an L3 cache would be average performance improvements. As seen above, it's possible for the addition of the L3 cache to reduce the CPI of the processor, in turn reducing its execution time. However, the addition of this cache has marginal returns compared to the addition of the L2 cache, and adds significant cost and complexity to the processor. It also slows down the worst-case performance time.

c) In older processors such as the Intel Pentium or Alpha 21264, the second level of cache was external (located on a different chip) from the main processor and the first level cache. While this allowed for large second level caches, the latency to access the cache was much higher, and the bandwidth was typically lower because the second level cache ran at a lower frequency. Assume a 512 KB off-chip second level cache has a global miss rate of 4%. If each additional 512 KB of cache lowered global miss rates by 0.7%, and the cache had a total access time of 50 cycles, how big would the cache have to be to match the performance of the second level direct-mapped cache listed above?

CPI = Base CPI + Miss Rate × Miss Penalty  
Miss Penalty
$$_i$$
 = 12 + 0.035 × 200 = 19  
Miss Penalty $_f$  = 50 + Miss Rate $_f$  × 200  
50 + Miss Rate $_f$  × 200 = 19

This is not possible, as a negative miss rate is required.