# Chapter 4

The Processor



#### Performance Issues

- Longest delay determines clock period
  - Critical path: load instruction
  - Instruction memory → register file → ALU → data memory → register file
- Not feasible to vary period for different instructions
- Violates design principle
  - Making the common case fast
- We will improve performance by pipelining



## **Pipelining Analogy**

- Pipelined laundry: overlapping execution
  - Parallelism improves performance



#### Four loads:

- Speedup= 8/3.5 = 2.3
- Non-stop:
  - Speedup= 2n/0.5n + 1.5 ≈ 4= number of stages



## **MIPS Pipeline**

- Five stages, one step per stage
  - 1. IF: Instruction fetch from memory
  - 2. ID: Instruction decode & register read
  - 3. EX: Execute operation or calculate address
  - 4. MEM: Access memory operand
  - 5. WB: Write result back to register



## **MIPS Pipelined Datapath**





#### **Execution in a Pipelined Datapath**



# Chapter 4

The Processor



## Pipeline Performance

- Assume time for stages is
  - 100ps for register read or write
  - 200ps for other stages
- Compare pipelined datapath with single-cycle datapath

| Instr    | Instr fetch | Register read | ALU op | Memory access | Register<br>write | Total time |
|----------|-------------|---------------|--------|---------------|-------------------|------------|
| lw       | 200ps       | 100 ps        | 200ps  | 200ps         | 100 ps            | 800ps      |
| sw       | 200ps       | 100 ps        | 200ps  | 200ps         |                   | 700ps      |
| R-format | 200ps       | 100 ps        | 200ps  |               | 100 ps            | 600ps      |
| beq      | 200ps       | 100 ps        | 200ps  |               |                   | 500ps      |



## Pipeline Performance





## Pipeline Speedup

- If all stages are balanced
  - i.e., all take the same time
  - Time between instructions pipelined
    - = Time between instructions<sub>nonpipelined</sub>

Number of stages

- If not balanced, speedup is less
- Speedup due to increased throughput
  - Latency (time for each instruction) does not decrease



#### Mixed Instructions in the Pipeline







## Pipelining and ISA Design

- MIPS ISA designed for pipelining
  - All instructions are 32-bits
    - Easier to fetch and decode in one cycle
    - c.f. x86: 1- to 17-byte instructions
  - Few and regular instruction formats
    - Can decode and read registers in one step
  - Load/store addressing
    - Can calculate address in 3<sup>rd</sup> stage, access memory in 4<sup>th</sup> stage
  - Alignment of memory operands
    - Memory access takes only one cycle



## **Pipeline Principles**

- All instructions that share a pipeline must have the same stages in the same order.
  - therefore, add does nothing during Mem stage
  - sw does nothing during WB stage
- All intermediate values must be latched each cycle.
- There is no functional block reuse
  - example: we need 2 adders and ALU (like in single-cycle)
    EX MEM WB







## Pipeline registers

- Need registers between stages
  - To hold information produced in previous cycle





# Chapter 4

The Processor



## **Pipeline Operation**

- Cycle-by-cycle flow of instructions through the pipelined datapath
  - "Single-clock-cycle" pipeline diagram
    - Shows pipeline usage in a single cycle
    - Highlight resources used
  - c.f. "multi-clock-cycle" diagram
    - Graph of operation over time
- We'll look at "single-clock-cycle" diagrams for load & store



## IF for Load, Store, ...





## ID for Load, Store, ...





### **EX** for Load





### **MEM for Load**





#### **WB** for Load





## **Corrected Datapath for Load**





#### **EX for Store**







#### **MEM for Store**





#### **WB** for Store





# Chapter 4

The Processor



### Multi-Cycle Pipeline Diagram

#### Form showing resource usage







## Multi-Cycle Pipeline Diagram

#### Traditional form





## Single-Cycle Pipeline Diagram

#### State of pipeline in a given cycle

| add \$14, \$5, \$6 | lw \$13, 24 (\$1)  | add \$12, \$3, \$4 | sub \$11, \$2, \$3 | lw \$10, 20(\$1) |
|--------------------|--------------------|--------------------|--------------------|------------------|
| Instruction fetch  | Instruction decode | Execution          | Memory             | Write-back       |





## **Pipelined Control (Simplified)**





## **Pipelined Control**

- Control signals derived from instruction
  - As in single-cycle implementation





## **Pipelined Control**





## **Pipelined Control Signals**

|             | Execution Stage Control Lines |            |            |        | Memory Stage<br>Control Lines |             |              | Write Back Stage<br>Control Lines |          |
|-------------|-------------------------------|------------|------------|--------|-------------------------------|-------------|--------------|-----------------------------------|----------|
| Instruction | RegDst                        | ALU<br>Op1 | ALU<br>Op0 | ALUSrc | Branch                        | Mem<br>Read | Mem<br>Write | RegWrite                          | MemtoReg |
| R-Format    | 1                             | 1          | 0          | 0      | 0                             | 0           | 0            | 1                                 | 0        |
| lw          | 0                             | 0          | 0          | 1      | 0                             | 1           | 0            | 1                                 | 1        |
| SW          | Х                             | 0          | 0          | 1      | 0                             | 0           | 1            | 0                                 | Х        |
| beq         | Х                             | 0          | 1          | 0      | 1                             | 0           | 0            | 0                                 | Х        |





# Chapter 4

The Processor



#### **Hazards**

- Suppose initially, register \$i holds the number 2i
- What happens when we see the following dynamic instruction sequence:
  - add \$3, \$10, \$11
    - this should add 20 + 22, putting result 42 into \$3
  - Iw \$8, 50(\$3)
    - this should load memory location 92 (42+50) into \$8
  - sub \$11, \$8, \$7
    - this should subtract 14 from that just-loaded val =

## The Pipeline in Execution



# The Pipeline in Execution



# The Pipeline in Execution



### **Hazards**

- Situations that prevent starting the next instruction in the next cycle
- Structure hazards
  - A required resource is busy
- Data hazard
  - Need to wait for previous instruction to complete its data read/write
- Control hazard
  - Deciding on control action depends on previous instruction



### **Structure Hazards**

- Conflict for use of a resource
- In MIPS pipeline with a single memory
  - Load/store requires data access
  - Instruction fetch would have to stall for that cycle
    - Would cause a pipeline "bubble"
- Hence, pipelined datapaths require separate instruction/data memories
  - Or separate instruction/data caches



### **Data Hazards**

- An instruction depends on completion of data access by a previous instruction
  - add \$s0, \$t0, \$t1 sub \$t2, \$s0, \$t3





### **Data Hazards**

When a result is needed in the pipeline before it is available, a "data hazard" occurs.



# Chapter 4

The Processor



# **Dealing with Data Hazards**

- In Software
  - insert independent instructions (or no-ops)
- In Hardware
  - insert bubbles (i.e. stall the pipeline)
  - data forwarding





### **Dealing with Data Hazards in Software**



Insert enough no-ops (or other instructions that don't use register 2) so that data hazard doesn't occur,





### **Code Scheduling to Avoid Stalls**

- Reorder code to avoid use of load result in the next instruction
- ullet C code for A = B + E; C = B + F;





# Where are No-ops needed?

- sub \$2, \$1,\$3
- and \$4, \$2,\$5
- or \$8, \$2,\$6
- add \$9, \$4,\$2
- slt \$1, \$6,\$7

Are no-ops really necessary?





### **Handling Data Hazards in Hardware**

#### Stall the pipeline







### **Handling Data Hazards in Hardware**







# **Pipeline Stalls**

- To insure proper pipeline execution in light of register dependences, we must:
  - Detect the hazard
  - Stall the pipeline
    - prevent the IF and ID stages from making progress
      - the ID stage because we can't go on until the dependent instruction completes correctly
      - the IF stage because we do not want to lose any instructions.





# The Pipeline









# Stalling the Pipeline

- Prevent the IF and ID stages from proceeding
  - don't write the PC (PCWrite = 0)
  - don't rewrite IF/ID register (IF/IDWrite = 0)
- Insert "nops"
  - set all control signals propagating to EX/MEM/WB to zero



