## Answer to the Q No-1

Fon 2 imput Nand NAND:

$$3 - \frac{4}{2+1} = \frac{4}{3}$$

$$g = \frac{4}{2+1} = \frac{4}{3}$$

for 3 input NAND

$$g = \frac{5}{3}$$

for 4 input NAND!



 $Cin = \frac{2+4}{3} = \frac{6}{3}$ 

For n input a NAND.

Effort, g= M+2

Ass.

## Answer to the Q-Nor2

The logical estant inventer is g=1, electrical estant of the inventer is h=1, The parasistic delay of of the inventer is pd=1. So the delay of each stage is, d=gh+p=1+1=2

The N stage rung oscillaton has a peniod of 2N stage delay secause of Therefore total delay of the N stage Oscillaton would be delay of the N stage Oscillaton would be 2×2N = 4N.

Hene, N=012

· delay = 4×12 = 48