# CPSC 313, 06w Term 1— Midterm 2

Date: November 17, 2006; Instructor: Norm Hutchinson

This is a closed book exam; no notes; you may use a calculator if you wish. Answer in the space provided; use the backs of pages if needed. There are 6 questions on 8 pages, totaling 50 marks. You have 50 minutes to complete the exam. On the last two pages you will find summaries of the Y86 instructions and stage outputs of the sequential processor implementation. You may find it profitable to (carefully) remove these pages from the exam.

You should write this exam in pen - I will not consider requests to regrade solutions that are written in pencil.

| NAME:               |                                                                                                                                                                                                      | SCORE:                                 |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| STUDENT             | NUMBER:                                                                                                                                                                                              |                                        |
| <b>1.</b> (10 marks | ) Short answers.                                                                                                                                                                                     |                                        |
|                     | marks) In the standard pipeline (F, D, E, M, W), does start for any other cycles? List all of them, indicate which start and the standard pipeline (F, D, E, M, W), does start for any other cycles? | • •                                    |
|                     |                                                                                                                                                                                                      |                                        |
| 1b. (2 1            | marks) Briefly explain why the pipelined version of the y                                                                                                                                            | 786 processor has control hazards.     |
|                     |                                                                                                                                                                                                      |                                        |
| <b>1c.</b> (2 r     | narks) How is instruction-level parallelism related to dat                                                                                                                                           | a dependencies?                        |
|                     |                                                                                                                                                                                                      |                                        |
| <b>1d.</b> (2)      | marks) Explain by giving reference to the pipelined imple                                                                                                                                            | ementation of the Y86 processor a very |
|                     | marks) Explain by giving reference to the pipelined imple<br>cant difference between RISC and CISC instruction set a                                                                                 | -                                      |

|  | <b>1e.</b> (2 marks) | What is data | forwarding? | Why is it useful |
|--|----------------------|--------------|-------------|------------------|
|--|----------------------|--------------|-------------|------------------|

# **2.** (5 marks) HCL

**2a.** (3 marks) Give the HCL description of a single circuit that takes two 32-bit integer inputs, A and B, and computes a result OUT that evaluates to:

- 0 if either A or B is negative
- A if A is equal to B
- A B if A is greater than B
- B A if B is greater than A

**2b.** (2 marks) Give the HCL description of a three input NAND gate (a NAND gate computes the logical AND of its boolean inputs, and then inverts the result). Assume the inputs are named A, B, and C and the output is named OUT.

Consider the following structure definition:

```
struct {
  int a;
  char b;
  char c;
  int d;
  char e;
  int f[4];
} foo;
```

**3a.** (3 marks) Give the size in bytes and offset in bytes from the beginning of the structure for the following elements of the structure foo.

| Name | Size | Offset |
|------|------|--------|
| b    |      |        |
| d    |      |        |
| f    |      |        |

**3b.** (1 marks) Assuming that the address of foo is in register eax, give the shortest x86 code sequence to load the value of foo.d into register ecx.

**3c.** (2 marks) Assuming that the address of foo is in register eax and that i is in register eax, give the shortest x86 code sequence to load the value of foo.f[i] into register eax.

**3d.** (2 marks) Assuming that the address of foo is in register eax and that i is in register ebx, give the shortest \*\*Y86\*\* code sequence to load the value of foo.f[i] into register ecx. Note that your code sequence should change only the value of ecx, neither eax nor ebx should change.

## **4.** (8 marks) The sequential processor implementation

We wish to add a new instruction to the Y86 instruction set, an indirect branch that transfers control to the address contained in a register. The assembler format for this instruction is:

4a. (2 marks) Devise an encoding for this instruction.

**4b.** (3 marks) The implementations of the Fetch and Decode stages of this instruction are obvious, and the Memory and WriteBack stages are empty. List what stage outputs (refer to page 8) will need to be modified for the Execute stage to implement this instruction and sketch how the HCL that computes these outputs will need to be changed.

**4c.** (3 marks) The new\_pc output of the PC Update stage is:

```
int new_pc = [
  icode == ICALL : valC;
  icode == IJXX && Bch : valC;
  icode == IRET : valM;
  1 : valP;
];
```

Modify this HCL code to implement the ijmp instruction.

| <b>5.</b> (10 marks) Consider a 4-stage pipeline with stage delays of 50 ps, 150 ps, 100 ps and 100 ps and memory delay of 10 ps per stage. Answer the following questions; you may just give formulas in terms of these numbers; you do not need to do the actual calculations. <b>Use proper units.</b> |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5a. (2 marks) What is the throughput of this processor?                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                           |
| <b>5b.</b> (2 marks) What is the latency of a single instruction in this processor?                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                           |
| <b>5c.</b> (2 marks) Which of these two metrics, throughput or latency, is likely to be a better measure of the performance of the processor? Briefly justify your answer.                                                                                                                                |
|                                                                                                                                                                                                                                                                                                           |
| <b>5d.</b> (4 marks) Now, you may change this processor into a <b>5 stage</b> pipeline by splitting one of the current stages in half. Which stage would you split? Briefly justify your answer, including giving the throughput and latency of the resulting design.                                     |
|                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                           |

**6.** (9 marks) Each of the following code snippets contains exactly one dependency. Identify the dependency by giving its name. State whether a hazard exists for this code in y86 PIPE- (i.e., the implementation discussed in class and in the textbook that does not include data forwarding nor branch prediction). Give the number of pipeline bubbles created when executing the code (if any) and briefly justify this last answer.

```
6a. addl %eax, %ebx
    addl %ecx, %eax

dependency:
```

hazard (yes/no):

**bubble count:** 

bubble justification:

```
6b. mrmovl (%eax), %ebx addl %ebx, %ecx
```

dependency:

hazard (yes/no):

**bubble count:** 

bubble justification:

dependency:

hazard (yes/no):

**bubble count:** 

bubble justification:

You may (carefully, so as to not destroy the staple) remove these last 2 pages from the exam and use them as a reference.









### fetch

- · icode, ifun, rA, rB, valC
- valP

#### decode

- valA, valB
- srcA, srcB

#### execute

- · aluA, aluB, alufun
- set\_cc
- Bch
- valE

### memory

- mem\_addr, mem\_data
- mem\_read, mem\_write
- valM

## write back

dstE, dstM

#### рс

new\_pc