# CPSC 313, 06w Term 2— Midterm 2

Date: March 23, 2007; Instructor: Norm Hutchinson

This is a closed book exam; no notes; you may use a calculator if you wish. Answer in the space provided; use the backs of pages if needed.

There are 6 questions on 8 pages, totaling 50 marks.

You have **50 minutes** to complete the exam.

On the last two pages you will find summaries of the Y86 instructions and stage outputs of the sequential processor implementation. You may find it profitable to (carefully) remove these pages from the exam.

You should write this exam in pen - I will not consider requests to regrade solutions that are written in pencil.

| NAME:                                                                                        | SCORE:   | / 50 |
|----------------------------------------------------------------------------------------------|----------|------|
| STUDENT NUMBER:                                                                              |          |      |
| SIGNATURE:                                                                                   |          |      |
|                                                                                              |          |      |
| 1. (12 marks) Short answers.                                                                 |          |      |
| 1a. (2 marks) Describe the difference between stalling and creating a bubble.                |          |      |
|                                                                                              |          |      |
|                                                                                              |          |      |
|                                                                                              |          |      |
| <b>1b.</b> (2 marks) Is it possible to stall the pipeline without creating a bubble? Explain | briefly. |      |
|                                                                                              |          |      |
|                                                                                              |          |      |
|                                                                                              |          |      |
| 1c. (2 marks) What is the difference between a dependency and a hazard?                      |          |      |

| <b>1d.</b> (2 marks) Give one example of an X86 (IA32) instruction that we have talked about in class that impossible to execute on the pipelined processor described in class (PIPE-). Explain why it cannot be executed by PIPE |     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1e. (2 marks) What is branch prediction? Why is it useful?                                                                                                                                                                        |     |
| <b>1f.</b> (2 marks) What is the single most significant advantage of a pipelined processor implementation over a sequential implementation?                                                                                      | on  |
| 2. (6 marks) RISC vs. CISC                                                                                                                                                                                                        |     |
| Each of the following statements is significantly more true of either a RISC or CISC instruction set arch tecture. Write "RISC" or "CISC" in the blank before each statement to indicate which.                                   | ni- |
| 1 has a rich collection of addressing modes                                                                                                                                                                                       |     |
| 2 has many registers                                                                                                                                                                                                              |     |
| 3 has instructions suitable for many different purposes                                                                                                                                                                           |     |
| 4 has variable-length instructions                                                                                                                                                                                                |     |
| 5 maps naturally to a pipelined implementation                                                                                                                                                                                    |     |
| 6 has instructions with a regular structure                                                                                                                                                                                       |     |
|                                                                                                                                                                                                                                   |     |
|                                                                                                                                                                                                                                   |     |
|                                                                                                                                                                                                                                   |     |
|                                                                                                                                                                                                                                   |     |

| •  |    |        |      |
|----|----|--------|------|
|    | 11 | marks) | TICI |
| J. | (0 | marks) | ПUL  |

**3a.** (2 marks) Is it legal in HCL to define a signal in terms of itself? In other words, does HCL support recursion? Explain briefly.

**3b.** (2 marks) The simulator requires a signal named need\_valC which is true whenever the Fetch stage should decode a 4 byte immediate value from the current instruction. With reference to the instruction encodings on page 7 and the stage outputs on page 8, give an HCL implementation of need\_valC.

**3c.** (2 marks) Give the HCL description of a four-way multiplexor that selects as its output (named OUT) one of its four inputs A, B, C, or D, based on two separate selector inputs  $S_0$  and  $S_1$ .

# **4.** (6 marks) Structs and alignment

Consider the following structure definition:

```
struct {
  int a;
  char b;
  char c;
  int d;
  int e[2];
} foo;
```

**4a.** (3 marks) Give the size in bytes and offset in bytes from the beginning of the structure for the following elements of the structure foo.

| Name | Size | Offset |
|------|------|--------|
| b    |      |        |
| С    |      |        |
| d    |      |        |

**4b.** (1 marks) Assuming that the address of foo is in register %eax, give the shortest y86 code sequence to load the value of foo.d into register %ecx.

**4c.** (2 marks) Assuming that the address of foo is in register <code>%eax</code> and that <code>i</code> is in register <code>%ebx</code>, give the shortest y86 code sequence to load the value of foo.e[i] into register <code>%ecx</code>.

| <b>5.</b> (10 marks) Consider a 4-stage pipeline with stage delays of 50 ps, 120 ps, 100 ps and 120 ps and (memory) delay of 20 ps per stage. Answer the following questions; you may just give formulas in these numbers; you do not need to do the actual calculations. <b>Use proper units.</b> |            |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <b>5a.</b> (2 marks) What is the throughput of this processor?                                                                                                                                                                                                                                     |            |
| <b>5b.</b> (2 marks) What is the latency of a single instruction in this processor?                                                                                                                                                                                                                |            |
| <b>5c.</b> (2 marks) Which of these two metrics, throughput or latency, is likely to be a better measu performance of the processor? Briefly justify your answer.                                                                                                                                  | are of the |
| <b>5d.</b> (2 marks) You may change this processor into a <b>5 stage</b> pipeline by splitting one of th stages in half. Which stage would you split? Briefly justify your answer, including giving the put and latency of the resulting design.                                                   |            |
| <b>5e.</b> (2 marks) Suppose that on a particular workload the original 4-stage processor achievemeasure of 1.2. What would be the throughput of the processor in terms of useful instructions per second?                                                                                         |            |

**6.** (10 marks) Each of the following code snippets contains exactly one dependency. Identify the dependency by giving its name. State whether a hazard exists for this code in y86 PIPE (i.e., the best implementation discussed in class and in the textbook that does both data forwarding and branch prediction). Explain how the processor deals with the hazard (if one exists) including a count of bubbles if any are used.

```
6a. addl %ecx, %eax
    addl %eax, %ebx
```

dependency:

hazard (yes/no):

hazard resolution:

**bubble count:** 

```
6b. mrmovl 12(%ecx), %eax addl %ebx, %eax
```

dependency:

hazard (yes/no):

hazard resolution:

**bubble count:** 

dependency:

hazard (yes/no):

hazard resolution:

**bubble count:** 

```
6d. rrmovl %eax, %ebx
mrmovl 12(%ecx), %eax
```

dependency:

hazard (yes/no):

hazard resolution:

**bubble count:** 







## fetch

- · icode, ifun, rA, rB, valC
- valP

### decode

- valA, valB
- srcA, srcB

#### execute

- · aluA, aluB, alufun
- set\_cc
- Bch
- valE

## memory

- mem\_addr, mem\_data
- mem\_read, mem\_write
- valM

## write back

dstE, dstM

### рс

new\_pc