# **Dai-Rong Wu**

+49-15235852368 | Munich, Germany | <u>dairong.wu.official@gmail.com</u> | <u>linkedin.com/in/dai-rong-wu</u> | <u>dairongwu.com</u>

CAD Engineer | PDK Development | EDA Workflow Automation | Device Modeling Engineer

# PROFESSIONAL SUMMARY

CAD/PDK and device modeling engineer with 7+ years of cross-national experience in semiconductor and EDA automation. Proven expertise in SPICE modeling, PDK development, and CAD tool integration. Adept at Python, Cadence SKILL, and automation across Virtuoso. Successfully led modeling and QA optimization projects that reduced cycle times by 88%. **Green card in progress:** NIW I-140 approved; requires visa sponsorship before priority date becomes current.

# **CORE SKILLS**

- EDA Tools: Cadence Virtuoso(Schematic/Layout, ADE), Siemens Tanner/Calibre, Keysight ICCAP/MBP, ProPlus, TCAD
- Programming: Cadence SKILL, Python, C++, Tcl, Perl, Verilog, Shell
- PDK/iPDK: PCell development, CDF, Callbacks, Netlisting
- Modeling: SPICE Models (BSIM4, BSIM-Bulk, HiSIM-HV), Reliability and RF Modeling, Simulators(HSPICE, Spectre, Eldo)
- Workflow: SVN, Git (version control), Jira (issue tracking), Confluence (documentation)
- Semiconductor Expertise: CMOS, High-Voltage Devices, VLSI Design, Device Characterization

#### PROFESSIONAL EXPERIENCE

# Staff Engineer - Compact Modeling Engineer | Infineon Technologies, Germany | Sep 2023 - Present

- Performed on-wafer measurements and extracted the characteristics of power devices, developed and validated SPICE models across multiple simulators with on-time delivery and good model quality
- Led cross-functional collaboration with foundry partners and internal teams for SPT9U technology enablement, managing test chip planning and ensuring seamless design-to-silicon flow

# Software Engineer - EDA Development | Siemens EDA, Taiwan | Mar 2020 - Aug 2023

- Developed PDKs for 5+ foundries across 10+ process nodes, enabling seamless integration with Tanner
- Spearheaded TSMC iPDK conversion project, delivering iPDK that cut development time by 50%

#### Senior Engineer - Device Modeling | UMC, Taiwan | Jan 2018 - Mar 2020

- Built 10+ comprehensive SPICE models for MOSFETs, diodes, varactors, resistors, and RF devices
- Mentored colleagues in modeling tasks and EDA tools usage, building team capability and knowledge transfer

# **KEY ACHIEVEMENTS & PROJECTS**

# Virtuoso-Integrated Automation Script | Infineon Technologies

- Developed an automation tool integrated with Virtuoso including testbench generation, simulation and reporting
- Impact: Adopted by 3 technologies, reduced QA cycle time by 88% (12h  $\rightarrow$  1.5h) and automated manual processes.

#### ML-Enhanced Parameter Extraction Tool | Infineon Technologies

- GUI-based intelligent parameter extraction tool leveraging machine learning regression algorithms
- Impact: 93% reduction in manual centering time, significantly accelerating model delivery

# iPDK Development Project | Siemens EDA

- Led end-to-end development of TSMC iPDK conversion enabling cross-platform compatibility
- Impact: 50% development time reduction by automation scripts and optimized QA flow

#### **EDUCATION**

# Master of Science in Electronics | National Chiao Tung University, Taiwan | 2015-2017

#### **1st Author Publications:**

- ullet Crosstalk between single-photon avalanche diodes in a 0.18  $\mu m$  high-voltage CMOS process. Journal of Lightwave Technology
- Time-Correlated Crosstalk Measurements Between CMOS Single-Photon Avalanche Diodes. 2018 International Conference on OMN

# Bachelor of Science in Physics | National Taiwan Normal University, Taiwan | 2011-2015

#### ADDITIONAL INFORMATION

Certification: Cadence Advanced SKILL Language Programming, SKILL Development of Parameterized Cells

Language: English (Fluent), German (A2), Mandarin (Native), Taiwanese (Native)

U.S. Green Card in Progress: EB-2 NIW I-140 approved, awaiting priority date, requires VISA sponsorship