### NXP Semiconductors

Data Sheet: Technical Data

Document Number: MPC5607B

## Rev. 10, 10/2021

## **MPC5607B**

# MPC5607B Microcontroller **Data Sheet**





208 MAPBGA (17 mm x 17 mm)

144 LQFP (20 mm x 20 mm)



100 LQFP (14 mm x 14mm)

LQFP176 (24 mm x 24 mm)

#### Features

- Single issue, 32-bit CPU core complex (e200z0h)
  - Compliant with the Power Architecture® technology embedded category
  - Enhanced instruction set allowing variable length encoding (VLE) for code size footprint reduction. With the optional encoding of mixed 16-bit and 32-bit instructions, it is possible to achieve significant code size footprint reduction.
- Up to 1.5 MB on-chip code flash memory supported with the flash memory controller
- 64 (4 × 16) KB on-chip data flash memory with ECC
- Up to 96 KB on-chip SRAM
- Memory protection unit (MPU) with 8 region descriptors and 32-byte region granularity on certain family members (Refer to Table 1 for details.)
- Interrupt controller (INTC) capable of handling 204 selectable-priority interrupt sources
- Frequency modulated phase-locked loop (FMPLL)
- Crossbar switch architecture for concurrent access to peripherals, Flash, or RAM from multiple bus masters
- 16-channel eDMA controller with multiple transfer request sources using DMA multiplexer
- Boot assist module (BAM) supports internal Flash programming via a serial link (CAN or SCI)
- Timer supports I/O channels providing a range of 16-bit input capture, output compare, and pulse width modulation functions (eMIOS)
- 2 analog-to-digital converters (ADC): one 10-bit and one
- Cross Trigger Unit to enable synchronization of ADC conversions with a timer event from the eMIOS or PIT
- Up to 6 serial peripheral interface (DSPI) modules

- Up to 10 serial communication interface (LINFlex) modules
- Up to 6 enhanced full CAN (FlexCAN) modules with configurable buffers
- 1 inter-integrated circuit (I<sup>2</sup>C) interface module
- Up to 149 configurable general purpose pins supporting input and output operations (package dependent)
- Real-Time Counter (RTC)
- Clock source from internal 128 kHz or 16 MHz oscillator supporting autonomous wakeup with 1 ms resolution with maximum timeout of 2 seconds
- Optional support for RTC with clock source from external 32 kHz crystal oscillator, supporting wakeup with 1 sec resolution and maximum timeout of 1 hour
- Up to 8 periodic interrupt timers (PIT) with 32-bit counter resolution
- Nexus development interface (NDI) per IEEE-ISTO 5001-2003 Class Two Plus
- Device/board boundary scan testing supported per Joint Test Action Group (JTAG) of IEEE (IEEE 1149.1)
- On-chip voltage regulator (VREG) for regulation of input supply for all internal levels

NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.



## **Table of Contents**

| 1 | Intro | duction3                                                  |   | 4.9.1 Program/erase characteristics 63                         |
|---|-------|-----------------------------------------------------------|---|----------------------------------------------------------------|
|   | 1.1   | Description3                                              |   | 4.9.2 Flash power supply DC characteristics 64                 |
| 2 |       | diagram5                                                  |   | 4.9.3 Start-up/Switch-off timings                              |
| 3 | Pack  | age pinouts and signal descriptions                       |   | 4.10 Electromagnetic compatibility (EMC) characteristics 65    |
|   | 3.1   | Package pinouts                                           |   | 4.10.1 Designing hardened software to avoid noise              |
|   | 3.2   | Pad configuration during reset phases11                   |   | problems                                                       |
|   | 3.3   | Pad configuration during standby mode exit                |   | 4.10.2 Electromagnetic interference (EMI) 66                   |
|   | 3.4   | Voltage supply pins                                       |   | 4.10.3 Absolute maximum ratings (electrical sensitivity)66     |
|   | 3.5   | Pad types                                                 |   | 4.11 Fast external crystal oscillator (4 to 16 MHz) electrical |
|   | 3.6   | System pins                                               |   | characteristics 67                                             |
|   | 3.7   | Functional port pins14                                    |   | 4.12 Slow external crystal oscillator (32 kHz) electrical      |
|   | 3.8   | Nexus 2+ pins                                             |   | characteristics                                                |
| 4 | Elect | rical characteristics34                                   |   | 4.13 FMPLL electrical characteristics 72                       |
|   | 4.1   | Parameter classification                                  |   | 4.14 Fast internal RC oscillator (16 MHz) electrical           |
|   | 4.2   | NVUSRO register                                           |   | characteristics                                                |
|   |       | 4.2.1 NVUSRO[PAD3V5V] field description 35                |   | 4.15 Slow internal RC oscillator (128 kHz) electrical          |
|   |       | 4.2.2 NVUSRO[OSCILLATOR_MARGIN] field description         |   | characteristics                                                |
|   |       | 36                                                        |   | 4.16 ADC electrical characteristics                            |
|   |       | 4.2.3 NVUSRO[WATCHDOG_EN] field description36             |   | 4.16.1 Introduction                                            |
|   | 4.3   | Absolute maximum ratings                                  |   | 4.16.2 Input impedance and ADC accuracy 76                     |
|   | 4.4   | Recommended operating conditions37                        |   | 4.16.3 ADC electrical characteristics 81                       |
|   | 4.5   | Thermal characteristics40                                 |   | 4.17 On-chip peripherals                                       |
|   |       | 4.5.1 External ballast resistor recommendations 40        |   | 4.17.1 Current consumption 86                                  |
|   |       | 4.5.2 Package thermal characteristics                     |   | 4.17.2 DSPI characteristics                                    |
|   |       | 4.5.3 Power considerations                                |   | 4.17.3 Nexus characteristics 94                                |
|   | 4.6   | I/O pad electrical characteristics                        |   | 4.17.4 JTAG characteristics 95                                 |
|   |       | 4.6.1 I/O pad types                                       | 5 | Package characteristics97                                      |
|   |       | 4.6.2 I/O input DC characteristics42                      |   | 5.1 Package mechanical data 97                                 |
|   |       | 4.6.3 I/O output DC characteristics                       |   | 5.1.1 176 LQFP                                                 |
|   |       | 4.6.4 Output pin transition times46                       |   | 5.1.2 144 LQFP                                                 |
|   |       | 4.6.5 I/O pad current specification                       |   | 5.1.3 100 LQFP                                                 |
|   |       | 4.6.6 RESET electrical characteristics                    |   | 5.1.4 208 MAPBGA                                               |
|   | 4.7   | Power management electrical characteristics57             | 6 | Ordering information                                           |
|   |       | 4.7.1 Voltage regulator electrical characteristics57      | 7 | Revision history                                               |
|   |       | 4.7.2 Low voltage detector electrical characteristics .59 |   | •                                                              |
|   | 4.8   | Power consumption61                                       |   |                                                                |
|   | 49    | Flash memory electrical characteristics 63                |   |                                                                |

ı

### 1 Introduction

This document describes the features of the family and options available within the family members, and highlights important electrical and physical characteristics of the device.

## 1.1 Description

This family of 32-bit system-on-chip (SoC) microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding family of automotive-focused products designed to address the next wave of body electronics applications within the vehicle.

The advanced and cost-efficient e200z0h host processor core of this automotive controller family complies with the Power Architecture technology and only implements the VLE (variable-length encoding) APU (Auxiliary Processor Unit), providing improved code density. It operates at speeds of up to 64 MHz and offers high performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems and configuration code to assist with users implementations.

Table 1. MPC5607B family comparison<sup>1</sup>

| Feature                                          |                  | MPC5605B |       | MPC           | 5606B  | MPC5607B |  |  |  |
|--------------------------------------------------|------------------|----------|-------|---------------|--------|----------|--|--|--|
| CPU                                              |                  |          |       | e200z0h       |        | I        |  |  |  |
| Execution speed <sup>2</sup>                     |                  |          | ı     | Up to 64 MH   | Z      |          |  |  |  |
| Code flash memory                                |                  | 768 KB   |       | 1 [           | ИΒ     | 1.5 MB   |  |  |  |
| Data flash memory                                |                  |          | 6     | 64 (4 × 16) K | В      |          |  |  |  |
| SRAM                                             |                  | 64 KB    |       | 80            | KB     | 96 KB    |  |  |  |
| MPU                                              |                  |          |       | 8-entry       |        |          |  |  |  |
| eDMA                                             |                  |          |       | 16 ch         |        |          |  |  |  |
| 10-bit ADC                                       |                  |          |       | Yes           |        |          |  |  |  |
| dedicated <sup>3</sup>                           | 7 ch             | 15 ch    | 29 ch | 15 ch         |        | 29 ch    |  |  |  |
| shared with 12-bit ADC                           |                  |          | •     | 19 ch         |        |          |  |  |  |
| 12-bit ADC                                       | Yes              |          |       |               |        |          |  |  |  |
| dedicated <sup>4</sup>                           |                  |          |       | 5 ch          |        |          |  |  |  |
| shared with 10-bit ADC                           |                  |          |       | 19 ch         |        |          |  |  |  |
| Total timer I/O <sup>5</sup> eMIOS               | 37 ch,<br>16-bit |          |       | 64 ch,        | 16-bit |          |  |  |  |
| Counter / OPWM / ICOC <sup>6</sup>               |                  |          |       | 10 ch         |        |          |  |  |  |
| O(I)PWM / OPWFMB /<br>OPWMCB / ICOC <sup>7</sup> |                  |          |       | 7 ch          |        |          |  |  |  |
| O(I)PWM / ICOC <sup>8</sup>                      | 7 ch             |          |       | 14            | ch     |          |  |  |  |
| OPWM / ICOC9                                     | 13 ch            |          |       | 33            | ch     |          |  |  |  |
| SCI (LINFlex)                                    | 4                |          | 8     | 8             |        | 10       |  |  |  |
| SPI (DSPI)                                       | 3                | 5        | 6     | 5             |        | 6        |  |  |  |
| CAN (FlexCAN)                                    | exCAN) 6         |          |       |               |        |          |  |  |  |
| I <sup>2</sup> C                                 |                  |          |       | 1             |        |          |  |  |  |

#### **Block diagram**

Table 1. MPC5607B family comparison<sup>1</sup> (continued)

| Feature            | MPC5605B    |             |             | MPC         | 5606B       | MPC5607B    |                              |  |  |  |
|--------------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------|--|--|--|
| 32 KHz oscillator  |             |             |             | Yes         |             |             |                              |  |  |  |
| GPIO <sup>10</sup> | 77          | 121         | 149         | 121         |             | 149         |                              |  |  |  |
| Debug              |             |             | JT          | AG          |             | N2+         |                              |  |  |  |
| Package            | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 144<br>LQFP | 176<br>LQFP | 176<br>LQFP | 208 MAP<br>BGA <sup>11</sup> |  |  |  |

<sup>&</sup>lt;sup>1</sup> Feature set dependent on selected peripheral multiplexing; table shows example

## 2 Block diagram

Figure 1 shows a top-level block diagram of the MPC5607B.

<sup>&</sup>lt;sup>2</sup> Based on 125 °C ambient operating temperature

<sup>&</sup>lt;sup>3</sup> Not shared with 12-bit ADC, but possibly shared with other alternate functions

<sup>&</sup>lt;sup>4</sup> Not shared with 10-bit ADC, but possibly shared with other alternate functions

<sup>&</sup>lt;sup>5</sup> See the eMIOS section of the chip reference manual for information on the channel configuration and functions.

<sup>&</sup>lt;sup>6</sup> Each channel supports a range of modes including Modulus counters, PWM generation, Input Capture, Output Compare.

Each channel supports a range of modes including PWM generation with dead time, Input Capture, Output Compare.

Each channel supports a range of modes including PWM generation, Input Capture, Output Compare, Period and Pulse width measurement.

<sup>&</sup>lt;sup>9</sup> Each channel supports a range of modes including PWM generation, Input Capture, and Output Compare.

<sup>&</sup>lt;sup>10</sup> Maximum I/O count based on multiplexing with peripherals

<sup>&</sup>lt;sup>11</sup> 208 MAPBGA available only as development package for Nexus2+



Figure 1. MPC5607B block diagram

Table 2 summarizes the functions of the blocks present on the MPC5607B.

#### **Block diagram**

Table 2. MPC5607B series block summary

| Block                                           | Function                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog-to-digital converter (ADC)               | Converts analog voltages to digital values                                                                                                                                                                                                                                                                        |
| Boot assist module (BAM)                        | A block of read-only memory containing VLE code which is executed according to the boot mode of the device                                                                                                                                                                                                        |
| Clock generation module (MC_CGM)                | Provides logic and control required for the generation of system and peripheral clocks                                                                                                                                                                                                                            |
| Clock monitor unit (CMU)                        | Monitors clock source (internal and external) integrity                                                                                                                                                                                                                                                           |
| Cross triggering unit (CTU)                     | Enables synchronization of ADC conversions with a timer event from the eMIOS or from the PIT                                                                                                                                                                                                                      |
| Crossbar switch (XBAR)                          | Supports simultaneous connections between two master ports and three slave ports. The crossbar supports a 32-bit address bus width and a 64-bit data bus width.                                                                                                                                                   |
| Deserial serial peripheral interface (DSPI)     | Provides a synchronous serial interface for communication with external devices                                                                                                                                                                                                                                   |
| Enhanced direct memory access (eDMA)            | Performs complex data transfers with minimal intervention from a host processor via "n" programmable channels                                                                                                                                                                                                     |
| Enhanced modular input output system (eMIOS)    | Provides the functionality to generate or measure events                                                                                                                                                                                                                                                          |
| Error correction status module (ECSM)           | Provides a myriad of miscellaneous control functions for the device including program-visible information about configuration and revision levels, a reset status register, wakeup control for exiting sleep modes, and optional features such as information on memory errors reported by error-correcting codes |
| Flash memory                                    | Provides non-volatile storage for program code, constants and variables                                                                                                                                                                                                                                           |
| FlexCAN (controller area network)               | Supports the standard CAN communications protocol                                                                                                                                                                                                                                                                 |
| Frequency-modulated phase-locked loop (FMPLL)   | Generates high-speed system clocks and supports programmable frequency modulation                                                                                                                                                                                                                                 |
| Inter-integrated circuit (I <sup>2</sup> C) bus | Two-wire bidirectional serial bus that provides a simple and efficient method of data exchange between devices                                                                                                                                                                                                    |
| Internal multiplexer (IMUX) SIU subblock        | Allows flexible mapping of peripheral interface on the different pins of the device                                                                                                                                                                                                                               |
| Interrupt controller (INTC)                     | Provides priority-based preemptive scheduling of interrupt requests                                                                                                                                                                                                                                               |
| JTAG controller (JTAGC)                         | Provides the means to test chip functionality and connectivity while remaining transparent to system logic when not in test mode                                                                                                                                                                                  |
| LINFlex controller                              | Manages a high number of LIN (Local Interconnect Network protocol) messages efficiently with a minimum of CPU load                                                                                                                                                                                                |
| Memory protection unit (MPU)                    | Provides hardware access control for all memory references generated in a device                                                                                                                                                                                                                                  |
| Mode entry module (MC_ME)                       | Provides a mechanism for controlling the device operational mode and modetransition sequences in all functional states; also manages the power control unit, reset generation module and clock generation module, and holds the configuration, control and status registers accessible for applications           |
| Non-maskable interrupt (NMI)                    | Handles external events that must produce an immediate response, such as power down detection                                                                                                                                                                                                                     |

Table 2. MPC5607B series block summary (continued)

| Block                                         | Function                                                                                                                                                                                                                          |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Periodic interrupt timer (PIT)                | Produces periodic interrupts and triggers                                                                                                                                                                                         |
| Power control unit (MC_PCU)                   | Reduces the overall power consumption by disconnecting parts of the device from the power supply via a power switching device; device components are grouped into sections called "power domains" which are controlled by the PCU |
| Real-time counter (RTC)                       | A free running counter used for time keeping applications, the RTC can be configured to generate an interrupt at a predefined interval independent of the mode of operation (run mode or low-power mode)                          |
| Reset generation module (MC_RGM)              | Centralizes reset sources and manages the device reset sequence of the device                                                                                                                                                     |
| Static random-access memory (SRAM)            | Provides storage for program code, constants, and variables                                                                                                                                                                       |
| System integration unit lite (SIUL)           | Provides control over all the electrical pad controls and up 32 ports with 16 bits of bidirectional, general-purpose input and output signals and supports up to 32 external interrupts with trigger event configuration          |
| System status and configuration module (SSCM) | Provides system configuration and status data (such as memory size and status, device mode and security status), device identification data, debug status port enable and selection, and bus and peripheral abort enable/disable  |
| System timer module (STM)                     | Provides a set of output compare events to support AUTOSAR (Automotive Open System Architecture) and operating system tasks                                                                                                       |
| Software watchdog timer (SWT)                 | Provides protection from runaway code                                                                                                                                                                                             |
| Wakeup unit (WKPU)                            | The wakeup unit supports up to 27 external sources that can generate interrupts or wakeup events, of which 1 can cause non-maskable interrupt requests or wakeup events.                                                          |

## 3.1 Package pinouts

The available LQFP pinouts and the ballmap are provided in the following figures. For pin signal descriptions, please see Table 5.

Figure 2 shows the MPC5607B in the 176 LQFP package.



Figure 2. 176 LQFP pin configuration

MPC5607B Microcontroller Data Sheet, Rev. 10

Figure 3 shows the MPC5607B in the 144 LQFP package.



Figure 3. 144 LQFP pin configuration

Figure 4 shows the MPC5607B in the 100 LQFP package.

**NXP Semiconductors** 9

MPC5607B Microcontroller Data Sheet, Rev. 10



Figure 4. 100 LQFP pin configuration

Figure 5 shows the MPC5607B in the 208 MAPBGA package.

11



Figure 5. 208 MAPBGA configuration

#### 3.2 Pad configuration during reset phases

All pads have a fixed configuration under reset.

During the power-up phase, all pads are forced to tristate.

After power-up phase, all pads are tristate with the following exceptions:

- PA[9] (FAB) is pull-down. Without external strong pull-up the device starts fetching from flash.
- PA[8], PC[0] and PH[9:10] are in input weak pull-up when out of reset.
- RESET pad is driven low by the device till 40 FIRC clock cycles after phase2 completion. Minimum phase3 duration is 40 FIRC cycles.

MPC5607B Microcontroller Data Sheet, Rev. 10

Nexus output pads (MDO[n], MCKO, EVTO, MSEO) are forced to output.

## 3.3 Pad configuration during standby mode exit

Pad configuration (input buffer enable, pull enable) for low-power wakeup pads is controlled by both the SIUL and WKPU modules. During standby exit, all low power pads PA[0,1,2,4,15], PB[1,3,8,9,10]<sup>1</sup>, PC[7,9,11], PD[0,1], PE[0,9,11], PF[9,11,13]<sup>2</sup>, PG[3,5,7,9]<sup>2</sup>, PI[1,3]<sup>3</sup> are configured according to their respective configuration done in the WKPU module. All other pads will have the same configuration as expected after a reset.

The TDO pad has been moved into the STANDBY domain in order to allow low-power debug handshaking in STANDBY mode. However, no pull-resistor is active on the TDO pad while in STANDBY mode. At this time the pad is configured as an input. When no debugger is connected the TDO pad is floating causing additional current consumption.

To avoid the extra consumption TDO must be connected. An external pull-up resistor in the range of 47–100 kOhms should be added between the TDO pin and VDD. Only if the TDO pin is used as an application pin and a pull-up cannot be used should a pull-down resistor with the same value be used instead between the TDO pin and GND.

## 3.4 Voltage supply pins

Voltage supply pins are used to provide power to the device. Three dedicated VDD\_LV/VSS\_LV supply pairs are used for 1.2 V regulator stabilization.

| Port nin | Function                                                                                                                              | Pin number            |                        |                                |                                                                                   |  |  |  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|--------------------------------|-----------------------------------------------------------------------------------|--|--|--|--|--|
| Port pin | Function                                                                                                                              | 100 LQFP              | 144 LQFP               | 176 LQFP                       | 208 MAPBGA                                                                        |  |  |  |  |  |
| VDD_HV   | Digital supply voltage                                                                                                                | 15, 37, 70, 84        | 19, 51, 100,<br>123    | 6, 27, 59, 85,<br>124, 151     | C2, D9, E16,<br>G13, H3, N4,<br>N9, R5                                            |  |  |  |  |  |
| VSS_HV   | Digital ground                                                                                                                        | 14, 16, 35, 69,<br>83 | 18, 20, 49, 99,<br>122 | 7, 26, 28, 57,<br>86, 123, 150 | G7, G8, G9,<br>G10, H7, H8,<br>H9, H10, J7,<br>J8, J9, J10,<br>K7, K8, K9,<br>K10 |  |  |  |  |  |
| VDD_LV   | 1.2 V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest V <sub>SS_LV</sub> pin. <sup>1</sup> | 19, 32, 85            | 23, 46, 124            | 31, 54, 152                    | D8, K4, P7                                                                        |  |  |  |  |  |
| VSS_LV   | 1.2 V decoupling pins. Decoupling capacitor must be connected between these pins and the nearest V <sub>DD_LV</sub> pin. <sup>1</sup> | 18, 33, 86            | 22, 47, 125            | 30, 55, 153                    | C8, J2, N7                                                                        |  |  |  |  |  |
| VDD_BV   | Internal regulator supply voltage                                                                                                     | 20                    | 24                     | 32                             | K3                                                                                |  |  |  |  |  |

Table 3. Voltage supply pin descriptions

<sup>1.</sup> PB[8, 9] ports have wakeup functionality in all modes except STANDBY.

<sup>2.</sup> PF[9,11,13], PG[3,5,7,9], PI[1,3] are not available in the 100-pin LQFP.

<sup>3.</sup> PI[1,3] are not available in the 144-pin LQFP.

MPC5607B Microcontroller Data Sheet, Rev. 10

Table 3. Voltage supply pin descriptions (continued)

| Port pin    | Function                                                             | Pin number |          |          |            |  |  |  |  |
|-------------|----------------------------------------------------------------------|------------|----------|----------|------------|--|--|--|--|
| i oit piii  | Tunction                                                             | 100 LQFP   | 144 LQFP | 176 LQFP | 208 MAPBGA |  |  |  |  |
| VSS_HV_ADC0 | Reference ground and analog ground for the A/D converter 0 (10-bit)  | 51         | 73       | 89       | R15        |  |  |  |  |
| VDD_HV_ADC0 | Reference voltage and analog supply for the A/D converter 0 (10-bit) | 52         | 74       | 90       | P14        |  |  |  |  |
| VSS_HV_ADC1 | Reference ground and analog ground for the A/D converter 1 (12-bit)  | 59         | 81       | 98       | N12        |  |  |  |  |
| VDD_HV_ADC1 | Reference voltage and analog supply for the A/D converter 1 (12-bit) | 60         | 82       | 99       | K13        |  |  |  |  |

A decoupling capacitor must be placed between each of the three VDD\_LV/VSS\_LV supply pairs to ensure stable voltage (see the recommended operating conditions in the device data sheet).

## 3.5 Pad types

In the device the following types of pads are available for system pins and functional port pins:

 $S = Slow^1$ 

 $M = Medium^{1/2}$ 

 $F = Fast^{1/2}$ 

I = Input only with analog feature<sup>1</sup>

J = Input/Output ('S' pad) with analog feature

X = Oscillator

## 3.6 System pins

The system pins are listed in Table 4.

Table 4. System pin descriptions

|          |                                                                            | direction |          |                                                                    | Pin number  |             |             |                        |  |  |
|----------|----------------------------------------------------------------------------|-----------|----------|--------------------------------------------------------------------|-------------|-------------|-------------|------------------------|--|--|
| Port pin | Function                                                                   |           | Pad type | RESET configuration                                                | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>1 |  |  |
| RESET    | Bidirectional reset with Schmitt-Trigger characteristics and noise filter. | I/O       | M        | Input weak<br>pull-up after<br>RGM PHASE2<br>and 40 FIRC<br>cycles | 17          | 21          | 29          | J1                     |  |  |

<sup>1.</sup> See the I/O pad electrical characteristics in the chip data sheet for details.

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>2.</sup> All medium and fast pads are in slow configuration by default at reset and can be configured as fast or medium. The only exception is PC[1] which is in medium configuration by default (see the PCR.SRC description in the chip reference manual, Pad Configuration Registers (PCR0–PCR148)).

Table 4. System pin descriptions (continued)

|          |                                                                                                                                                                            |               |          |                     | Pin number  |             |             |                        |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|---------------------|-------------|-------------|-------------|------------------------|--|--|
| Port pin | Function                                                                                                                                                                   | I/O direction | Pad type | RESET configuration | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>1 |  |  |
| EXTAL    | Analog output of the oscillator amplifier circuit, when the oscillator is not in bypass mode.  Analog input for the clock generator when the oscillator is in bypass mode. | I/O           | Х        | Tristate            | 36          | 50          | 58          | N8                     |  |  |
| XTAL     | Analog input of the oscillator amplifier circuit. Needs to be grounded if oscillator bypass mode is used.                                                                  | I             | Х        | Tristate            | 34          | 48          | 56          | P8                     |  |  |

<sup>1 208</sup> MAPBGA available only as development package for Nexus2+

## 3.7 Functional port pins

The functional port pins are listed in Table 5.

Table 5. Functional port pin descriptions

|          |        | ion <sup>1</sup>                |                                                                     |                                              | 2                           |          | n <sup>3</sup>                      |             | Pin nu      | umber       |                        |
|----------|--------|---------------------------------|---------------------------------------------------------------------|----------------------------------------------|-----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR    | Alternate function <sup>1</sup> | Function                                                            | Peripheral                                   | I/O direction <sup>2</sup>  | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
|          |        |                                 |                                                                     | Port                                         | Α                           |          |                                     |             |             |             |                        |
| PA[0]    | PCR[0] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[0]<br>E0UC[0]<br>CLKOUT<br>E0UC[13]<br>WKPU[19] <sup>5</sup>   | SIUL<br>eMIOS_0<br>MC_CGM<br>eMIOS_0<br>WKPU | I/O<br>I/O<br>O<br>I/O<br>I | M        | Tristate                            | 12          | 16          | 24          | G4                     |
| PA[1]    | PCR[1] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[1]<br>E0UC[1]<br>NMI <sup>6</sup><br>—<br>WKPU[2] <sup>5</sup> | SIUL<br>eMIOS_0<br>WKPU<br>—<br>WKPU         | I/O<br>I/O<br>I<br>—        | S        | Tristate                            | 7           | 11          | 19          | F3                     |
| PA[2]    | PCR[2] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[2]<br>E0UC[2]<br>—<br>MA[2]<br>WKPU[3] <sup>5</sup>            | SIUL<br>eMIOS_0<br>—<br>ADC_0<br>WKPU        | I/O<br>I/O<br>—<br>O<br>I   | S        | Tristate                            | 5           | 9           | 17          | F2                     |

Table 5. Functional port pin descriptions (continued)

|          |        | ion <sup>1</sup>                                  |                                                                    |                                                             | 2                                     |          | n <sub>3</sub>                      |             | Pin nu      | ımber       |                        |
|----------|--------|---------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR    | Alternate function <sup>1</sup>                   | Function                                                           | Peripheral                                                  | I/O direction <sup>2</sup>            | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PA[3]    | PCR[3] | AF0<br>AF1<br>AF2<br>AF3<br>—                     | GPIO[3]<br>E0UC[3]<br>LIN5TX<br>CS4_1<br>EIRQ[0]<br>ADC1_S[0]      | SIUL<br>eMIOS_0<br>LINFlex_5<br>DSPI_1<br>SIUL<br>ADC_1     | 1/0 1/0 0 0 I I                       | ٦        | Tristate                            | 68          | 90          | 114         | K15                    |
| PA[4]    | PCR[4] | AF0<br>AF1<br>AF2<br>AF3<br>—                     | GPIO[4]<br>E0UC[4]<br>—<br>CS0_1<br>LIN5RX<br>WKPU[9] <sup>5</sup> | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>LINFlex_5<br>WKPU         | I/O<br>I/O<br>-<br>I/O<br>I           | S        | Tristate                            | 29          | 43          | 51          | N6                     |
| PA[5]    | PCR[5] | AF0<br>AF1<br>AF2<br>AF3                          | GPIO[5]<br>E0UC[5]<br>LIN4TX<br>—                                  | SIUL<br>eMIOS_0<br>LINFlex_4<br>—                           | I/O<br>I/O<br>O                       | М        | Tristate                            | 79          | 118         | 146         | C11                    |
| PA[6]    | PCR[6] | AF0<br>AF1<br>AF2<br>AF3<br>—                     | GPIO[6]<br>E0UC[6]<br>—<br>CS1_1<br>EIRQ[1]<br>LIN4RX              | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>SIUL<br>LINFlex_4         | I/O<br>I/O<br>—<br>O<br>I             | S        | Tristate                            | 80          | 119         | 147         | D11                    |
| PA[7]    | PCR[7] | AF0<br>AF1<br>AF2<br>AF3<br>—                     | GPIO[7]<br>E0UC[7]<br>LIN3TX<br>—<br>EIRQ[2]<br>ADC1_S[1]          | SIUL<br>eMIOS_0<br>LINFlex_3<br>—<br>SIUL<br>ADC_1          | I/O<br>I/O<br>O<br>—<br>—             | J        | Tristate                            | 71          | 104         | 128         | D16                    |
| PA[8]    | PCR[8] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>N/A <sup>7</sup> | GPIO[8] E0UC[8] E0UC[14] — EIRQ[3] ABS[0] LIN3RX                   | SIUL<br>eMIOS_0<br>eMIOS_0<br>—<br>SIUL<br>BAM<br>LINFlex_3 | I/O<br>I/O<br>I/O<br>—<br>—<br>—<br>— | S        | Input,<br>weak<br>pull-up           | 72          | 105         | 129         | C16                    |
| PA[9]    | PCR[9] | AF0<br>AF1<br>AF2<br>AF3<br>N/A <sup>7</sup>      | GPIO[9]<br>E0UC[9]<br>—<br>CS2_1<br>FAB                            | SIUL<br>eMIOS_0<br>—<br>DSPI_1<br>BAM                       | I/O<br>I/O<br>—<br>O<br>I             | Ø        | Pull-<br>down                       | 73          | 106         | 130         | C15                    |

Table 5. Functional port pin descriptions (continued)

|          |         | ion1                            |                                                                |                                                                          | 21                            |          | n <sup>3</sup>                      |             | Pin nu      | umber       |                        |
|----------|---------|---------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                       | Peripheral                                                               | I/O direction <sup>2</sup>    | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PA[10]   | PCR[10] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[10]<br>E0UC[10]<br>SDA<br>LIN2TX<br>ADC1_S[2]             | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>LINFlex_2<br>ADC_1              | I/O<br>I/O<br>I/O<br>O        | J        | Tristate                            | 74          | 107         | 131         | B16                    |
| PA[11]   | PCR[11] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[11] E0UC[11] SCL — EIRQ[16] LIN2RX ADC1_S[3]              | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>—<br>SIUL<br>LINFlex_2<br>ADC_1 | I/O<br>I/O<br>I/O<br>I/O      | J        | Tristate                            | 75          | 108         | 132         | B15                    |
| PA[12]   | PCR[12] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[12]  E0UC[28] CS3_1 EIRQ[17] SIN_0                        | SIUL  eMIOS_0 DSPI_1 SIUL DSPI_0                                         | I/O<br>                       | S        | Tristate                            | 31          | 45          | 53          | T7                     |
| PA[13]   | PCR[13] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[13]<br>SOUT_0<br>E0UC[29]<br>—                            | SIUL<br>DSPI_0<br>eMIOS_0<br>—                                           | I/O<br>O<br>I/O<br>—          | M        | Tristate                            | 30          | 44          | 52          | R7                     |
| PA[14]   | PCR[14] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[14]<br>SCK_0<br>CS0_0<br>E0UC[0]<br>EIRQ[4]               | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>SIUL                              | I/O<br>I/O<br>I/O<br>I/O      | M        | Tristate                            | 28          | 42          | 50          | P6                     |
| PA[15]   | PCR[15] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[15]<br>CS0_0<br>SCK_0<br>E0UC[1]<br>WKPU[10] <sup>5</sup> | SIUL<br>DSPI_0<br>DSPI_0<br>eMIOS_0<br>WKPU                              | I/O<br>I/O<br>I/O<br>I/O<br>I | M        | Tristate                            | 27          | 40          | 48          | R6                     |
|          |         |                                 |                                                                | Port                                                                     | В                             |          |                                     |             |             |             |                        |
| PB[0]    | PCR[16] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[16]<br>CANOTX<br>EOUC[30]<br>LINOTX                       | SIUL<br>FlexCAN_0<br>eMIOS_0<br>LINFlex_0                                | 9090                          | M        | Tristate                            | 23          | 31          | 39          | N3                     |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                   |                                                            |                                                                 | 2                                |          | ار                                  |             | Pin nu      | ımber       |                        |
|----------|---------|------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup>    | Function                                                   | Peripheral                                                      | I/O direction <sup>2</sup>       | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PB[1]    | PCR[17] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[17]  — E0UC[31]  — WKPU[4] <sup>5</sup> CANORX LINORX | SIUL                                                            | 9   9                            | Ø        | Tristate                            | 24          | 32          | 40          | N1                     |
| PB[2]    | PCR[18] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[18]<br>LIN0TX<br>SDA<br>E0UC[30]                      | SIUL<br>LINFlex_0<br>I <sup>2</sup> C_0<br>eMIOS_0              | 1/0 o /0 /0<br>1/0               | M        | Tristate                            | 100         | 144         | 176         | B2                     |
| PB[3]    | PCR[19] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[19] E0UC[31] SCL — WKPU[11] <sup>5</sup> LINORX       | SIUL<br>eMIOS_0<br>I <sup>2</sup> C_0<br>—<br>WKPU<br>LINFlex_0 | I/O<br>I/O<br>I/O<br>—<br>—<br>— | S        | Tristate                            | 1           | 1           | 1           | СЗ                     |
| PB[4]    | PCR[20] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | —<br>—<br>—<br>—<br>ADC0_P[0]<br>ADC1_P[0]<br>GPIO[20]     | <br><br>ADC_0<br>ADC_1<br>SIUL                                  |                                  | I        | Tristate                            | 50          | 72          | 88          | T16                    |
| PB[5]    | PCR[21] | AF0<br>AF1<br>AF2<br>AF3<br>—      | —<br>—<br>—<br>—<br>ADC0_P[1]<br>ADC1_P[1]<br>GPIO[21]     | <br><br>ADC_0<br>ADC_1<br>SIUL                                  |                                  | I        | Tristate                            | 53          | 75          | 91          | R16                    |
| PB[6]    | PCR[22] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | —<br>—<br>—<br>ADC0_P[2]<br>ADC1_P[2]<br>GPIO[22]          | —<br>—<br>—<br>ADC_0<br>ADC_1<br>SIUL                           |                                  | I        | Tristate                            | 54          | 76          | 92          | P15                    |

Table 5. Functional port pin descriptions (continued)

|          |         | lion <sup>1</sup>                  |                                                                               |                                         | 2                            |          | n <sub>3</sub>                      |             | Pin nu      | umber       |                        |
|----------|---------|------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup>    | Function                                                                      | Peripheral                              | I/O direction <sup>2</sup>   | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PB[7]    | PCR[23] | AF0<br>AF1<br>AF2<br>AF3<br>—      | —<br>—<br>—<br>—<br>ADC0_P[3]<br>ADC1_P[3]<br>GPIO[23]                        | —<br>—<br>—<br>ADC_0<br>ADC_1<br>SIUL   |                              | I        | Tristate                            | 55          | 77          | 93          | P16                    |
| PB[8]    | PCR[24] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[24]  OSC32K_XTAL <sup>8</sup> WKPU[25] <sup>5</sup> ADC0_S[0] ADC1_S[4]  | SIUL  OSC32K WKPU ADC_0 ADC_1           | <br> -<br> -<br> 9<br> -     | I        | _                                   | 39          | 53          | 61          | R9                     |
| PB[9]    | PCR[25] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[25]  OSC32K_EXTAL <sup>8</sup> WKPU[26] <sup>5</sup> ADC0_S[1] ADC1_S[5] | SIUL  OSC32K WKPU ADC_0 ADC_1           | <br> -<br> -<br> 9<br> -     | I        | Ι                                   | 38          | 52          | 60          | Т9                     |
| PB[10]   | PCR[26] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[26]  WKPU[8] <sup>5</sup> ADC0_S[2] ADC1_S[6]                            | SIUL WKPU ADC_0 ADC_1                   | I/O<br>—<br>—<br>—<br>I<br>I | J        | Tristate                            | 40          | 54          | 62          | P9                     |
| PB[11]   | PCR[27] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[27]<br>E0UC[3]<br>—<br>CS0_0<br>ADC0_S[3]                                | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC_0 | I/O<br>I/O<br>—<br>I/O<br>I  | J        | Tristate                            | _           | _           | 97          | N13                    |
| PB[12]   | PCR[28] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[28]<br>E0UC[4]<br>—<br>CS1_0<br>ADC0_X[0]                                | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC_0 | I/O<br>I/O<br>—<br>O<br>I    | J        | Tristate                            | 61          | 83          | 101         | M16                    |

Table 5. Functional port pin descriptions (continued)

|                     |         | lon 1                           |                                                     |                                                             | 2                              |                 | وا                                  |             | Pin nu      | umber       |                        |
|---------------------|---------|---------------------------------|-----------------------------------------------------|-------------------------------------------------------------|--------------------------------|-----------------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin            | PCR     | Alternate function <sup>1</sup> | Function                                            | Peripheral                                                  | I/O direction <sup>2</sup>     | Pad type        | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PB[13]              | PCR[29] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[29]<br>E0UC[5]<br>—<br>CS2_0<br>ADC0_X[1]      | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC_0                     | I/O<br>I/O<br>—<br>O —         | J               | Tristate                            | 63          | 85          | 103         | M13                    |
| PB[14]              | PCR[30] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[30]<br>E0UC[6]<br>—<br>CS3_0<br>ADC0_X[2]      | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC_0                     | I/O<br>I/O<br>— O —            | J               | Tristate                            | 65          | 87          | 105         | L16                    |
| PB[15]              | PCR[31] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[31]<br>E0UC[7]<br>—<br>CS4_0<br>ADC0_X[3]      | SIUL<br>eMIOS_0<br>—<br>DSPI_0<br>ADC_0                     | I/O<br>I/O<br>—<br>O<br>—      | J               | Tristate                            | 67          | 89          | 107         | L13                    |
|                     |         | 1                               |                                                     | Port                                                        | С                              |                 |                                     |             |             |             |                        |
| PC[0] <sup>10</sup> | PCR[32] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[32]<br>—<br>TDI<br>—                           | SIUL<br>—<br>JTAGC<br>—                                     | I/O<br>—<br>I<br>—             | М               | Input,<br>weak<br>pull-up           | 87          | 126         | 154         | A8                     |
| PC[1] <sup>10</sup> | PCR[33] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[33]<br>—<br>TDO<br>—                           | SIUL<br>—<br>JTAGC<br>—                                     | I/O<br>-<br>0<br>-             | F <sup>11</sup> | Tristate                            | 82          | 121         | 149         | C9                     |
| PC[2]               | PCR[34] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[34]<br>SCK_1<br>CAN4TX<br>DEBUG[0]<br>EIRQ[5]  | SIUL<br>DSPI_1<br>FlexCAN_4<br>SSCM<br>SIUL                 | I/O<br>I/O<br>O<br>O           | М               | Tristate                            | 78          | 117         | 145         | A11                    |
| PC[3]               | PCR[35] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[35] CS0_1 MA[0] DEBUG[1] EIRQ[6] CAN1RX CAN4RX | SIUL DSPI_1 ADC_0 SSCM SIUL FlexCAN_1 FlexCAN_4             | I/O I/O O O I I I              | S               | Tristate                            | 77          | 116         | 144         | B11                    |
| PC[4]               | PCR[36] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[36] E1UC[31] — DEBUG[2] EIRQ[18] SIN_1 CAN3RX  | SIUL<br>eMIOS_1<br>—<br>SSCM<br>SIUL<br>DSPI_1<br>FlexCAN_3 | /O<br> /O<br>  O<br>  I<br>  I | M               | Tristate                            | 92          | 131         | 159         | В7                     |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                |                                                                          |                                             | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          | ار                                  |             | Pin nu      | ımber       |                        |
|----------|---------|---------------------------------|--------------------------------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                                 | Peripheral                                  | I/O direction <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PC[5]    | PCR[37] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[37]<br>SOUT_1<br>CAN3TX<br>DEBUG[3]<br>EIRQ[7]                      | SIUL<br>DSPI_1<br>FlexCAN_3<br>SSCM<br>SIUL | <u>/</u> 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | M        | Tristate                            | 91          | 130         | 158         | A7                     |
| PC[6]    | PCR[38] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[38]<br>LIN1TX<br>E1UC[28]<br>DEBUG[4]                               | SIUL<br>LINFlex_1<br>eMIOS_1<br>SSCM        | 9090                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | S        | Tristate                            | 25          | 36          | 44          | R2                     |
| PC[7]    | PCR[39] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[39]<br>—<br>E1UC[29]<br>DEBUG[5]<br>LIN1RX<br>WKPU[12] <sup>5</sup> | SIUL — eMIOS_1 SSCM LINFlex_1 WKPU          | \text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\tin}\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\text{\ti}\}\text{\text{\text{\text{\text{\text{\text{\text{\tex{\tex | S        | Tristate                            | 26          | 37          | 45          | P3                     |
| PC[8]    | PCR[40] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[40]<br>LIN2TX<br>E0UC[3]<br>DEBUG[6]                                | SIUL<br>LINFlex_2<br>eMIOS_0<br>SSCM        | 9090                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | S        | Tristate                            | 99          | 143         | 175         | A1                     |
| PC[9]    | PCR[41] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[41]<br>—<br>E0UC[7]<br>DEBUG[7]<br>WKPU[13] <sup>5</sup><br>LIN2RX  | SIUL — eMIOS_0 SSCM WKPU LINFlex_2          | I/O<br>-<br>I/O<br>0<br>-<br>-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | S        | Tristate                            | 2           | 2           | 2           | B1                     |
| PC[10]   | PCR[42] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[42]<br>CAN1TX<br>CAN4TX<br>MA[1]                                    | SIUL<br>FlexCAN_1<br>FlexCAN_4<br>ADC_0     | 9000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | М        | Tristate                            | 22          | 28          | 36          | МЗ                     |
| PC[11]   | PCR[43] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[43]<br>—<br>—<br>MA[2]<br>WKPU[5] <sup>5</sup><br>CAN1RX<br>CAN4RX  | SIUL  ADC_0 WKPU FlexCAN_1 FlexCAN_4        | /O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | S        | Tristate                            | 21          | 27          | 35          | M4                     |
| PC[12]   | PCR[44] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[44]<br>E0UC[12]<br>—<br>—<br>EIRQ[19]<br>SIN_2                      | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL<br>DSPI_2 | I/O<br>I/O<br>—<br>—<br>—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | М        | Tristate                            | 97          | 141         | 173         | B4                     |

Table 5. Functional port pin descriptions (continued)

|          |         | ion1                            |                                                                            |                                        | 2                                    |          | <sub>E</sub> u                      |             | Pin nı      | umber       |                        |
|----------|---------|---------------------------------|----------------------------------------------------------------------------|----------------------------------------|--------------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                                   | Peripheral                             | I/O direction <sup>2</sup>           | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PC[13]   | PCR[45] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[45]<br>E0UC[13]<br>SOUT_2<br>—                                        | SIUL<br>eMIOS_0<br>DSPI_2<br>—         | I/O I/O O                            | S        | Tristate                            | 98          | 142         | 174         | A2                     |
| PC[14]   | PCR[46] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[46]<br>E0UC[14]<br>SCK_2<br>—<br>EIRQ[8]                              | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>SIUL | I/O<br>I/O<br>I/O<br>—               | S        | Tristate                            | 3           | 3           | 3           | C1                     |
| PC[15]   | PCR[47] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[47]<br>E0UC[15]<br>CS0_2<br>—<br>EIRQ[20]                             | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>SIUL | I/O<br>I/O<br>I/O<br>—               | M        | Tristate                            | 4           | 4           | 4           | D3                     |
|          |         |                                 |                                                                            | Port                                   | D                                    |          |                                     |             |             |             |                        |
| PD[0]    | PCR[48] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[48]<br>—<br>—<br>—<br>WKPU[27] <sup>5</sup><br>ADC0_P[4]<br>ADC1_P[4] | SIUL  WKPU ADC_0 ADC_1                 | <br> -<br> -<br> -<br> -<br> -       | I        | Tristate                            | 41          | 63          | 77          | P12                    |
| PD[1]    | PCR[49] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[49]  WKPU[28] <sup>5</sup> ADC0_P[5] ADC1_P[5]                        | SIUL WKPU ADC_0 ADC_1                  | <br> -<br> -<br> -<br> -<br> -<br> - | ı        | Tristate                            | 42          | 64          | 78          | T12                    |
| PD[2]    | PCR[50] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[50]  ADC0_P[6] ADC1_P[6]                                              | SIUL  ADC_0 ADC_1                      | <br> -<br> -<br> -<br>               | I        | Tristate                            | 43          | 65          | 79          | R12                    |
| PD[3]    | PCR[51] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[51]  — — — ADC0_P[7] ADC1_P[7]                                        | SIUL  —  —  ADC_0  ADC_1               | <br> -<br> -<br> -<br>               | I        | Tristate                            | 44          | 66          | 80          | P13                    |

Table 5. Functional port pin descriptions (continued)

|          |         | tion                            |                                                     |                   | 2ر                         |          | n <sup>3</sup>                      |             | Pin nu      | umber       |                        |
|----------|---------|---------------------------------|-----------------------------------------------------|-------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                            | Peripheral        | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PD[4]    | PCR[52] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[52]<br>—<br>—<br>—<br>ADC0_P[8]<br>ADC1_P[8]   | SIUL  ADC_0 ADC_1 | -                          | I        | Tristate                            | 45          | 67          | 81          | R13                    |
| PD[5]    | PCR[53] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[53]<br>—<br>—<br>—<br>ADC0_P[9]<br>ADC1_P[9]   | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 46          | 68          | 82          | T13                    |
| PD[6]    | PCR[54] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[54]  ADC0_P[10] ADC1_P[10]                     | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 47          | 69          | 83          | T14                    |
| PD[7]    | PCR[55] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[55]<br>—<br>—<br>—<br>ADC0_P[11]<br>ADC1_P[11] | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 48          | 70          | 84          | R14                    |
| PD[8]    | PCR[56] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[56]<br>—<br>—<br>—<br>ADC0_P[12]<br>ADC1_P[12] | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 49          | 71          | 87          | T15                    |
| PD[9]    | PCR[57] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[57] ADC0_P[13] ADC1_P[13]                      | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 56          | 78          | 94          | N15                    |
| PD[10]   | PCR[58] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[58]<br>—<br>—<br>—<br>ADC0_P[14]<br>ADC1_P[14] | SIUL  ADC_0 ADC_1 | <br> -<br> -<br> -<br> -   | I        | Tristate                            | 57          | 79          | 95          | N14                    |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                |                                                                  |                                                | 2                          |          | ور                                  |             | Pin nu      | umber       |                        |
|----------|---------|---------------------------------|------------------------------------------------------------------|------------------------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                         | Peripheral                                     | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PD[11]   | PCR[59] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[59]<br>—<br>—<br>—<br>—<br>ADC0_P[15]<br>ADC1_P[15]         | SIUL  ADC_0 ADC_1                              | -                          |          | Tristate                            | 58          | 80          | 96          | N16                    |
| PD[12]   | PCR[60] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[60]<br>CS5_0<br>E0UC[24]<br>—<br>ADC0_S[4]                  | SIUL<br>DSPI_0<br>eMIOS_0<br>—<br>ADC_0        | I/O<br>O I/O<br>I/O        | J        | Tristate                            | _           | _           | 100         | M15                    |
| PD[13]   | PCR[61] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[61]                                                         | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC_0        | I/O I/O I/O I —            | ٦        | Tristate                            | 62          | 84          | 102         | M14                    |
| PD[14]   | PCR[62] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[62]<br>CS1_1<br>E0UC[26]<br>—<br>ADC0_S[6]                  | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC_0        | 9091−                      | J        | Tristate                            | 64          | 86          | 104         | L15                    |
| PD[15]   | PCR[63] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[63]<br>CS2_1<br>E0UC[27]<br>—<br>ADC0_S[7]                  | SIUL<br>DSPI_1<br>eMIOS_0<br>—<br>ADC_0        | I/O<br>O<br>I/O<br>I       | J        | Tristate                            | 66          | 88          | 106         | L14                    |
|          |         |                                 |                                                                  | Port                                           | E                          |          |                                     |             |             |             |                        |
| PE[0]    | PCR[64] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[64]<br>E0UC[16]<br>—<br>—<br>WKPU[6] <sup>5</sup><br>CAN5RX | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU<br>FlexCAN_5 | I/O<br>I/O<br>—<br>—<br>—  | S        | Tristate                            | 6           | 10          | 18          | F1                     |
| PE[1]    | PCR[65] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[65]<br>E0UC[17]<br>CAN5TX<br>—                              | SIUL<br>eMIOS_0<br>FlexCAN_5                   | I/O<br>I/O<br>O            | М        | Tristate                            | 8           | 12          | 20          | F4                     |
| PE[2]    | PCR[66] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[66]<br>E0UC[18]<br>—<br>—<br>EIRQ[21]<br>SIN_1              | SIUL<br>eMIOS_0<br>—<br>—<br>SIUL<br>DSPI_1    | I/O<br>I/O<br>—<br>—<br>—  | М        | Tristate                            | 89          | 128         | 156         | D7                     |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                |                                                         |                                                | 2                                      |          | ار                                  |             | Pin nı      | umber       |                        |
|----------|---------|---------------------------------|---------------------------------------------------------|------------------------------------------------|----------------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                | Peripheral                                     | I/O direction <sup>2</sup>             | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PE[3]    | PCR[67] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[67]<br>E0UC[19]<br>SOUT_1<br>—                     | SIUL<br>eMIOS_0<br>DSPI_1<br>—                 | 9901                                   | M        | Tristate                            | 90          | 129         | 157         | C7                     |
| PE[4]    | PCR[68] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[68]<br>E0UC[20]<br>SCK_1<br>—<br>EIRQ[9]           | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>SIUL         | \langle  \langle  \langle  \langle   - | M        | Tristate                            | 93          | 132         | 160         | D6                     |
| PE[5]    | PCR[69] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[69]<br>E0UC[21]<br>CS0_1<br>MA[2]                  | SIUL<br>eMIOS_0<br>DSPI_1<br>ADC_0             | ∅ ½ 9 0                                | M        | Tristate                            | 94          | 133         | 161         | C6                     |
| PE[6]    | PCR[70] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[70]<br>E0UC[22]<br>CS3_0<br>MA[1]<br>EIRQ[22]      | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC_0<br>SIUL     | 9900−                                  | M        | Tristate                            | 95          | 139         | 167         | B5                     |
| PE[7]    | PCR[71] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[71]<br>E0UC[23]<br>CS2_0<br>MA[0]<br>EIRQ[23]      | SIUL<br>eMIOS_0<br>DSPI_0<br>ADC_0<br>SIUL     | 9900-                                  | M        | Tristate                            | 96          | 140         | 168         | C4                     |
| PE[8]    | PCR[72] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[72]<br>CAN2TX<br>E0UC[22]<br>CAN3TX                | SIUL<br>FlexCAN_2<br>eMIOS_0<br>FlexCAN_3      | 9 0 9 0                                | M        | Tristate                            | 9           | 13          | 21          | G2                     |
| PE[9]    | PCR[73] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[73]  E0UC[23]  WKPU[7] <sup>5</sup> CAN2RX  CAN3RX | SIUL — eMIOS_0 — WKPU FlexCAN_2 FlexCAN_3      | 9   9                                  | S        | Tristate                            | 10          | 14          | 22          | G1                     |
| PE[10]   | PCR[74] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[74]<br>LIN3TX<br>CS3_1<br>E1UC[30]<br>EIRQ[10]     | SIUL<br>LINFlex_3<br>DSPI_1<br>eMIOS_1<br>SIUL | 9009-                                  | S        | Tristate                            | 11          | 15          | 23          | G3                     |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                   |                                                                       |                                                     | 2                              |          | ال                                  |             | Pin nu      | ımber       |                        |
|----------|---------|------------------------------------|-----------------------------------------------------------------------|-----------------------------------------------------|--------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup>    | Function                                                              | Peripheral                                          | I/O direction <sup>2</sup>     | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PE[11]   | PCR[75] | AF0<br>AF1<br>AF2<br>AF3<br>—      | GPIO[75]<br>E0UC[24]<br>CS4_1<br>—<br>LIN3RX<br>WKPU[14] <sup>5</sup> | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>LINFlex_3<br>WKPU | I/O<br>I/O<br>O<br>            | S        | Tristate                            | 13          | 17          | 25          | H2                     |
| PE[12]   | PCR[76] | AF0<br>AF1<br>AF2<br>AF3<br>—<br>— | GPIO[76]  — E1UC[19] <sup>12</sup> — EIRQ[11]  SIN_2  ADC1_S[7]       | SIUL  eMIOS_1  SIUL DSPI_2 ADC_1                    | I/O<br>-<br>I/O<br>-<br>I<br>I | J        | Tristate                            | 76          | 109         | 133         | C14                    |
| PE[13]   | PCR[77] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[77]<br>SOUT_2<br>E1UC[20]<br>—                                   | SIUL<br>DSPI_2<br>eMIOS_1                           | I/O<br>O<br>I/O<br>—           | S        | Tristate                            | _           | 103         | 127         | D15                    |
| PE[14]   | PCR[78] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[78]<br>SCK_2<br>E1UC[21]<br>—<br>EIRQ[12]                        | SIUL<br>DSPI_2<br>eMIOS_1<br>—<br>SIUL              | I/O<br>I/O<br>I/O<br>—         | S        | Tristate                            | _           | 112         | 136         | C13                    |
| PE[15]   | PCR[79] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[79]<br>CS0_2<br>E1UC[22]<br>—                                    | SIUL<br>DSPI_2<br>eMIOS_1<br>—                      | I/O<br>I/O<br>I/O              | М        | Tristate                            | _           | 113         | 137         | A13                    |
|          |         |                                    |                                                                       | Port                                                | F                              | T        | 1                                   |             |             |             |                        |
| PF[0]    | PCR[80] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[80]<br>E0UC[10]<br>CS3_1<br>—<br>ADC0_S[8]                       | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>ADC_0             | I/O<br>I/O<br>O<br>—           | J        | Tristate                            | _           | 55          | 63          | N10                    |
| PF[1]    | PCR[81] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[81]<br>E0UC[11]<br>CS4_1<br>—<br>ADC0_S[9]                       | SIUL<br>eMIOS_0<br>DSPI_1<br>—<br>ADC_0             | I/O<br>I/O<br>O<br>—           | J        | Tristate                            | _           | 56          | 64          | P10                    |
| PF[2]    | PCR[82] | AF0<br>AF1<br>AF2<br>AF3           | GPIO[82]<br>E0UC[12]<br>CS0_2<br>—<br>ADC0_S[10]                      | SIUL<br>eMIOS_0<br>DSPI_2<br>—<br>ADC_0             | I/O<br>I/O<br>I/O<br>—         | J        | Tristate                            | _           | 57          | 65          | T10                    |

Table 5. Functional port pin descriptions (continued)

|          |         | ion <sup>1</sup>                |                                           |                                          | 2                          |          | <sub>2</sub> L                      |             | Pin nı      | umber       |                        |
|----------|---------|---------------------------------|-------------------------------------------|------------------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                  | Peripheral                               | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PF[3]    | PCR[83] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[83]<br>E0UC[13]<br>CS1_2<br>—        | SIUL<br>eMIOS_0<br>DSPI_2<br>—           | I/O<br>I/O<br>O            | J        | Tristate                            | _           | 58          | 66          | R10                    |
|          |         | —                               | ADC0_S[11]                                | ADC_0                                    | Ι                          |          |                                     |             |             |             |                        |
| PF[4]    | PCR[84] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[84]<br>E0UC[14]<br>CS2_2             | SIUL<br>eMIOS_0<br>DSPI_2                | 990                        | J        | Tristate                            | _           | 59          | 67          | N11                    |
|          |         | _                               | ADC0_S[12]                                | ADC_0                                    | I                          |          |                                     |             |             |             |                        |
| PF[5]    | PCR[85] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[85]<br>E0UC[22]<br>CS3_2             | SIUL<br>eMIOS_0<br>DSPI_2                | I/O<br>I/O<br>O            | J        | Tristate                            | _           | 60          | 68          | P11                    |
|          |         | _                               | ADC0_S[13]                                | ADC_0                                    | I                          |          |                                     |             |             |             |                        |
| PF[6]    | PCR[86] | AF0<br>AF1<br>AF2               | GPIO[86]<br>E0UC[23]<br>CS1_1             | SIUL<br>eMIOS_0<br>DSPI_1                | I/O<br>I/O<br>O            | J        | Tristate                            | _           | 61          | 69          | T11                    |
|          |         | AF3                             | <br>ADC0_S[14]                            | ADC_0                                    |                            |          |                                     |             |             |             |                        |
| PF[7]    | PCR[87] | AF0<br>AF1                      | GPIO[87]<br>—                             | SIUL<br>—                                | I/O<br>—                   | J        | Tristate                            | _           | 62          | 70          | R11                    |
|          |         | AF2<br>AF3                      | CS2_1<br>—<br>ADC0_S[15]                  | DSPI_1<br>—<br>ADC_0                     | 0                          |          |                                     |             |             |             |                        |
| PF[8]    | PCR[88] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[88] CAN3TX CS4_0 CAN2TX              | SIUL<br>FlexCAN_3<br>DSPI_0<br>FlexCAN_2 | 1/0                        | M        | Tristate                            | _           | 34          | 42          | P1                     |
| PF[9]    | PCR[89] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[89]<br>E1UC[1]<br>CS5_0              | SIUL<br>eMIOS_1<br>DSPI_0                | I/O<br>I/O<br>O            | S        | Tristate                            | _           | 33          | 41          | N2                     |
|          |         | <br> -<br> -                    | WKPU[22] <sup>5</sup><br>CAN2RX<br>CAN3RX | WKPU<br>FlexCAN_2<br>FlexCAN_3           |                            |          |                                     |             |             |             |                        |
| PF[10]   | PCR[90] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[90]<br>CS1_0<br>LIN4TX<br>E1UC[2]    | SIUL<br>DSPI_0<br>LINFlex_4<br>eMIOS_1   | I/O<br>O<br>O<br>I/O       | М        | Tristate                            | _           | 38          | 46          | R3                     |

Table 5. Functional port pin descriptions (continued)

|          |         | on <sup>1</sup>                 |                                                                      |                                                        | 01                                 |          | ဗ                                   |             | Pin nu      | ımber       |                        |
|----------|---------|---------------------------------|----------------------------------------------------------------------|--------------------------------------------------------|------------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR     | Alternate function <sup>1</sup> | Function                                                             | Peripheral                                             | I/O direction <sup>2</sup>         | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PF[11]   | PCR[91] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[91]<br>CS2_0<br>E1UC[3]<br>—<br>WKPU[15] <sup>5</sup><br>LIN4RX | SIUL<br>DSPI_0<br>eMIOS_1<br>—<br>WKPU<br>LINFlex_4    | I/O o /O                           | S        | Tristate                            |             | 39          | 47          | R4                     |
| PF[12]   | PCR[92] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[92]<br>E1UC[25]<br>LIN5TX<br>—                                  | SIUL<br>eMIOS_1<br>LINFlex_5<br>—                      | I/O<br>I/O<br>O                    | M        | Tristate                            |             | 35          | 43          | R1                     |
| PF[13]   | PCR[93] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[93]<br>E1UC[26]<br>—<br>WKPU[16] <sup>5</sup><br>LIN5RX         | SIUL<br>eMIOS_1<br>—<br>—<br>WKPU<br>LINFlex_5         | I/O<br>I/O<br>—<br>—<br>—          | S        | Tristate                            | _           | 41          | 49          | T6                     |
| PF[14]   | PCR[94] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[94]<br>CAN4TX<br>E1UC[27]<br>CAN1TX                             | SIUL<br>FlexCAN_4<br>eMIOS_1<br>FlexCAN_1              | I/O<br>O<br>I/O<br>O               | М        | Tristate                            |             | 102         | 126         | D14                    |
| PF[15]   | PCR[95] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[95] E1UC[4] — — EIRQ[13] CAN1RX CAN4RX                          | SIUL<br>eMIOS_1<br>—<br>SIUL<br>FlexCAN_1<br>FlexCAN_4 | I/O<br>I/O<br>                     | S        | Tristate                            |             | 101         | 125         | E15                    |
|          |         |                                 |                                                                      | Port                                                   | G                                  |          |                                     |             |             |             |                        |
| PG[0]    | PCR[96] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[96]<br>CAN5TX<br>E1UC[23]<br>—                                  | SIUL<br>FlexCAN_5<br>eMIOS_1                           | I/O<br>O<br>I/O<br>—               | M        | Tristate                            | _           | 98          | 122         | E14                    |
| PG[1]    | PCR[97] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[97] — E1UC[24] — EIRQ[14] CAN5RX                                | SIUL — eMIOS_1 — SIUL FlexCAN_5                        | I/O<br>-<br>I/O<br>-<br>-          | S        | Tristate                            | _           | 97          | 121         | E13                    |
| PG[2]    | PCR[98] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[98]<br>E1UC[11]<br>SOUT_3<br>—                                  | SIUL<br>eMIOS_1<br>DSPI_3<br>—                         | <br> <br> <br> <br> <br> <br> <br> | M        | Tristate                            |             | 8           | 16          | E4                     |

Table 5. Functional port pin descriptions (continued)

|          |          | ion <sup>1</sup>                |                                                                           |                                                      | 21                            |          | n <sub>3</sub>                      |             | Pin nu      | umber       |                        |
|----------|----------|---------------------------------|---------------------------------------------------------------------------|------------------------------------------------------|-------------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR      | Alternate function <sup>1</sup> | Function                                                                  | Peripheral                                           | I/O direction <sup>2</sup>    | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PG[3]    | PCR[99]  | AF0<br>AF1<br>AF2<br>AF3        | GPIO[99]<br>E1UC[12]<br>CS0_3<br>—<br>WKPU[17] <sup>5</sup>               | SIUL<br>eMIOS_1<br>DSPI_3<br>—<br>WKPU               | I/O<br>I/O<br>I/O<br>—        | S        | Tristate                            |             | 7           | 15          | E3                     |
| PG[4]    | PCR[100] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[100]<br>E1UC[13]<br>SCK_3<br>—                                       | SIUL<br>eMIOS_1<br>DSPI_3<br>—                       | I/O<br>I/O<br>I/O             | M        | Tristate                            |             | 6           | 14          | E1                     |
| PG[5]    | PCR[101] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[101]<br>E1UC[14]<br>—<br>—<br>WKPU[18] <sup>5</sup><br>SIN_3         | SIUL<br>eMIOS_1<br>—<br>—<br>WKPU<br>DSPI_3          | 991                           | Ø        | Tristate                            |             | 5           | 13          | E2                     |
| PG[6]    | PCR[102] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[102]<br>E1UC[15]<br>LIN6TX<br>—                                      | SIUL<br>eMIOS_1<br>LINFlex_6                         | I/O<br>I/O<br>O               | M        | Tristate                            | _           | 30          | 38          | M2                     |
| PG[7]    | PCR[103] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[103]<br>E1UC[16]<br>E1UC[30]<br>—<br>WKPU[20] <sup>5</sup><br>LIN6RX | SIUL<br>eMIOS_1<br>eMIOS_1<br>—<br>WKPU<br>LINFlex_6 | I/O<br>I/O<br>I/O<br>I/O      | S        | Tristate                            |             | 29          | 37          | M1                     |
| PG[8]    | PCR[104] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[104]<br>E1UC[17]<br>LIN7TX<br>CS0_2<br>EIRQ[15]                      | SIUL<br>eMIOS_1<br>LINFlex_7<br>DSPI_2<br>SIUL       | I/O<br>I/O<br>O<br>I/O        | S        | Tristate                            | _           | 26          | 34          | L2                     |
| PG[9]    | PCR[105] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[105]<br>E1UC[18]<br>—<br>SCK_2<br>WKPU[21] <sup>5</sup><br>LIN7RX    | SIUL<br>eMIOS_1<br>—<br>DSPI_2<br>WKPU<br>LINFlex_7  | I/O<br>I/O<br>I/O<br>I/O<br>I | S        | Tristate                            | _           | 25          | 33          | L1                     |
| PG[10]   | PCR[106] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[106]<br>E0UC[24]<br>E1UC[31]<br>—<br>SIN_4                           | SIUL<br>eMIOS_0<br>eMIOS_1<br>—<br>DSPI_4            | I/O<br>I/O<br>I/O<br>I –      | S        | Tristate                            | _           | 114         | 138         | D13                    |

Table 5. Functional port pin descriptions (continued)

|          |          | ion <sup>1</sup>                |                                          |                                        | 72                         |          | ار                                  |             | Pin nı      | umber       |                        |
|----------|----------|---------------------------------|------------------------------------------|----------------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR      | Alternate function <sup>1</sup> | Function                                 | Peripheral                             | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PG[11]   | PCR[107] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[107]<br>E0UC[25]<br>CS0_4<br>—      | SIUL<br>eMIOS_0<br>DSPI_4<br>—         | I/O<br>I/O<br>I/O          | М        | Tristate                            | _           | 115         | 139         | B12                    |
| PG[12]   | PCR[108] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[108]<br>E0UC[26]<br>SOUT_4<br>—     | SIUL<br>eMIOS_0<br>DSPI_4<br>—         | I/O<br>I/O<br>O            | М        | Tristate                            | _           | 92          | 116         | K14                    |
| PG[13]   | PCR[109] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[109]<br>E0UC[27]<br>SCK_4<br>—      | SIUL<br>eMIOS_0<br>DSPI_4<br>—         | I/O<br>I/O<br>I/O          | М        | Tristate                            | _           | 91          | 115         | K16                    |
| PG[14]   | PCR[110] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[110]<br>E1UC[0]<br>LIN8TX<br>—      | SIUL<br>eMIOS_1<br>LINFlex_8           | I/O<br>I/O<br>O            | S        | Tristate                            | _           | 110         | 134         | B14                    |
| PG[15]   | PCR[111] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[111]<br>E1UC[1]<br>—<br>—<br>LIN8RX | SIUL<br>eMIOS_1<br>—<br>—<br>LINFlex_8 | I/O<br>I/O<br>—<br>—       | M        | Tristate                            | _           | 111         | 135         | B13                    |
|          |          |                                 |                                          | Port                                   | Н                          |          |                                     |             |             |             |                        |
| PH[0]    | PCR[112] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[112]<br>E1UC[2]<br>—<br>—<br>SIN_1  | SIUL<br>eMIOS_1<br>—<br>—<br>DSPI_1    | I/O<br>I/O<br>—<br>—<br>I  | M        | Tristate                            | _           | 93          | 117         | F13                    |
| PH[1]    | PCR[113] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[113]<br>E1UC[3]<br>SOUT_1<br>—      | SIUL<br>eMIOS_1<br>DSPI_1<br>—         | I/O<br>I/O<br>O            | M        | Tristate                            | _           | 94          | 118         | F14                    |
| PH[2]    | PCR[114] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[114]<br>E1UC[4]<br>SCK_1<br>—       | SIUL<br>eMIOS_1<br>DSPI_1<br>—         | I/O<br>I/O<br>I/O          | M        | Tristate                            | _           | 95          | 119         | F16                    |
| PH[3]    | PCR[115] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[115]<br>E1UC[5]<br>CS0_1<br>—       | SIUL<br>eMIOS_1<br>DSPI_1<br>—         | I/O<br>I/O<br>I/O          | М        | Tristate                            |             | 96          | 120         | F15                    |

Table 5. Functional port pin descriptions (continued)

|                      |          | ion <sup>1</sup>                |                                          |                                     | 2                          |          | <sub>2</sub> –                      |             | Pin nı      | umber       |                        |
|----------------------|----------|---------------------------------|------------------------------------------|-------------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin             | PCR      | Alternate function <sup>1</sup> | Function                                 | Peripheral                          | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PH[4]                | PCR[116] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[116]<br>E1UC[6]<br>—<br>—           | SIUL<br>eMIOS_1<br>—                | I/O<br>I/O<br>—            | M        | Tristate                            |             | 134         | 162         | A6                     |
| PH[5]                | PCR[117] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[117]<br>E1UC[7]<br>—<br>—           | SIUL<br>eMIOS_1<br>—                | I/O<br>I/O<br>—            | S        | Tristate                            | _           | 135         | 163         | B6                     |
| PH[6]                | PCR[118] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[118]<br>E1UC[8]<br>—<br>MA[2]       | SIUL<br>eMIOS_1<br>—<br>ADC_0       | I/O<br>I/O<br>—<br>O       | М        | Tristate                            |             | 136         | 164         | D5                     |
| PH[7]                | PCR[119] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[119]<br>E1UC[9]<br>CS3_2<br>MA[1]   | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC_0  | I/O<br>I/O<br>O            | М        | Tristate                            | _           | 137         | 165         | C5                     |
| PH[8]                | PCR[120] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[120]<br>E1UC[10]<br>CS2_2<br>MA[0]  | SIUL<br>eMIOS_1<br>DSPI_2<br>ADC_0  | I/O<br>I/O<br>O            | М        | Tristate                            | _           | 138         | 166         | A5                     |
| PH[9] <sup>10</sup>  | PCR[121] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[121]<br>—<br>TCK<br>—               | SIUL<br>—<br>JTAGC<br>—             | I/O<br>—<br>I<br>—         | S        | Input,<br>weak<br>pull-up           | 88          | 127         | 155         | B8                     |
| PH[10] <sup>10</sup> | PCR[122] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[122]<br>—<br>TMS<br>—               | SIUL<br>—<br>JTAGC<br>—             | I/O<br>—<br>I<br>—         | М        | Input,<br>weak<br>pull-up           | 81          | 120         | 148         | В9                     |
| PH[11]               | PCR[123] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[123]<br>SOUT_3<br>CS0_4<br>E1UC[5]  | SIUL<br>DSPI_3<br>DSPI_4<br>eMIOS_1 | I/O<br>O<br>I/O<br>I/O     | М        | Tristate                            |             | _           | 140         | A14                    |
| PH[12]               | PCR[124] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[124]<br>SCK_3<br>CS1_4<br>E1UC[25]  | SIUL<br>DSPI_3<br>DSPI_4<br>eMIOS_1 | I/O<br>I/O<br>O<br>I/O     | М        | Tristate                            | _           | _           | 141         | D12                    |
| PH[13]               | PCR[125] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[125]<br>SOUT_4<br>CS0_3<br>E1UC[26] | SIUL<br>DSPI_4<br>DSPI_3<br>eMIOS_1 | I/O<br>O<br>I/O<br>I/O     | M        | Tristate                            | 1           | _           | 9           | В3                     |

Table 5. Functional port pin descriptions (continued)

|          |          | ion <sup>1</sup>                |                                                                    |                                                | 2                          |          | ار                                  |             | Pin nu      | umber       |                        |
|----------|----------|---------------------------------|--------------------------------------------------------------------|------------------------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR      | Alternate function <sup>1</sup> | Function                                                           | Peripheral                                     | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PH[14]   | PCR[126] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[126]<br>SCK_4<br>CS1_3<br>E1UC[27]                            | SIUL<br>DSPI_4<br>DSPI_3<br>eMIOS_1            | I/O<br>I/O<br>O<br>I/O     | М        | Tristate                            | _           |             | 10          | D1                     |
| PH[15]   | PCR[127] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[127]<br>SOUT_5<br>—<br>E1UC[17]                               | SIUL<br>DSPI_5<br>—<br>eMIOS_1                 | 1/0 o   /0                 | M        | Tristate                            | _           |             | 8           | А3                     |
|          | L        |                                 |                                                                    | Por                                            | t I                        |          |                                     |             |             | I           |                        |
| PI[0]    | PCR[128] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[128]<br>E0UC[28]<br>LIN8TX<br>—                               | SIUL<br>eMIOS_0<br>LINFlex_8                   | I/O<br>I/O<br>O            | S        | Tristate                            | _           | _           | 172         | A9                     |
| PI[1]    | PCR[129] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[129]<br>E0UC[29]<br>—<br>—<br>WKPU[24] <sup>5</sup><br>LIN8RX | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU<br>LINFlex_8 | I/O<br>I/O<br>—<br>—<br>I  | S        | Tristate                            | _           | _           | 171         | A10                    |
| PI[2]    | PCR[130] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[130]<br>E0UC[30]<br>LIN9TX<br>—                               | SIUL<br>eMIOS_0<br>LINFlex_9                   | I/O<br>I/O<br>O            | S        | Tristate                            | _           |             | 170         | B10                    |
| PI[3]    | PCR[131] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[131]<br>E0UC[31]<br>—<br>—<br>WKPU[23] <sup>5</sup><br>LIN9RX | SIUL<br>eMIOS_0<br>—<br>—<br>WKPU<br>LINFlex_9 | I/O<br>I/O<br>—<br>—<br>I  | S        | Tristate                            | _           | _           | 169         | C10                    |
| PI[4]    | PCR[132] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[132]<br>E1UC[28]<br>SOUT_4<br>—                               | SIUL<br>eMIOS_1<br>DSPI_4<br>—                 | I/O<br>I/O<br>O            | S        | Tristate                            | _           | _           | 143         | A12                    |
| PI[5]    | PCR[133] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[133]<br>E1UC[29]<br>SCK_4<br>—                                | SIUL<br>eMIOS_1<br>DSPI_4<br>—                 | I/O<br>I/O<br>I/O          | S        | Tristate                            | _           | _           | 142         | C12                    |
| PI[6]    | PCR[134] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[134]<br>E1UC[30]<br>CS0_4<br>—                                | SIUL<br>eMIOS_1<br>DSPI_4<br>—                 | I/O<br>I/O<br>I/O          | S        | Tristate                            | _           | _           | 11          | D2                     |

Table 5. Functional port pin descriptions (continued)

|          |          | ion <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                            |                                   | 2                       |                                     | n <sub>3</sub> |             | Pin nu      | umber                  |     |
|----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------------|-------------------------|-------------------------------------|----------------|-------------|-------------|------------------------|-----|
| Port pin | PCR      | Alternate function  Loading bases and a section and a section below the section belo |                                            | I/O direction <sup>2</sup>        | Pad type                | RESET<br>configuration <sup>3</sup> | 100<br>LQFP    | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |     |
| PI[7]    | PCR[135] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[135]<br>E1UC[31]<br>CS1_4<br>—        | SIUL<br>eMIOS_1<br>DSPI_4<br>—    | 1/0 o                   | Ø                                   | Tristate       |             |             | 12                     | D3  |
| PI[8]    | PCR[136] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[136]<br>—<br>—<br>—<br>ADC0_S[16]     | SIUL  ADC_0                       | I/O<br>—<br>—<br>—      | ٦                                   | Tristate       | 1           | 1           | 108                    | J13 |
| PI[9]    | PCR[137] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[137]<br>—<br>—<br>—<br>ADC0_S[17]     | SIUL<br>—<br>—<br>—<br>ADC_0      | I/O<br>—<br>—<br>—<br>I | J                                   | Tristate       | _           | _           | 109                    | J14 |
| PI[10]   | PCR[138] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[138]<br>—<br>—<br>—<br>ADC0_S[18]     | SIUL  ADC_0                       | I/O<br>—<br>—<br>—<br>I | J                                   | Tristate       | _           | _           | 110                    | J15 |
| PI[11]   | PCR[139] | AF0<br>AF1<br>AF2<br>AF3<br>—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | GPIO[139]<br><br><br>ADC0_S[19]<br>SIN_3   | SIUL  ADC_0 DSPI_3                | I/O<br>—<br>—<br>—<br>I | J                                   | Tristate       |             |             | 111                    | J16 |
| PI[12]   | PCR[140] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[140]<br>CS0_3<br>—<br>—<br>ADC0_S[20] | SIUL<br>DSPI_3<br>—<br>—<br>ADC_0 | I/O<br>I/O<br>—<br>—    | J                                   | Tristate       | _           | _           | 112                    | G14 |
| PI[13]   | PCR[141] | AF0<br>AF1<br>AF2<br>AF3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | GPIO[141]<br>CS1_3<br>—<br>—<br>ADC0_S[21] | SIUL<br>DSPI_3<br>—<br>—<br>ADC_0 | I/O<br>O<br>—<br>—      | J                                   | Tristate       | _           | _           | 113                    | G15 |
| PI[14]   | PCR[142] | AF0<br>AF1<br>AF2<br>AF3<br>—                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | GPIO[142] ADC0_S[22] SIN_4                 | SIUL  ADC_0 DSPI_4                | I/O<br>—<br>—<br>—<br>I | J                                   | Tristate       |             |             | 76                     | R8  |

Table 5. Functional port pin descriptions (continued)

|          |          | ion <sup>1</sup>                |                                            |                                   | 2                          |          | n <sub>3</sub>                      |             | Pin nu      | umber       |                        |
|----------|----------|---------------------------------|--------------------------------------------|-----------------------------------|----------------------------|----------|-------------------------------------|-------------|-------------|-------------|------------------------|
| Port pin | PCR      | Alternate function <sup>1</sup> | Function                                   | Peripheral                        | I/O direction <sup>2</sup> | Pad type | RESET<br>configuration <sup>3</sup> | 100<br>LQFP | 144<br>LQFP | 176<br>LQFP | 208<br>MAP<br>BGA<br>4 |
| PI[15]   | PCR[143] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[143]<br>CS0_4<br>—<br>—<br>ADC0_S[23] | SIUL<br>DSPI_4<br>—<br>—<br>ADC_0 | I/O<br>I/O<br>—<br>—<br>I  | J        | Tristate                            | _           | _           | 75          | Т8                     |
|          |          |                                 |                                            | Port                              | J                          |          |                                     |             |             |             |                        |
| PJ[0]    | PCR[144] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[144]<br>CS1_4<br>—<br>—<br>ADC0_S[24] | SIUL<br>DSPI_4<br>—<br>—<br>ADC_0 | I/O<br>O<br>—<br>—<br>I    | J        | Tristate                            | _           | _           | 74          | N5                     |
| PJ[1]    | PCR[145] | AF0<br>AF1<br>AF2<br>AF3<br>—   | GPIO[145]<br><br><br>ADC0_S[25]<br>SIN_5   | SIUL  ADC_0 DSPI_5                | I/O<br>—<br>—<br>—<br>I    | J        | Tristate                            | _           | _           | 73          | P5                     |
| PJ[2]    | PCR[146] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[146]<br>CS0_5<br>—<br>—<br>ADC0_S[26] | SIUL<br>DSPI_5<br>—<br>—<br>ADC_0 | I/O<br>I/O<br>—<br>—       | J        | Tristate                            | _           | _           | 72          | P4                     |
| PJ[3]    | PCR[147] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[147]<br>CS1_5<br>—<br>—<br>ADC0_S[27] | SIUL<br>DSPI_5<br>—<br>—<br>ADC_0 | I/O<br>O<br>—<br>—<br>I    | J        | Tristate                            | _           | _           | 71          | P2                     |
| PJ[4]    | PCR[148] | AF0<br>AF1<br>AF2<br>AF3        | GPIO[148]<br>SCK_5<br>E1UC[18]<br>—        | SIUL<br>DSPI_5<br>eMIOS_1         | I/O<br>I/O<br>I/O          | M        | Tristate                            |             |             | 5           | A4                     |

Alternate functions are chosen by setting the values of the PCR.PA bitfields inside the SIUL module. PCR.PA = 00 → AF0; PCR.PA = 01 → AF1; PCR.PA = 10 → AF2; PCR.PA = 11 → AF2. This is intended to select the output functions; to use one of the input functions, the PCR.IBE bit must be written to '1', regardless of the values selected in the PCR.PA bitfields. For this reason, the value corresponding to an input only function is reported as "—".

Multiple inputs are routed to all respective modules internally. The input of some modules must be configured by setting the values of the PSMIO.PADSELx bitfields inside the SIUL module.

<sup>&</sup>lt;sup>3</sup> The RESET configuration applies during and after reset.

<sup>&</sup>lt;sup>4</sup> 208 MAPBGA available only as development package for Nexus2+

<sup>&</sup>lt;sup>5</sup> All WKPU pins also support external interrupt capability. See the WKPU chapter for further details.

<sup>&</sup>lt;sup>6</sup> NMI has higher priority than alternate function. When NMI is selected, the PCR.AF field is ignored.

#### **Electrical characteristics**

- 7 "Not applicable" because these functions are available only while the device is booting. Refer to the BAM information for details.
- <sup>8</sup> Value of PCR.IBE bit must be 0
- <sup>9</sup> This wakeup input cannot be used to exit STANDBY mode.
- <sup>10</sup> Out of reset all the functional pins except PC[0:1] and PH[9:10] are available to the user as GPIO. PC[0:1] are available as JTAG pins (TDI and TDO respectively).
  - PH[9:10] are available as JTAG pins (TCK and TMS respectively).
  - It is up to the user to configure these pins as GPIO when needed.

## 3.8 Nexus 2+ pins

In the 208 MAPBGA package, eight additional debug pins are available (see Table 6).

|          |                       | I/O       |          | Function    | Pin number  |             |                             |  |
|----------|-----------------------|-----------|----------|-------------|-------------|-------------|-----------------------------|--|
| Port pin | Function              | direction | Pad type | after reset | 100<br>LQFP | 144<br>LQFP | 208 MAP<br>BGA <sup>1</sup> |  |
| MCKO     | Message clock out     | 0         | F        | _           | _           | _           | T4                          |  |
| MDO0     | Message data out 0    | 0         | М        | _           | _           | _           | H15                         |  |
| MDO1     | Message data out 1    | 0         | М        | _           | _           | _           | H16                         |  |
| MDO2     | Message data out 2    | 0         | М        | _           | _           | _           | H14                         |  |
| MDO3     | Message data out 3    | 0         | М        | _           | _           | _           | H13                         |  |
| EVTI     | Event in              | I         | М        | Pull-up     | _           | _           | K1                          |  |
| EVTO     | Event out             | 0         | М        | _           | _           | _           | L4                          |  |
| MSEO     | Message start/end out | 0         | М        | _           | _           | _           | G16                         |  |

Table 6. Nexus 2+ pin descriptions

## 4 Electrical characteristics

This section contains electrical characteristics of the device as well as temperature and power considerations.

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take precautions to avoid application of any voltage higher than the specified maximum rated voltages.

To enhance reliability, unused inputs can be driven to an appropriate logic voltage level ( $V_{DD}$  or  $V_{SS}$ ). This could be done by the internal pull-up and pull-down, which is provided by the product for most general purpose pins.

PC[1] is a fast/medium pad but is in medium configuration by default. This pad is in Alternate Function 2 mode after reset which has TDO functionality. The reset value of PCR.OBE is '1', but this setting has no impact as long as this pad stays in AF2 mode. After configuring this pad as GPIO (PCR.PA = 0), output buffer is enabled as reset value of PCR.OBE = 1.

<sup>&</sup>lt;sup>12</sup> Not available in 100 LQFP package

<sup>1 208</sup> MAPBGA available only as development package for Nexus2+

The parameters listed in the following tables represent the characteristics of the device and its demands on the system.

In the tables where the device logic provides signals with their respective timing characteristics, the symbol "CC" for Controller Characteristics is included in the Symbol column.

In the tables where the external system must provide signals with their respective timing characteristics to the device, the symbol "SR" for System Requirement is included in the Symbol column.

#### 4.1 Parameter classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the classifications listed in Table 7 are used and the parameters are tagged accordingly in the tables where appropriate.

| Classification tag | Tag description                                                                                                                                                                                                        |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Р                  | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
| С                  | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т                  | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D                  | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

**Table 7. Parameter classifications** 

#### NOTE

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

## 4.2 NVUSRO register

Bit values in the Non-Volatile User Options (NVUSRO) Register control portions of the device configuration, namely electrical parameters such as high voltage supply and oscillator margin, as well as digital functionality (watchdog enable/disable after reset).

For a detailed description of the NVUSRO register, please refer to the device reference manual.

## 4.2.1 NVUSRO[PAD3V5V] field description

The DC electrical characteristics are dependent on the PAD3V5V bit value. Table 8 shows how NVUSRO[PAD3V5V] controls the device configuration.

| Value <sup>2</sup> | Description                  |
|--------------------|------------------------------|
| 0                  | High voltage supply is 5.0 V |
| 1                  | High voltage supply is 3.3 V |

Table 8. PAD3V5V field description<sup>1</sup>

NXP Semiconductors 35

#### MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register.

#### **Electrical characteristics**

<sup>2</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

## 4.2.2 NVUSRO[OSCILLATOR\_MARGIN] field description

The fast external crystal oscillator consumption is dependent on the OSCILLATOR\_MARGIN bit value. Table 9 shows how NVUSRO[OSCILLATOR\_MARGIN] controls the device configuration.

Table 9. OSCILLATOR\_MARGIN field description<sup>1</sup>

| Value <sup>2</sup> | Description                                 |
|--------------------|---------------------------------------------|
| 0                  | Low consumption configuration (4 MHz/8 MHz) |
| 1                  | High margin configuration (4 MHz/16 MHz)    |

<sup>&</sup>lt;sup>1</sup> See the device reference manual for more information on the NVUSRO register.

## 4.2.3 NVUSRO[WATCHDOG\_EN] field description

The watchdog enable/disable configuration after reset is dependent on the WATCHDOG\_EN bit value. Table 10 shows how NVUSRO[WATCHDOG\_EN] controls the device configuration.

Table 10. WATCHDOG\_EN field description

| Value <sup>1</sup> | Description         |
|--------------------|---------------------|
| 0                  | Disable after reset |
| 1                  | Enable after reset  |

<sup>&</sup>lt;sup>1</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

## 4.3 Absolute maximum ratings

Table 11. Absolute maximum ratings

| Symbo               |    | Parameter                                                                                          | Conditions                  | Va                    | Unit                  |       |
|---------------------|----|----------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------|-------|
| Symbo               | •  | i arameter                                                                                         | Conditions                  | Min                   | Max                   | Oiiii |
| V <sub>SS</sub>     | SR | Digital ground on VSS_HV pins                                                                      | _                           | 0                     | 0                     | ٧     |
| V <sub>DD</sub>     | SR | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                                   | _                           | -0.3                  | 6.0                   | V     |
| V <sub>SS_LV</sub>  | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> )      | _                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V     |
| V <sub>DD_BV</sub>  | SR | Voltage on VDD_BV (regulator supply) pin with                                                      | _                           | -0.3                  | 6.0                   | ٧     |
|                     |    | respect to ground (V <sub>SS</sub> )                                                               | Relative to V <sub>DD</sub> | -0.3                  | V <sub>DD</sub> + 0.3 |       |
| V <sub>SS_ADC</sub> | SR | Voltage on VSS_HV_ADC0, VSS_HV_ADC1 (ADC reference) pins with respect to ground (V <sub>SS</sub> ) | _                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V     |
| V <sub>DD_ADC</sub> | SR | Voltage on VDD_HV_ADC0, VDD_HV_ADC1                                                                | _                           | -0.3                  | 6.0                   | V     |
|                     |    | (ADC reference) pins with respect to ground (V <sub>SS</sub> )                                     | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 |       |

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>&</sup>lt;sup>2</sup> Default manufacturing value is '1'. Value can be programmed by customer in Shadow Flash.

Table 11. Absolute maximum ratings (continued)

| Symbo                |    | Parameter                                                             | Conditions                                        | Va          | lue                   | Unit |
|----------------------|----|-----------------------------------------------------------------------|---------------------------------------------------|-------------|-----------------------|------|
| Cymbo                | •  | Talamotol                                                             | Conditions                                        | Min         | <b>Max</b> 6.0        | 0    |
| V <sub>IN</sub>      | SR | Voltage on any GPIO pin with respect to                               | _                                                 | -0.3        | 6.0                   | ٧    |
|                      |    | ground (V <sub>SS</sub> )                                             | Relative to V <sub>DD</sub>                       | _           | V <sub>DD</sub> + 0.3 |      |
| I <sub>INJPAD</sub>  | SR | Injected input current on any pin during overload condition           | _                                                 | -10         | 10                    | mA   |
| I <sub>INJSUM</sub>  | SR | Absolute sum of all injected input currents during overload condition | _                                                 | <b>–</b> 50 | 50                    |      |
| I <sub>AVGSEG</sub>  | SR | Sum of all the static I/O current within a supply segment             | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _           | 70                    | mA   |
|                      |    |                                                                       | V <sub>DD</sub> = 3.3 V ± 10%,<br>PAD3V5V = 1     | _           | 64                    |      |
| T <sub>STORAGE</sub> | SR | Storage temperature                                                   | _                                                 | <b>-</b> 55 | 150                   | Ô    |

### **NOTE**

Stresses exceeding the recommended absolute maximum ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification are not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN} > V_{DD}$  or  $V_{IN} < V_{SS}$ ), the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values.

## 4.4 Recommended operating conditions

Table 12. Recommended operating conditions (3.3 V)

| Symbol                           |                                                                                                  | Parameter                                                                                               | Conditions                  | Va                    | lue                   | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------|------|
| Symbol                           |                                                                                                  | i didiletei                                                                                             | Conditions                  | Min                   | Max                   |      |
| V <sub>SS</sub>                  | SR                                                                                               | Digital ground on VSS_HV pins                                                                           | _                           | 0                     | 0                     | V    |
| V <sub>DD</sub> <sup>1</sup>     | SR                                                                                               | Voltage on VDD_HV pins with respect to ground (V <sub>SS</sub> )                                        | _                           | 3.0                   | 3.6                   | V    |
| V <sub>SS_LV</sub> <sup>2</sup>  | SR Voltage on VSS_LV (low voltage digital supply) pins with respect to ground (V <sub>SS</sub> ) |                                                                                                         | _                           | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V    |
| V <sub>DD_BV</sub> <sup>3</sup>  | SR                                                                                               | = 1 (13:11:17)                                                                                          | _                           | 3.0                   | 3.6                   | V    |
|                                  |                                                                                                  | with respect to ground (V <sub>SS</sub> )                                                               | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 |      |
| V <sub>SS_ADC</sub>              | SR                                                                                               | Voltage on VSS_HV_ADC0,<br>VSS_HV_ADC1 (ADC reference) pin with<br>respect to ground (V <sub>SS</sub> ) | _                           | V <sub>SS</sub> - 0.1 | V <sub>SS</sub> + 0.1 | V    |
| V <sub>DD_ADC</sub> <sup>4</sup> | V <sub>DD_ADC</sub> <sup>4</sup> SR Voltage on VDD_HV_ADC0,                                      |                                                                                                         | _                           | 3.0 <sup>5</sup>      | 3.6                   | V    |
|                                  | IVDD_HV_ADC1 (ADC reference) with                                                                |                                                                                                         | Relative to V <sub>DD</sub> | V <sub>DD</sub> – 0.1 | V <sub>DD</sub> + 0.1 |      |

Table 12. Recommended operating conditions (3.3 V) (continued)

| Symbol                      |    | Parameter                                                             | Conditions                             | Va                    | lue                   | Unit  |
|-----------------------------|----|-----------------------------------------------------------------------|----------------------------------------|-----------------------|-----------------------|-------|
| Symbol                      |    | raiametei                                                             | Conditions                             | Min                   | Max                   | Oilit |
| V <sub>IN</sub>             | SR | Voltage on any GPIO pin with respect to                               | _                                      | V <sub>SS</sub> – 0.1 | _                     | V     |
|                             |    | ground (V <sub>SS</sub> )                                             | Relative to V <sub>DD</sub>            | _                     | V <sub>DD</sub> + 0.1 |       |
| I <sub>INJPAD</sub>         | SR | Injected input current on any pin during overload condition           | _                                      | -5                    | 5                     | mA    |
| INJSUM                      | SR | Absolute sum of all injected input currents during overload condition | _                                      | -50                   | 50                    |       |
| TV <sub>DD</sub>            | SR | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup>         | _                                      | 3.0 <sup>7</sup>      | 0.25 V/μs             | V/s   |
| T <sub>A C-Grade Part</sub> | SR | Ambient temperature under bias                                        | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 85                    | °C    |
| T <sub>J C-Grade Part</sub> | SR | Junction temperature under bias                                       | _                                      | -40                   | 110                   |       |
| T <sub>A V-Grade Part</sub> | SR | Ambient temperature under bias                                        | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 105                   |       |
| T <sub>J V-Grade Part</sub> | SR | Junction temperature under bias                                       | _                                      | -40                   | 130                   |       |
| T <sub>A M-Grade Part</sub> | SR | Ambient temperature under bias                                        | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 125                   |       |
| T <sub>J M-Grade Part</sub> | SR | Junction temperature under bias                                       | _                                      | -40                   | 150                   |       |

 $<sup>^{1}</sup>$  100 nF capacitance needs to be provided between each  $V_{DD}/V_{SS}$  pair.

Table 13. Recommended operating conditions (5.0 V)

| Symbol                          |    | Parameter                                                                               | Conditions                  | Va                    | lue                   | Unit |
|---------------------------------|----|-----------------------------------------------------------------------------------------|-----------------------------|-----------------------|-----------------------|------|
| Cymbol                          |    | i di dinetei                                                                            | Conditions                  | Min                   | 0 5.5 5.5             |      |
| V <sub>SS</sub>                 | SR | Digital ground on VSS_HV pins                                                           | _                           | 0                     | 0                     | V    |
| V <sub>DD</sub> <sup>1</sup>    | SR | Voltage on VDD_HV pins with respect to ground                                           | _                           | 4.5                   | 5.5                   | V    |
|                                 |    | (V <sub>SS</sub> )                                                                      | Voltage drop <sup>2</sup>   | 3.0                   | 5.5                   |      |
| V <sub>SS_LV</sub> <sup>3</sup> | SR | Voltage on VSS_LV (low voltage digital supply) pins with respect to ground ( $V_{SS}$ ) | _                           | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1 | V    |
| V <sub>DD_BV</sub> <sup>4</sup> | SR | Voltage on VDD_BV pin (regulator supply) with                                           | _                           | 4.5                   | 5.5                   | V    |
|                                 |    | respect to ground (V <sub>SS</sub> )                                                    | Voltage drop <sup>2</sup>   | 3.0                   | 5.5                   |      |
|                                 |    |                                                                                         | Relative to V <sub>DD</sub> | 3.0                   | V <sub>DD</sub> + 0.1 |      |

#### MPC5607B Microcontroller Data Sheet, Rev. 10

 $<sup>^2~</sup>$  330 nF capacitance needs to be provided between each  $\rm V_{DD\_LV}/\rm V_{SS\_LV}$  supply pair.

<sup>470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). Supply ramp slope on VDD\_BV should always be faster or equal to slope of VDD\_HV. Otherwise, device may enter regulator bypass mode if slope on VDD\_BV is slower.

 $<sup>^4</sup>$  100 nF capacitance needs to be provided between  $V_{DD\_ADC}/V_{SS\_ADC}$  pair.

<sup>&</sup>lt;sup>5</sup> Full electrical specification cannot be guaranteed when voltage drops below 3.0 V. In particular, ADC electrical characteristics and I/Os DC electrical specification may not be guaranteed. When voltage drops below V<sub>LVDHVL</sub>, device is reset.

<sup>&</sup>lt;sup>6</sup> Guaranteed by device validation

 $<sup>^{7}</sup>$  Minimum value of TV<sub>DD</sub> must be guaranteed until V<sub>DD</sub> reaches 2.6 V (maximum value of V<sub>PORH</sub>)

When the FMPLL uses the frequency modulation with a modulation depth of 4% from the center spread frequency, the maximum value of f<sub>CPU</sub> is 66.56 MHz.

Table 13. Recommended operating conditions (5.0 V) (continued)

| Symbol                           |                                                   | Parameter                                                                            | Conditions                             | Va                    | Max  V <sub>SS</sub> + 0.1  5.5  5.5  V <sub>DD</sub> + 0.1   V <sub>DD</sub> + 0.1  5  50  0.25 V/µs  85  110  105 | Unit  |
|----------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-------|
| Symbol                           |                                                   | raiametei                                                                            | Conditions                             | Min                   | Max                                                                                                                 | Oilit |
| V <sub>SS_ADC</sub>              | SR                                                | Voltage on VSS_HV_ADC0, VSS_HV_ADC1 (ADC reference) pin with respect to ground (VSS) | _                                      | V <sub>SS</sub> – 0.1 | V <sub>SS</sub> + 0.1                                                                                               | V     |
| V <sub>DD_ADC</sub> <sup>5</sup> | SR                                                | _ = = = = = = = = = = = = = = = = = = =                                              | _                                      | 4.5                   | 5.5                                                                                                                 | ٧     |
|                                  |                                                   | (ADC reference) with respect to ground (V <sub>SS</sub> )                            | Voltage drop <sup>2</sup>              | 3.0                   | 5.5                                                                                                                 |       |
|                                  | SB Voltage on any GPIO pin with respect to ground |                                                                                      | Relative to V <sub>DD</sub>            | $V_{DD} - 0.1$        | V <sub>DD</sub> + 0.1                                                                                               |       |
| V <sub>IN</sub>                  | SR                                                | Voltage on any GPIO pin with respect to ground                                       | _                                      | V <sub>SS</sub> - 0.1 | _                                                                                                                   | V     |
|                                  |                                                   | (V <sub>SS</sub> )                                                                   | Relative to V <sub>DD</sub>            | _                     | V <sub>DD</sub> + 0.1                                                                                               |       |
| I <sub>INJPAD</sub>              | SR                                                | Injected input current on any pin during overload condition                          | _                                      | -5                    | 5                                                                                                                   | mA    |
| IINJSUM                          | SR                                                | Absolute sum of all injected input currents during overload condition                | _                                      | -50                   | 50                                                                                                                  |       |
| TV <sub>DD</sub>                 | SR                                                | V <sub>DD</sub> slope to ensure correct power up <sup>6</sup>                        | _                                      | 3.0 <sup>7</sup>      | 0.25 V/μs                                                                                                           | V/s   |
| T <sub>A C-Grade Part</sub>      | SR                                                | Ambient temperature under bias                                                       | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 85                                                                                                                  | °C    |
| T <sub>J C-Grade Part</sub>      | SR                                                | Junction temperature under bias                                                      | _                                      | -40                   | 110                                                                                                                 |       |
| T <sub>A V-Grade Part</sub>      | SR                                                | Ambient temperature under bias                                                       | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 105                                                                                                                 |       |
| T <sub>J V-Grade Part</sub>      | SR                                                | Junction temperature under bias                                                      | _                                      | -40                   | 130                                                                                                                 |       |
| T <sub>A M-Grade Part</sub>      | SR                                                | Ambient temperature under bias                                                       | f <sub>CPU</sub> ≤ 64 MHz <sup>8</sup> | -40                   | 125                                                                                                                 |       |
| T <sub>J M-Grade Part</sub>      | SR                                                | Junction temperature under bias                                                      | _                                      | -40                   | 150                                                                                                                 |       |

 $<sup>^{1}</sup>$  100 nF capacitance needs to be provided between each  $V_{DD}/V_{SS}$  pair.

#### NOTE

RAM data retention is guaranteed with V<sub>DD LV</sub> not below 1.08 V.

Full device operation is guaranteed by design when the voltage drops below 4.5 V down to 3.0 V. However, certain analog electrical characteristics will not be guaranteed to stay within the stated limits.

 $<sup>^3~</sup>$  330 nF capacitance needs to be provided between each  $\rm V_{DD\_LV}/\rm V_{SS\_LV}$  supply pair.

<sup>4 470</sup> nF capacitance needs to be provided between V<sub>DD\_BV</sub> and the nearest V<sub>SS\_LV</sub> (higher value may be needed depending on external regulator characteristics). While the supply voltage ramps up, the slope on V<sub>DD\_BV</sub> should be less than 0.9V<sub>DD\_HV</sub> in order to ensure the device does not enter regulator bypass mode.

 $<sup>^{\</sup>rm 5}~$  100 nF capacitance needs to be provided between  $\rm V_{DD\_ADC}/\rm V_{SS\_ADC}$  pair.

<sup>&</sup>lt;sup>6</sup> Guaranteed by device validation

<sup>&</sup>lt;sup>7</sup> Minimum value of TV<sub>DD</sub> must be guaranteed until V<sub>DD</sub> reaches 2.6 V (maximum value of V<sub>PORH</sub>)

When the FMPLL uses the frequency modulation with a modulation depth of 4% from the center spread frequency, the maximum value of f<sub>CPU</sub> is 66.56 MHz.

### 4.5 Thermal characteristics

#### 4.5.1 External ballast resistor recommendations

External ballast resistor on  $V_{DD\_BV}$  pin helps in reducing the overall power dissipation inside the device. This resistor is required only when maximum power consumption exceeds the limit imposed by package thermal characteristics.

As stated in Table 14 LQFP thermal characteristics, considering a thermal resistance of 144 LQFP as 48.3 °C/W, at ambient temperature  $T_A$  = 125 °C, the junction temperature  $T_j$  will cross 150 °C if the total power dissipation is greater than (150-125)/48.3 = 517 mW. Therefore, the total device current  $I_{DDMAX}$  at 125 °C/5.5 V must not exceed 94.1 mA (i.e., PD/VDD). Assuming an average  $I_{DD}(V_{DD\_HV})$  of 15–20 mA consumption typically during device RUN mode, the LV domain consumption  $\bar{I}_{DD}(V_{DD\_BV})$  is thus limited to  $I_{DDMAX} - I_{DD}(V_{DD\_HV})$ , i.e., 80 mA.

Therefore, respecting the maximum power allowed as explained in 4.5.2, Package thermal characteristics, it is recommended to use this resistor only in the 125 °C/5.5 V operating corner as per the following guidelines:

- If  $I_{DD}(V_{DD\ BV}) < 80 \text{ mA}$ , then no resistor is required.
- If  $80 \text{ mA} < I_{DD}(V_{DD-BV}) < 90 \text{ mA}$ , then  $4 \Omega$  resistor can be used.
- If  $I_{DD}(V_{DD-BV}) > 90$  mA, then 8  $\Omega$  resistor can be used.

Using resistance in the range of 4–8  $\Omega$ , the gain will be around 10–20% of total consumption on  $V_{DD\_BV}$ . For example, if 8  $\Omega$  resistor is used, then power consumption when  $I_{DD}(V_{DD\_BV})$  is 110 mA is equivalent to power consumption when  $I_{DD}(V_{DD\_BV})$  is 90 mA (approximately) when resistor not used.

In order to ensure correct power up, the minimum  $V_{DD\_BV}$  to be guaranteed is 30 ms/V. If the supply ramp is slower than this value, then LVDHV3B monitoring ballast supply  $V_{DD\_BV}$  pin gets triggered leading to device reset. Until the supply reaches certain threshold, this low voltage detector (LVD) generates destructive reset event in the system. This threshold depends on the maximum  $I_{DD}(V_{DD\_BV})$  possible across the external resistor.

### 4.5.2 Package thermal characteristics

Table 14. LQFP thermal characteristics<sup>1</sup>

| Symbol          |     | С | Parameter                                           | Parameter Conditions <sup>2</sup> Pin conditions |              |     | Value |      | Unit |
|-----------------|-----|---|-----------------------------------------------------|--------------------------------------------------|--------------|-----|-------|------|------|
| Oyini.          | ,01 | • | raidilletei                                         | Containons                                       | i iii codiii | Min | Тур   | Max  |      |
| $R_{\theta JA}$ | CC  |   | Thermal resistance,                                 | Single-layer board — 1s                          | 100          | _   | _     | 64   | °C/W |
|                 |     |   | junction-to-ambient natural convection <sup>3</sup> |                                                  | 144          | _   | _     | 64   |      |
|                 |     |   |                                                     |                                                  | 176          | -   | -     | 64   |      |
|                 |     |   |                                                     | Four-layer board — 2s2p                          | 100          | _   | _     | 49.7 |      |
|                 |     |   |                                                     |                                                  | 144          | _   | _     | 48.3 |      |
|                 |     |   |                                                     |                                                  | 176          |     |       | 47.3 |      |

MPC5607B Microcontroller Data Sheet, Rev. 10

23

19.8

19.2

18.8

Value **Symbol** C Conditions<sup>2</sup> **Parameter** Pin count Unit Min Typ Max CC Thermal resistance, Single-layer board — 1s 100 °C/W  $R_{\theta JB}$ 36 junction-to-board4 144 38 176 38 Four-layer board — 2s2p 100 33.6 33.4 144 176 33.4 Single-layer board — 1s CC Thermal resistance, 100 °C/W 23  $R_{\theta JC}$ iunction-to-case5 144 23

Table 14. LQFP thermal characteristics (continued)

Four-layer board — 2s2p

### 4.5.3 Power considerations

The average chip-junction temperature, T<sub>1</sub>, in degrees Celsius, may be calculated using Equation 1:

$$T_{J} = T_{A} + (P_{D} \times R_{\theta JA})$$
 Eqn. 1

176

100

144

176

Where:

 $T_A$  is the ambient temperature in °C.

 $R_{\theta JA}$  is the package junction-to-ambient thermal resistance, in °C/W.

 $P_D$  is the sum of  $P_{INT}$  and  $P_{I/O}$  ( $P_D = P_{INT} + P_{I/O}$ ).

P<sub>INT</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in watts. This is the chip internal power.

P<sub>I/O</sub> represents the power dissipation on input and output pins; user determined.

Most of the time for the applications,  $P_{I/O} < P_{INT}$  and may be neglected. On the other hand,  $P_{I/O}$  may be significant, if the device is configured to continuously drive external modules and/or memories.

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>1</sup> Thermal characteristics are targets based on simulation.

 $<sup>^{2}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C.

Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESD51-6. Thermal test board meets JEDEC specification for this package. When Greek letters are not available, the symbols are typed as R<sub>thJA</sub> and R<sub>th,JMA</sub>.

Junction-to-board thermal resistance determined per JEDEC JESD51-8. Thermal test board meets JEDEC specification for the specified package. When Greek letters are not available, the symbols are typed as R<sub>thJB</sub>.

Junction-to-case at the top of the package determined using MIL-STD 883 Method 1012.1. The cold plate temperature is used for the case temperature. Reported value includes the thermal resistance of the interface layer. When Greek letters are not available, the symbols are typed as R<sub>th.IC</sub>.

An approximate relationship between  $P_D$  and  $T_I$  (if  $P_{I/O}$  is neglected) is given by:

$$P_D = K / (T_J + 273 \, ^{\circ}C)$$
 Eqn. 2

Therefore, solving equations 1 and 2:

$$K = P_D x (T_A + 273 °C) + R_{\theta,JA} x P_D^2$$
 Eqn. 3

Where:

K is a constant for the particular part, which may be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $P_D$  and  $P_D$  are obtained by solving equations 1 and 2 iteratively for any value of  $P_D$ .

# 4.6 I/O pad electrical characteristics

### 4.6.1 I/O pad types

The device provides four main I/O pad types depending on the associated alternate functions:

- Slow pads—are the most common pads, providing a good compromise between transition time and low electromagnetic emission.
- Medium pads—provide transition fast enough for the serial communication channels with controlled current to reduce electromagnetic emission.
- Fast pads—provide maximum speed. These are used for improved Nexus debugging capability.
- Input only pads—are associated with ADC channels and 32 kHz low power external crystal oscillator providing low input leakage.

Medium and Fast pads can use slow configuration to reduce electromagnetic emission, at the cost of reducing AC performance.

### 4.6.2 I/O input DC characteristics

Table 15 provides input DC electrical characteristics as described in Figure 6.



Figure 6. I/O input DC electrical characteristics definition

Table 15. I/O input DC electrical characteristics

| Symb                          | nol | С | Parameter                               | Condit             | ions <sup>1</sup>       |                     | Value |                       | Unit  |
|-------------------------------|-----|---|-----------------------------------------|--------------------|-------------------------|---------------------|-------|-----------------------|-------|
| - Cynns                       | , , |   | T dramotor                              | Contain            |                         | Min                 | Тур   | Max                   | J.III |
| V <sub>IH</sub>               | SR  | Р | Input high level CMOS (Schmitt Trigger) | _                  |                         | 0.65V <sub>DD</sub> | _     | V <sub>DD</sub> + 0.4 | V     |
| V <sub>IL</sub>               | SR  | Р | Input low level CMOS (Schmitt Trigger)  | _                  |                         | -0.4                | _     | 0.35V <sub>DD</sub>   |       |
| V <sub>HYS</sub>              | СС  | С | Input hysteresis CMOS (Schmitt Trigger) | _                  |                         | 0.1V <sub>DD</sub>  | _     | _                     |       |
| I <sub>LKG</sub>              | CC  | D | Digital input leakage                   | No injection       | T <sub>A</sub> = -40 °C | _                   | 2     | 200                   | nA    |
|                               |     | D |                                         | on adjacent<br>pin | T <sub>A</sub> = 25 °C  | _                   | 2     | 200                   |       |
|                               |     | D |                                         |                    | T <sub>A</sub> = 85 °C  | _                   | 5     | 300                   |       |
|                               |     | D |                                         |                    | T <sub>A</sub> = 105 °C | _                   | 12    | 500                   |       |
|                               |     | Р |                                         |                    | T <sub>A</sub> = 125 °C | _                   | 70    | 1000                  |       |
| W <sub>FI</sub> <sup>2</sup>  | SR  | Р | Wakeup input filtered pulse             | _                  |                         | _                   | _     | 40                    | ns    |
| W <sub>NFI</sub> <sup>2</sup> | SR  | Р | Wakeup input not filtered pulse         | _                  | -                       | 1000                | _     | _                     | ns    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

# 4.6.3 I/O output DC characteristics

The following tables provide DC characteristics for bidirectional pads:

• Table 16 provides weak pull figures. Both pull-up and pull-down resistances are supported.

<sup>&</sup>lt;sup>2</sup> In the range from 40 to 1000 ns, pulses can be filtered or not filtered, according to operating temperature and voltage.

- Table 17 provides output driver characteristics for I/O pads when in SLOW configuration.
- Table 18 provides output driver characteristics for I/O pads when in MEDIUM configuration.
- Table 19 provides output driver characteristics for I/O pads when in FAST configuration.

Table 16. I/O pull-up/pull-down DC electrical characteristics

| Syml                | hol        | С | Parameter            | Conditions <sup>1</sup>                            |                 |     |     | Unit |      |
|---------------------|------------|---|----------------------|----------------------------------------------------|-----------------|-----|-----|------|------|
| - Cynn              | <b>501</b> | Ŭ | Tarameter            |                                                    |                 | Min | Тур | Max  | Oint |
| II <sub>WPU</sub> I | СС         | Р | Weak pull-up current | $V_{IN} = V_{IL}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0     | 10  | _   | 150  | μΑ   |
|                     |            | С | absolute value       |                                                    | $PAD3V5V = 1^2$ | 10  |     | 250  |      |
|                     |            | Ρ |                      | $V_{IN} = V_{IL}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1     | 10  | _   | 150  |      |
| II <sub>WPD</sub> I | СС         |   |                      | $V_{IN} = V_{IH}, V_{DD} = 5.0 \text{ V} \pm 10\%$ | PAD3V5V = 0     | 10  | _   | 150  | μΑ   |
|                     |            | С | absolute value       |                                                    | PAD3V5V = 1     | 10  | _   | 250  |      |
|                     |            | Р |                      | $V_{IN} = V_{IH}, V_{DD} = 3.3 \text{ V} \pm 10\%$ | PAD3V5V = 1     | 10  |     | 150  |      |

 $<sup>10^{-1}</sup>$  V<sub>DD</sub> = 3.3 V ± 10% / 5.0 V ± 10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

Table 17. SLOW configuration output buffer electrical characteristics

| Symb            | hol | С | Parameter                               |           | Conditions <sup>1</sup>                                                                                                            |                       | Value |                    | Unit  |
|-----------------|-----|---|-----------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|-------|
| Syllik          | JOI | C | Parameter                               |           | Conditions                                                                                                                         | Min                   | Тур   | Max                | Ollit |
| V <sub>OH</sub> | СС  | Р | Output high level<br>SLOW configuration | Push Pull | $\begin{split} I_{OH} &= -2 \text{ mA}, \\ V_{DD} &= 5.0 \text{ V} \pm 10\%, \\ PAD3V5V &= 0 \\ (recommended) \end{split}$         | 0.8V <sub>DD</sub>    | _     | _                  | V     |
|                 |     | С |                                         |           | $I_{OH} = -2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^2$                                                 | 0.8V <sub>DD</sub>    | _     | _                  |       |
|                 |     | С |                                         |           | $\begin{split} &I_{OH} = -1 \text{ mA,} \\ &V_{DD} = 3.3 \text{ V} \pm 10\%, \\ &PAD3V5V = 1 \\ &(\text{recommended}) \end{split}$ | V <sub>DD</sub> – 0.8 |       | _                  |       |
| V <sub>OL</sub> | CC  | Р | Output low level SLOW configuration     | Push Pull | $\begin{split} I_{OL} &= 2 \text{ mA}, \\ V_{DD} &= 5.0 \text{ V} \pm 10\%, \\ PAD3V5V &= 0 \\ (recommended) \end{split}$          | _                     |       | 0.1V <sub>DD</sub> | V     |
|                 |     | С |                                         |           | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^2$                                                  | _                     | _     | 0.1V <sub>DD</sub> |       |
|                 |     | С |                                         |           | $\begin{split} I_{OL} &= 1 \text{ mA}, \\ V_{DD} &= 3.3 \text{ V} \pm 10\%, \\ PAD3V5V &= 1 \\ \text{(recommended)} \end{split}$   | _                     | _     | 0.5                |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>&</sup>lt;sup>2</sup> The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

 $^2$  The configuration PAD3V5 = 1 when  $V_{DD}$  = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

Table 18. MEDIUM configuration output buffer electrical characteristics

| Sum             | lodi | ( | Parameter                                |           | Conditions <sup>1</sup>                                                                             | V                     | alue |                    | Unit  |
|-----------------|------|---|------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------|-----------------------|------|--------------------|-------|
| Syli            | iboi | C | Parameter                                |           | Conditions                                                                                          | Min                   | Тур  | Max                | Ullit |
| V <sub>OH</sub> | CC   | С | Output high level MEDIUM configuration   | Push Pull | $I_{OH} = -3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$               | 0.8V <sub>DD</sub>    | _    | _                  | ٧     |
|                 |      | Р |                                          |           | $I_{OH}$ = -2 mA,<br>$V_{DD}$ = 5.0 V ± 10%, PAD3V5V = 0<br>(recommended)                           | 0.8V <sub>DD</sub>    | _    | _                  |       |
|                 |      | С |                                          |           | $I_{OH} = -1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$               | 0.8V <sub>DD</sub>    | _    | _                  |       |
|                 |      | С |                                          |           | $I_{OH}$ = -1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)                           | V <sub>DD</sub> – 0.8 | _    | _                  |       |
|                 |      | С |                                          |           | $I_{OH} = -100 \mu A,$<br>$V_{DD} = 5.0 V \pm 10\%, PAD3V5V = 0$                                    | 0.8V <sub>DD</sub>    | _    | _                  |       |
| V <sub>OL</sub> | CC   | С | Output low level<br>MEDIUM configuration | Push Pull | $I_{OL} = 3.8 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                | _                     | _    | 0.2V <sub>DD</sub> | V     |
|                 |      | Р |                                          |           | $I_{OL} = 2 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$<br>(recommended) | _                     |      | 0.1V <sub>DD</sub> |       |
|                 |      | С |                                          |           | $I_{OL} = 1 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^2$                | _                     | _    | 0.1V <sub>DD</sub> |       |
|                 |      | С |                                          |           | $I_{OL}$ = 1 mA,<br>$V_{DD}$ = 3.3 V ± 10%, PAD3V5V = 1<br>(recommended)                            | _                     | _    | 0.5                |       |
|                 |      | С |                                          |           | $I_{OL} = 100 \mu A,$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                     | -    | 0.1V <sub>DD</sub> |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

The configuration PAD3V5 = 1 when  $V_{DD}$  = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

Table 19. FAST configuration output buffer electrical characteristics

| Syml            | hal | С | Parameter                              |           | Conditions <sup>1</sup>                                                                                                    |                       | Value |                    | Unit  |
|-----------------|-----|---|----------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|--------------------|-------|
| Syllik          | JOI | C | Farameter                              |           | Conditions                                                                                                                 | Min                   | Тур   | Max                | Oiiit |
| V <sub>OH</sub> | СС  | Р | Output high level FAST configuration   | Push Pull | $I_{OH} = -14 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>(recommended)                           | 0.8V <sub>DD</sub>    | _     | _                  | V     |
|                 |     | С |                                        |           | $I_{OH} = -7 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^2$                                         | 0.8V <sub>DD</sub>    | _     | _                  |       |
|                 |     | С |                                        |           | $I_{OH} = -11 \text{ mA},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>(recommended)                           | V <sub>DD</sub> – 0.8 |       | _                  |       |
| V <sub>OL</sub> | СС  | Р | Output low level<br>FAST configuration | Push Pull | $\begin{split} I_{OL} &= 14 \text{ mA}, \\ V_{DD} &= 5.0 \text{ V} \pm 10\%, \\ PAD3V5V &= 0 \\ (recommended) \end{split}$ | _                     |       | 0.1V <sub>DD</sub> | V     |
|                 |     | С |                                        |           | $I_{OL} = 7 \text{ mA},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>$PAD3V5V = 1^2$                                          | _                     | _     | 0.1V <sub>DD</sub> |       |
|                 |     | С |                                        |           | $I_{OL}$ = 11 mA,<br>$V_{DD}$ = 3.3 V ± 10%,<br>PAD3V5V = 1<br>(recommended)                                               | _                     | _     | 0.5                |       |

 $<sup>^{1}~</sup>V_{DD}$  = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = –40 to 125 °C, unless otherwise specified

## 4.6.4 Output pin transition times

Table 20. Output pin transition times

| Symb            | Symbol   | С | Parameter                                      | Col                     | nditions <sup>1</sup>              |     | •   | Unit |    |
|-----------------|----------|---|------------------------------------------------|-------------------------|------------------------------------|-----|-----|------|----|
| Cynn            | <b>,</b> |   | i didilictor                                   | 001                     | Tuttion 3                          | Min | Тур | Max  |    |
| t <sub>tr</sub> | CC       |   | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _   | 50   | ns |
|                 |          | Т | LOW configuration                              | C <sub>L</sub> = 50 pF  | PAD3V5V = 0                        | _   | _   | 100  |    |
|                 |          | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _   | 125  |    |
|                 |          | D |                                                | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _   | 50   |    |
|                 |          | Т |                                                | C <sub>L</sub> = 50 pF  | PAD3V5V = 1                        | _   | _   | 100  |    |
|                 |          | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _   | 125  |    |

The configuration PAD3V5 = 1 when  $V_{DD}$  = 5 V is only a transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

47

Table 20. Output pin transition times (continued)

| Symb            | nol | С | Parameter                                      | Co                      | nditions <sup>1</sup>              | ,   | Value | •   | Unit |
|-----------------|-----|---|------------------------------------------------|-------------------------|------------------------------------|-----|-------|-----|------|
| - Cynns         | ,01 | • | i didilictor                                   |                         | nations                            | Min | Тур   | Max | Oint |
| t <sub>tr</sub> | СС  | D | Output transition time output pin <sup>2</sup> | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 10  | ns   |
|                 |     | Т | MEDIUM configuration                           | C <sub>L</sub> = 50 pF  | PAD3V5V = 0<br>SIUL.PCRx.SRC = 1   | _   | _     | 20  |      |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _     | 40  |      |
|                 |     | D |                                                | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 12  |      |
|                 |     | Т |                                                | C <sub>L</sub> = 50 pF  | PAD3V5V = 1<br>SIUL.PCRx.SRC = 1   | _   | _     | 25  |      |
|                 |     | D |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _     | 40  |      |
| t <sub>tr</sub> | СС  | D | •                                              | C <sub>L</sub> = 25 pF  | $V_{DD} = 5.0 \text{ V} \pm 10\%,$ | _   | _     | 4   | ns   |
|                 |     |   | FAST configuration                             | C <sub>L</sub> = 50 pF  | PAD3V5V = 0                        | _   | _     | 6   |      |
|                 |     |   |                                                | C <sub>L</sub> = 100 pF |                                    | _   | _     | 12  |      |
|                 |     |   |                                                | C <sub>L</sub> = 25 pF  | $V_{DD} = 3.3 \text{ V} \pm 10\%,$ | _   | _     | 4   |      |
|                 |     |   |                                                | C <sub>L</sub> = 50 pF  | PAD3V5V = 1                        | _   | _     | 7   |      |
|                 |     |   |                                                | C <sub>L</sub> = 100 pF |                                    | _   |       | 12  |      |

 $<sup>10^{-1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

### 4.6.5 I/O pad current specification

The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a  $V_{DD}/V_{SS}$  supply pair as described in Table 21.

Table 22 provides I/O consumption figures.

In order to ensure device reliability, the average current of the I/O on a single segment should remain below the  $I_{AVGSEG}$  maximum value.

Table 21. I/O supply segments

| Dookogo                    |                  | Supply segment   |                    |                    |                    |                  |      |               |  |  |  |  |  |  |
|----------------------------|------------------|------------------|--------------------|--------------------|--------------------|------------------|------|---------------|--|--|--|--|--|--|
| Package                    | 1                | 2                | 3                  | 4                  | 5                  | 6                | 7    | 8             |  |  |  |  |  |  |
| 208<br>MAPBGA <sup>1</sup> |                  | Equivalent t     | o 176 LQFP         | segment pac        | distribution       |                  | MCKO | MDOn<br>/MSEO |  |  |  |  |  |  |
| 176 LQFP                   | pin7 –<br>pin27  | pin28 –<br>pin57 | pin59 –<br>pin85   | pin86 –<br>pin123  | pin124 –<br>pin150 | pin151 –<br>pin6 | _    | _             |  |  |  |  |  |  |
| 144 LQFP                   | pin20 –<br>pin49 | pin51 –<br>pin99 | pin100 –<br>pin122 | pin 123 –<br>pin19 | _                  | _                | _    | _             |  |  |  |  |  |  |
| 100 LQFP                   | pin16 –<br>pin35 | pin37 –<br>pin69 | pin70 –<br>pin83   | pin84 –<br>pin15   | _                  | _                | _    | _             |  |  |  |  |  |  |

<sup>1 208</sup> MAPBGA available only as development package for Nexus2+

 $<sup>^{2}</sup>$  C<sub>L</sub> includes device and package capacitances (C<sub>PKG</sub> < 5 pF).

Table 22. I/O consumption

| Cumbo                            |    | С | Davameter                                         | Condi                                         | isiana1                                           |     | Value | )    | Unit |
|----------------------------------|----|---|---------------------------------------------------|-----------------------------------------------|---------------------------------------------------|-----|-------|------|------|
| Symbo                            | ı  | C | Parameter                                         | Condi                                         | luons                                             | Min | Тур   | Max  | Unit |
| I <sub>SWTSLW</sub> ,2           | CC | D | Dynamic I/O current for SLOW configuration        | C <sub>L</sub> = 25 pF                        | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _   | _     | 20   | mA   |
|                                  |    |   |                                                   |                                               | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _   | _     | 16   |      |
| I <sub>SWTMED</sub> <sup>2</sup> | CC | D | Dynamic I/O current for MEDIUM configuration      | C <sub>L</sub> = 25 pF                        | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _   | _     | 29   | mA   |
|                                  |    |   |                                                   |                                               | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _   | _     | 17   |      |
| I <sub>SWTFST</sub> <sup>2</sup> | СС | D | Dynamic I/O current for FAST configuration        | C <sub>L</sub> = 25 pF                        | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _   | _     | 110  | mA   |
|                                  |    |   |                                                   |                                               | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _   | _     | 50   |      |
| I <sub>RMSSLW</sub>              | СС | D | Root mean square I/O                              | $C_L = 25 \text{ pF}, 2 \text{ MHz}$          | $V_{DD} = 5.0 \text{ V} \pm 10\%,$                | _   | _     | 2.3  | mA   |
|                                  |    |   | current for SLOW configuration                    | C <sub>L</sub> = 25 pF, 4 MHz                 | PAD3V5V = 0                                       | _   | _     | 3.2  |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 2 MHz                |                                                   | _   | _     | 6.6  |      |
|                                  |    |   |                                                   | $C_L = 25 \text{ pF}, 2 \text{ MHz}$          | $V_{DD} = 3.3 \text{ V} \pm 10\%,$                | _   | _     | 1.6  |      |
|                                  |    |   | $C_L = 25 \text{ pF, 4 MHz}$ PAD3V5V = 1          |                                               | PAD3V5V = 1                                       | _   | _     | 2.3  |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 2 MHz                |                                                   | _   | _     | 4.7  |      |
| I <sub>RMSMED</sub>              | СС | D | Root mean square I/O current for MEDIUM           | C <sub>L</sub> = 25 pF, 13 MHz                | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _   | _     | 6.6  | mA   |
|                                  |    |   | configuration                                     | C <sub>L</sub> = 25 pF, 40 MHz                | PAD3V5V = 0                                       | _   | _     | 13.4 |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 13 MHz               |                                                   | _   | _     | 18.3 |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 25 pF, 13 MHz                | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _   | _     | 5    |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 25 pF, 40 MHz                | FADSVSV = 1                                       | _   | _     | 8.5  |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 13 MHz               |                                                   | _   | _     | 11   |      |
| I <sub>RMSFST</sub>              | CC | D | Root mean square I/O current for FAST             | C <sub>L</sub> = 25 pF, 40 MHz                | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0 | _   | _     | 22   | mA   |
|                                  |    |   | configuration                                     | C <sub>L</sub> = 25 pF, 64 MHz                | FAD3V3V = 0                                       | _   | _     | 33   |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 40 MHz               |                                                   | _   | _     | 56   |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 25 pF, 40 MHz                | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1 | _   | _     | 14   |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 25 pF, 64 MHz                | -                                                 | _   | _     | 20   |      |
|                                  |    |   |                                                   | C <sub>L</sub> = 100 pF, 40 MHz               |                                                   | _   | _     | 35   |      |
| I <sub>AVGSEG</sub>              | SR | D | Sum of all the static I/O current within a supply | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PA}$ |                                                   | _   | _     | 70   | mA   |
|                                  |    |   | segment supply                                    | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PA}$ | AD3V5V = 1                                        | _   | _     | 65   |      |

Table 23 provides the weight of concurrent switching I/Os.

 $<sup>\</sup>begin{array}{c} 1 \quad V_{DD} = 3.3 \; V \pm 10\% \, / \, 5.0 \; V \pm 10\%, \, T_{A} = -40 \; to 125 \; ^{\circ}\text{C}, \, unless \, otherwise \, specified} \\ 2 \quad \text{Stated maximum values represent peak consumption that lasts only a few ns during I/O transition.} \end{array}$ 

Due to the dynamic current limitations, the sum of the weight of concurrent switching I/Os on a single segment must not exceed 100% to ensure device functionality.

Table 23. I/O weight<sup>1</sup>

| 0           |             |             |        |                      | 176 L   | QFP     |         |         | 144/10  | 0 LQFP  |         |
|-------------|-------------|-------------|--------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| Sup         | ply segn    | nent        | Pad    | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| 176<br>LQFP | 144<br>LQFP | 100<br>LQFP |        | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| 6           | 4           | 4           | PB[3]  | 5%                   |         | 6%      | _       | 13%     |         | 15%     |         |
|             |             |             | PC[9]  | 4%                   | _       | 5%      | _       | 13%     | _       | 15%     | _       |
|             |             |             | PC[14] | 4%                   | _       | 4%      | _       | 13%     | _       | 15%     |         |
|             |             |             | PC[15] | 3%                   | 4%      | 4%      | 4%      | 12%     | 18%     | 15%     | 16%     |
|             | _           | _           | PJ[4]  | 3%                   | 4%      | 3%      | 3%      | _       | _       | _       | _       |
| 1           | _           | _           | PH[15] | 2%                   | 3%      | 3%      | 3%      | _       | _       | _       |         |
|             | _           | _           | PH[13] | 3%                   | 4%      | 3%      | 4%      | _       | _       | _       |         |
|             | _           | _           | PH[14] | 3%                   | 4%      | 4%      | 4%      | _       | _       | _       | _       |
|             | _           | _           | PI[6]  | 4%                   | _       | 4%      | _       | _       | _       | _       | _       |
|             | _           | _           | PI[7]  | 4%                   | _       | 4%      | _       | _       | _       | _       | _       |
|             | 4           | _           | PG[5]  | 4%                   | _       | 5%      | _       | 10%     | _       | 12%     | _       |
|             |             | _           | PG[4]  | 4%                   | 6%      | 5%      | 5%      | 9%      | 13%     | 11%     | 12%     |
|             |             | _           | PG[3]  | 4%                   | _       | 5%      | _       | 9%      | _       | 11%     | _       |
|             |             | _           | PG[2]  | 4%                   | 6%      | 5%      | 5%      | 9%      | 12%     | 10%     | 11%     |
|             |             | 4           | PA[2]  | 4%                   | _       | 5%      | _       | 8%      | _       | 10%     | _       |
|             |             |             | PE[0]  | 4%                   | _       | 5%      | _       | 8%      | _       | 9%      | _       |
|             |             |             | PA[1]  | 4%                   | _       | 5%      | _       | 8%      | _       | 9%      | _       |
|             |             |             | PE[1]  | 4%                   | 6%      | 5%      | 6%      | 7%      | 10%     | 9%      | 9%      |
|             |             |             | PE[8]  | 4%                   | 6%      | 5%      | 6%      | 7%      | 10%     | 8%      | 9%      |
|             |             |             | PE[9]  | 4%                   | _       | 5%      | _       | 6%      | _       | 8%      | _       |
|             |             |             | PE[10] | 4%                   | _       | 5%      | _       | 6%      | _       | 7%      | _       |
|             |             |             | PA[0]  | 4%                   | 6%      | 5%      | 5%      | 6%      | 8%      | 7%      | 7%      |
|             |             |             | PE[11] | 4%                   | _       | 5%      | _       | 5%      | _       | 6%      | _       |

Table 23. I/O weight<sup>1</sup> (continued)

| Sun         | ply segn    | nont        |        |                      | 176 L   | QFP     |         |         | 144/10  | 0 LQFP  |         |
|-------------|-------------|-------------|--------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| Sup         | piy segi    | nem         | Pad    | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| 176<br>LQFP | 144<br>LQFP | 100<br>LQFP |        | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| 2           | 1           | _           | PG[9]  | 9%                   | _       | 10%     | _       | 9%      | _       | 10%     | _       |
|             |             | _           | PG[8]  | 9%                   | _       | 11%     | _       | 9%      | _       | 11%     | _       |
|             |             | 1           | PC[11] | 9%                   | _       | 11%     | _       | 9%      | _       | 11%     | _       |
|             |             |             | PC[10] | 9%                   | 13%     | 11%     | 12%     | 9%      | 13%     | 11%     | 12%     |
|             |             | _           | PG[7]  | 9%                   | _       | 11%     | _       | 9%      | _       | 11%     | _       |
|             |             | _           | PG[6]  | 10%                  | 14%     | 11%     | 12%     | 10%     | 14%     | 11%     | 12%     |
|             |             | 1           | PB[0]  | 10%                  | 14%     | 12%     | 12%     | 10%     | 14%     | 12%     | 12%     |
|             |             |             | PB[1]  | 10%                  | _       | 12%     | _       | 10%     | _       | 12%     | _       |
|             |             | _           | PF[9]  | 10%                  | _       | 12%     | _       | 10%     | _       | 12%     | _       |
|             |             | _           | PF[8]  | 10%                  | 14%     | 12%     | 13%     | 10%     | 14%     | 12%     | 13%     |
|             |             | _           | PF[12] | 10%                  | 15%     | 12%     | 13%     | 10%     | 15%     | 12%     | 13%     |
|             |             | 1           | PC[6]  | 10%                  | _       | 12%     | _       | 10%     | _       | 12%     | _       |
|             |             |             | PC[7]  | 10%                  | _       | 12%     | _       | 10%     | _       | 12%     | _       |
|             |             | _           | PF[10] | 10%                  | 14%     | 11%     | 12%     | 10%     | 14%     | 11%     | 12%     |
|             |             | _           | PF[11] | 9%                   | _       | 11%     | _       | 9%      | _       | 11%     | _       |
|             |             | 1           | PA[15] | 8%                   | 12%     | 10%     | 10%     | 8%      | 12%     | 10%     | 10%     |
|             |             | _           | PF[13] | 8%                   | _       | 10%     | _       | 8%      | _       | 10%     | _       |
|             |             | 1           | PA[14] | 8%                   | 11%     | 9%      | 10%     | 8%      | 11%     | 9%      | 10%     |
|             |             |             | PA[4]  | 7%                   | _       | 9%      | _       | 7%      | _       | 9%      | _       |
|             |             |             | PA[13] | 7%                   | 10%     | 8%      | 9%      | 7%      | 10%     | 8%      | 9%      |
|             |             |             | PA[12] | 7%                   | _       | 8%      | _       | 7%      | _       | 8%      | _       |

Table 23. I/O weight<sup>1</sup> (continued)

| No.    | Sun | nhy oo an | mont |             |                      | 176 L   | .QFP    |         |         | 144/10  | 0 LQFP  |         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------|------|-------------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| No.    | Sup | piy segi  | nent | Pad         | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| PB[8] 1% — 1% — 1% — 1% — 1% — PB[10] 5% — 6% — 6% — 7% — PF[0] 5% — 6% — 6% — 8% — PF[1] 5% — 6% — 6% — 8% — PF[1] 5% — 6% — 7% — 8% — PF[1] 5% — 6% — 7% — 9% — 9% — PF[2] 6% — 7% — 8% — 9% — PF[3] 6% — 7% — 8% — 9% — PF[4] 6% — 7% — 8% — 10% — PF[5] 6% — 7% — 9% — 11% — PF[6] 6% — 7% — 9% — 11% — PF[7] 6% — 7% — 9% — 11% — PF[7] 6% — 7% — 9% — 11% — PJ[2] 6% — 7% — 9% — 11% — PJ[2] 6% — 7% — — — — PJ[1] 6% — 7% — — — — — PJ[1] 6% — 7% — — — — — PJ[1] 6% — 7% — — — — — PJ[1] 6% — 7% — — — — — — PJ[1] 6% — 7% — — — — — — PJ[1] 6% — 7% — — — — — — PJ[1] 6% — 7% — — — — — — PJ[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — PD[1] 1% — 1% — 1% — 1% — PD[1] 1% — PD[1] 1% — 1% — 1% — 1% — PD[1] 1% — PD[1] 1% — 1% — 1% — PD[1] 1% — P |     |           |      | PB[9] PB[8] | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| PB[10]         5%         —         6%         —         7%         —           —         PF[0]         5%         —         6%         —         8%         —           —         PF[1]         5%         —         6%         —         7%         —         8%         —           —         PF[2]         6%         —         7%         —         8%         —         9%         —           —         PF[4]         6%         —         7%         —         8%         —         10%         —           —         PF[6]         6%         —         7%         —         9%         —         11%         —           —         PF[6]         6%         —         7%         —         9%         —         11%         —           —         PF[7]         6%         —         7%         —         9%         —         11%         —           —         PJ[3]         6%         —         7%         —         —         —         —           —         PJ[1]         6%         —         7%         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3   | 2         | 2    | PB[9]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           |      | PB[8]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           |      | PB[10]      | 5%                   | _       | 6%      | _       | 6%      | _       | 7%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           | _    | PF[0]       | 5%                   | _       | 6%      | _       | 6%      | _       | 8%      | _       |
| —         PF[3]         6%         —         7%         —         8%         —         9%         —           —         PF[4]         6%         —         7%         —         8%         —         10%         —           —         PF[5]         6%         —         7%         —         9%         —         11%         —           —         PF[7]         6%         —         7%         —         9%         —         11%         —           —         PJ[3]         6%         —         7%         —         9%         —         11%         —           —         PJ[3]         6%         —         7%         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —         —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |           | _    | PF[1]       | 5%                   | _       | 6%      | _       | 7%      | _       | 8%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           | _    | PF[2]       | 6%                   | _       | 7%      | _       | 7%      | _       | 9%      | _       |
| — PF[5] 6%       — 7%       — 9%       — 10%       —         — PF[6] 6%       — 7%       — 9%       — 11%       —         — PF[7] 6%       — 7%       — 9%       — 11%       —         — PJ[3] 6%       — 7%       — — — — —       —         — PJ[2] 6%       — 7%       — — — — —       —         — PJ[1] 6%       — 7%       — — — — —       —         — PJ[0] 6%       — 7%       — — — — —       —         — PI[15] 6%       — 7%       — — — — —       —         — PI[14] 6%       — 7%       — — — — —       —         — PD[1] 1%       — 1%       — 1%       — 1%       —         PD[2] 1%       — 1%       — 1%       — 1%       —         PD[2] 1%       — 1%       — 1%       — 1%       —         PD[3] 1%       — 1%       — 1%       — 1%       —         PD[4] 1%       — 1%       — 1%       — 1%       —         PD[5] 1%       — 1%       — 1%       — 1%       —         PD[6] 1%       — 1%       — 1%       — 1%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |           | _    | PF[3]       | 6%                   | _       | 7%      | _       | 8%      | _       | 9%      | _       |
| — PF[6]       6%       — 7%       — 9%       — 11%       —         — PF[7]       6%       — 7%       — 9%       — 11%       —         — PJ[3]       6%       — 7%       — — — — —       —         — PJ[2]       6%       — 7%       — — — — —       —         — PJ[1]       6%       — 7%       — — — — —       —         — PJ[0]       6%       — 7%       — — — — —       —         — PI[14]       6%       — 7%       — — — — —       —         — PI[14]       6%       — 7%       — — — — — —       —         — PD[1]       1%       — 1%       — 1%       —         PD[1]       1%       — 1%       — 1%       —         PD[2]       1%       — 1%       — 1%       —         PD[3]       1%       — 1%       — 1%       — 1%       —         PD[4]       1%       — 1%       — 1%       — 1%       —         PD[5]       1%       — 1%       — 1%       — 1%       —         PD[6]       1%       — 1%       — 1%       — 2%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |           | _    | PF[4]       | 6%                   | _       | 7%      | _       | 8%      | _       | 10%     | _       |
| —       PF[7]       6%       —       7%       —       9%       —       11%       —         —       —       PJ[3]       6%       —       7%       —       —       —       —         —       —       PJ[2]       6%       —       7%       —       —       —       —         —       —       PJ[1]       6%       —       7%       —       —       —       —         —       —       PJ[0]       6%       —       7%       —       —       —       —         —       —       PI[15]       6%       —       7%       —       —       —       —         —       —       PI[15]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         2       2       PD[0]       1%       —       1%       —       1%       —       1%       —         PD[2]       1% <td< td=""><td></td><td></td><td>_</td><td>PF[5]</td><td>6%</td><td>_</td><td>7%</td><td>_</td><td>9%</td><td>_</td><td>10%</td><td>_</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |           | _    | PF[5]       | 6%                   | _       | 7%      | _       | 9%      | _       | 10%     | _       |
| —       —       PJ[3]       6%       —       7%       —       —       —       —         —       —       PJ[2]       6%       —       7%       —       —       —         —       —       PJ[1]       6%       —       7%       —       —       —       —         —       —       PI[15]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         2       PD[0]       1%       —       1%       —       1%       —       —       —         2       PD[1]       1%       —       1%       —       1%       —       1%       —         PD[2]       1%       —       1%       —       1%       —       1%       —         PD[3]       1%       —       1%       —       1%       —       1%       —         PD[4]       1%       —       1%       —       1%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     |           | _    | PF[6]       | 6%                   | _       | 7%      | _       | 9%      | _       | 11%     | _       |
| —       —       PJ[2]       6%       —       7%       —       —       —       —         —       —       PJ[1]       6%       —       7%       —       —       —       —         —       —       PJ[0]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PD[0]       1%       —       1%       —       1%       —       1%       —         —       PD[1]       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           | _    | PF[7]       | 6%                   | _       | 7%      | _       | 9%      | _       | 11%     | _       |
| —       —       PJ[1]       6%       —       7%       —       —       —       —         —       —       PJ[0]       6%       —       7%       —       —       —       —         —       —       PI[15]       6%       —       7%       —       —       —       —         —       —       PI[14]       6%       —       7%       —       —       —       —         —       —       PD[0]       1%       —       1%       —       1%       —       1%       —         PD[1]       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1%       —       1% <td< td=""><td></td><td>_</td><td>_</td><td>PJ[3]</td><td>6%</td><td>_</td><td>7%</td><td>_</td><td>_</td><td>_</td><td>_</td><td>_</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | _         | _    | PJ[3]       | 6%                   | _       | 7%      | _       | _       | _       | _       | _       |
| - PJ[0] 6% - 7%                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     | _         | _    | PJ[2]       | 6%                   | _       | 7%      |         |         | _       | _       | _       |
| -         -         PI[15]         6%         -         7%         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     | _         | _    | PJ[1]       | 6%                   | _       | 7%      | _       | _       | _       | _       | _       |
| —       —       PI[14]       6%       —       7%       —       —       —       —       —         2       PD[0]       1%       —       1%       —       1%       —       1%       —         PD[1]       1%       —       1%       —       1%       —       1%       —         PD[2]       1%       —       1%       —       1%       —       1%       —         PD[3]       1%       —       1%       —       1%       —       1%       —         PD[4]       1%       —       1%       —       1%       —       1%       —         PD[5]       1%       —       1%       —       1%       —       1%       —         PD[6]       1%       —       1%       —       1%       —       2%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     | _         | _    | PJ[0]       | 6%                   | _       | 7%      | _       | _       | _       | _       | _       |
| 2 PD[0] 1% — 1% — 1% — 1% — 1% — PD[1] 1% — 1% — 1% — 1% — 1% — PD[2] 1% — 1% — 1% — 1% — 1% — PD[3] 1% — 1% — 1% — 1% — 1% — PD[4] 1% — 1% — 1% — 1% — 1% — PD[5] 1% — 1% — 1% — 1% — 1% — PD[6] 1% — 1% — 1% — 2% —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     | _         | _    | PI[15]      | 6%                   | _       | 7%      |         |         | _       | _       | _       |
| PD[1] 1% — 1% — 1% — 1% —  PD[2] 1% — 1% — 1% — 1% —  PD[3] 1% — 1% — 1% — 1% —  PD[4] 1% — 1% — 1% — 1% —  PD[5] 1% — 1% — 1% — 1% —  PD[6] 1% — 1% — 1% — 2% —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     | _         | _    | PI[14]      | 6%                   | _       | 7%      | _       | _       | _       | _       | _       |
| PD[2]       1%       —       1%       —       1%       —         PD[3]       1%       —       1%       —       1%       —         PD[4]       1%       —       1%       —       1%       —         PD[5]       1%       —       1%       —       1%       —         PD[6]       1%       —       1%       —       2%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     | 2         | 2    | PD[0]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
| PD[3]       1%       —       1%       —       1%       —         PD[4]       1%       —       1%       —       1%       —         PD[5]       1%       —       1%       —       1%       —         PD[6]       1%       —       1%       —       2%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |           |      | PD[1]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
| PD[4]       1%       —       1%       —       1%       —         PD[5]       1%       —       1%       —       1%       —         PD[6]       1%       —       1%       —       2%       —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |           |      | PD[2]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
| PD[5] 1% — 1% — 1% — 1% — PD[6] 1% — 1% — 1% — 2% —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |           |      | PD[3]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
| PD[6] 1% — 1% — 1% — 2% —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |           |      | PD[4]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
| PD[6] 1% — 1% — 1% — 2% —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |           |      | PD[5]       | 1%                   | _       | 1%      | _       | 1%      | _       | 1%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           |      | PD[6]       | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |           |      | PD[7]       | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |

Table 23. I/O weight<sup>1</sup> (continued)

| Cum         | mhr agair   | t           |        |                      | 176 L   | .QFP    |         |         | 144/10  | 0 LQFP  |         |
|-------------|-------------|-------------|--------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| Sup         | ply segr    | nent        | Pad    | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| 176<br>LQFP | 144<br>LQFP | 100<br>LQFP |        | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| 4           | 2           | 2           | PD[8]  | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PB[4]  | 1%                   |         | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PB[5]  | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PB[6]  | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PB[7]  | 1%                   |         | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PD[9]  | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PD[10] | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
|             |             |             | PD[11] | 1%                   | _       | 1%      | _       | 1%      | _       | 2%      | _       |
| 4           | _           | _           | PB[11] | 1%                   | _       | 1%      | _       | _       | _       | _       | _       |
|             | _           | _           | PD[12] | 11%                  | _       | 13%     | _       | _       | _       | _       | _       |
|             | 2           | 2           | PB[12] | 11%                  | _       | 13%     | _       | 15%     | _       | 17%     | _       |
|             |             |             | PD[13] | 11%                  | _       | 13%     | _       | 14%     | _       | 17%     | _       |
|             |             |             | PB[13] | 11%                  | _       | 13%     | _       | 14%     | _       | 17%     | _       |
|             |             |             | PD[14] | 11%                  | _       | 13%     | _       | 14%     | _       | 17%     | _       |
|             |             |             | PB[14] | 11%                  | _       | 13%     | _       | 14%     | _       | 16%     | _       |
|             |             |             | PD[15] | 11%                  | _       | 13%     | _       | 13%     | _       | 16%     | _       |
|             |             |             | PB[15] | 11%                  | _       | 13%     | _       | 13%     | _       | 15%     | _       |
|             | _           | _           | PI[8]  | 10%                  | _       | 12%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[9]  | 10%                  | _       | 12%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[10] | 10%                  | _       | 12%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[11] | 10%                  | _       | 12%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[12] | 10%                  | _       | 12%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[13] | 10%                  | _       | 11%     | _       | _       | _       | _       | _       |
|             | 2           | 2           | PA[3]  | 9%                   | _       | 11%     | _       | 11%     | _       | 13%     | _       |
|             |             | _           | PG[13] | 9%                   | 13%     | 11%     | 11%     | 10%     | 14%     | 12%     | 13%     |
|             |             | _           | PG[12] | 9%                   | 13%     | 10%     | 11%     | 10%     | 14%     | 12%     | 12%     |
|             |             | _           | PH[0]  | 6%                   | 8%      | 7%      | 7%      | 6%      | 9%      | 7%      | 8%      |
|             |             | _           | PH[1]  | 6%                   | 8%      | 7%      | 7%      | 6%      | 8%      | 7%      | 7%      |
|             |             | _           | PH[2]  | 5%                   | 7%      | 6%      | 6%      | 5%      | 7%      | 6%      | 7%      |
|             |             | _           | PH[3]  | 5%                   | 7%      | 5%      | 6%      | 5%      | 7%      | 6%      | 6%      |
|             |             | _           | PG[1]  | 4%                   | _       | 5%      | _       | 4%      | _       | 5%      | _       |
|             |             | _           | PG[0]  | 4%                   | 5%      | 4%      | 5%      | 4%      | 5%      | 4%      | 5%      |

MPC5607B Microcontroller Data Sheet, Rev. 10

Table 23. I/O weight<sup>1</sup> (continued)

| Cum         | nh, com     |             |        |                      | 176 L   | QFP     |         |         | 144/10  | 0 LQFP  |         |
|-------------|-------------|-------------|--------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| Sup         | ply segr    | nent        | Pad    | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| 176<br>LQFP | 144<br>LQFP | 100<br>LQFP |        | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| 5           | 3           | _           | PF[15] | 4%                   | _       | 4%      | _       | 4%      | _       | 4%      | _       |
|             |             | _           | PF[14] | 4%                   | 6%      | 5%      | 5%      | 4%      | 6%      | 5%      | 5%      |
|             |             | _           | PE[13] | 4%                   | _       | 5%      | _       | 4%      | _       | 5%      | _       |
|             |             | 3           | PA[7]  | 5%                   | _       | 6%      | _       | 5%      | _       | 6%      | _       |
|             |             |             | PA[8]  | 5%                   | _       | 6%      | _       | 5%      | _       | 6%      | _       |
|             |             |             | PA[9]  | 6%                   | _       | 7%      | _       | 6%      | _       | 7%      | _       |
|             |             |             | PA[10] | 6%                   | _       | 8%      | _       | 6%      | _       | 8%      | _       |
|             |             |             | PA[11] | 8%                   | _       | 9%      | _       | 8%      | _       | 9%      | _       |
|             |             |             | PE[12] | 8%                   | _       | 9%      | _       | 8%      | _       | 9%      | _       |
|             |             | _           | PG[14] | 8%                   | _       | 9%      | _       | 8%      | _       | 9%      | _       |
|             |             | _           | PG[15] | 8%                   | 11%     | 9%      | 10%     | 8%      | 11%     | 9%      | 10%     |
|             |             | _           | PE[14] | 8%                   | _       | 9%      | _       | 8%      | _       | 9%      | _       |
|             |             | _           | PE[15] | 8%                   | 11%     | 9%      | 10%     | 8%      | 11%     | 9%      | 10%     |
|             |             | _           | PG[10] | 8%                   | _       | 9%      | _       | 8%      | _       | 9%      | _       |
|             |             | _           | PG[11] | 7%                   | 11%     | 9%      | 9%      | 7%      | 11%     | 9%      | 9%      |
|             | _           | _           | PH[11] | 7%                   | 10%     | 9%      | 9%      | _       | _       | _       | _       |
|             | _           | _           | PH[12] | 7%                   | 10%     | 8%      | 9%      | _       | _       | _       | _       |
|             | _           | _           | PI[5]  | 7%                   | _       | 8%      | _       | _       | _       | _       | _       |
|             | _           | _           | PI[4]  | 7%                   | _       | 8%      | _       | _       | _       | _       | _       |
|             | 3           | 3           | PC[3]  | 6%                   | _       | 8%      | _       | 6%      | _       | 8%      | _       |
|             |             |             | PC[2]  | 6%                   | 8%      | 7%      | 7%      | 6%      | 8%      | 7%      | 7%      |
|             |             |             | PA[5]  | 6%                   | 8%      | 7%      | 7%      | 6%      | 8%      | 7%      | 7%      |
|             |             |             | PA[6]  | 5%                   | _       | 6%      | _       | 5%      | _       | 6%      | _       |
|             |             |             | PH[10] | 5%                   | 7%      | 6%      | 6%      | 5%      | 7%      | 6%      | 6%      |
|             |             |             | PC[1]  | 5%                   | 19%     | 5%      | 13%     | 5%      | 19%     | 5%      | 13%     |

Table 23. I/O weight<sup>1</sup> (continued)

| Com         |             |             |        |                      | 176 L   | .QFP    |         |         | 144/10  | 0 LQFP  |         |
|-------------|-------------|-------------|--------|----------------------|---------|---------|---------|---------|---------|---------|---------|
| Sup         | ply segn    | nent        | Pad    | Weigh                | nt 5 V  | Weigh   | t 3.3 V | Weig    | ht 5 V  | Weigh   | t 3.3 V |
| 176<br>LQFP | 144<br>LQFP | 100<br>LQFP |        | SRC <sup>2</sup> = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 | SRC = 0 | SRC = 1 |
| 6           | 4           | 4           | PC[0]  | 6%                   | 9%      | 7%      | 8%      | 7%      | 10%     | 8%      | 8%      |
|             |             |             | PH[9]  | 7%                   | _       | 8%      | _       | 7%      | _       | 9%      | _       |
|             |             |             | PE[2]  | 7%                   | 10%     | 8%      | 9%      | 8%      | 11%     | 9%      | 10%     |
|             |             |             | PE[3]  | 7%                   | 10%     | 9%      | 9%      | 8%      | 12%     | 10%     | 10%     |
|             |             |             | PC[5]  | 7%                   | 11%     | 9%      | 9%      | 8%      | 12%     | 10%     | 11%     |
|             |             |             | PC[4]  | 8%                   | 11%     | 9%      | 10%     | 9%      | 13%     | 10%     | 11%     |
|             |             |             | PE[4]  | 8%                   | 11%     | 9%      | 10%     | 9%      | 13%     | 11%     | 12%     |
|             |             |             | PE[5]  | 8%                   | 11%     | 10%     | 10%     | 9%      | 14%     | 11%     | 12%     |
|             |             | _           | PH[4]  | 8%                   | 12%     | 10%     | 10%     | 10%     | 14%     | 12%     | 12%     |
|             |             | _           | PH[5]  | 8%                   | _       | 10%     | _       | 10%     | _       | 12%     | _       |
|             |             | _           | PH[6]  | 8%                   | 12%     | 10%     | 11%     | 10%     | 15%     | 12%     | 13%     |
|             |             | _           | PH[7]  | 9%                   | 12%     | 10%     | 11%     | 11%     | 15%     | 13%     | 13%     |
|             |             | _           | PH[8]  | 9%                   | 12%     | 10%     | 11%     | 11%     | 16%     | 13%     | 14%     |
|             |             | 4           | PE[6]  | 9%                   | 12%     | 10%     | 11%     | 11%     | 16%     | 13%     | 14%     |
|             |             |             | PE[7]  | 9%                   | 12%     | 10%     | 11%     | 11%     | 16%     | 14%     | 14%     |
|             | _           | _           | PI[3]  | 9%                   | _       | 10%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[2]  | 9%                   | _       | 10%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[1]  | 9%                   | _       | 10%     | _       | _       | _       | _       | _       |
|             | _           | _           | PI[0]  | 9%                   | _       | 10%     | _       | _       | _       | _       | _       |
|             | 4           | 4           | PC[12] | 8%                   | 12%     | 10%     | 11%     | 12%     | 18%     | 15%     | 16%     |
|             |             |             | PC[13] | 8%                   | _       | 10%     | _       | 13%     | _       | 15%     | _       |
|             |             |             | PC[8]  | 8%                   | _       | 10%     | _       | 13%     | _       | 15%     | _       |
|             |             |             | PB[2]  | 8%                   | 11%     | 9%      | 10%     | 13%     | 18%     | 15%     | 16%     |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified  $^{2}$  SRC: "Slew Rate Control" bit in SIU\_PCRx

#### **RESET** electrical characteristics 4.6.6

The device implements a dedicated bidirectional RESET pin.



Figure 7. Start-up reset requirements



Figure 8. Noise filtering on reset signal

Table 24. Reset electrical characteristics

| Syml            | nol             | С | Parameter                                  | Conditions <sup>1</sup> |                     | Valu | е                     | Unit |
|-----------------|-----------------|---|--------------------------------------------|-------------------------|---------------------|------|-----------------------|------|
| - Cynn          | DOI C Farameter |   | T drameter                                 | Containone              | Min                 | Тур  | Max                   | O.m. |
| V <sub>IH</sub> | SR              | Р | Input High Level CMOS<br>(Schmitt Trigger) | _                       | 0.65V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.4 | V    |

MPC5607B Microcontroller Data Sheet, Rev. 10

Table 24. Reset electrical characteristics (continued)

| Symbo               | o.l | С | Parameter                                                           | Conditions <sup>1</sup>                                                                              |                    | Valu | е                   | Unit |
|---------------------|-----|---|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------|------|---------------------|------|
| Symbo               | OI  | C | Parameter                                                           | Conditions                                                                                           | Min                | Тур  | Max                 | Unit |
| V <sub>IL</sub>     | SR  | Р | Input low Level CMOS (Schmitt Trigger)                              | _                                                                                                    | -0.4               | _    | 0.35V <sub>DD</sub> | ٧    |
| V <sub>HYS</sub>    | СС  | С | Input hysteresis CMOS (Schmitt Trigger)                             | _                                                                                                    | 0.1V <sub>DD</sub> | _    | _                   | V    |
| V <sub>OL</sub>     | СС  | Р | Output low level                                                    | Push Pull, $I_{OL} = 2$ mA,<br>$V_{DD} = 5.0$ V $\pm$ 10%, PAD3V5V = 0<br>(recommended)              | _                  |      | 0.1V <sub>DD</sub>  | V    |
|                     |     |   |                                                                     | Push Pull, $I_{OL} = 1 \text{ mA}$ ,<br>$V_{DD} = 5.0 \text{ V} \pm 10\%$ , PAD3V5V = 1 <sup>2</sup> | _                  | _    | 0.1V <sub>DD</sub>  |      |
|                     |     |   |                                                                     | Push Pull, $I_{OL} = 1$ mA,<br>$V_{DD} = 3.3$ V $\pm$ 10%, PAD3V5V = 1<br>(recommended)              | _                  | _    | 0.5                 |      |
| t <sub>tr</sub>     | СС  | D | Output transition time output pin <sup>3</sup> MEDIUM configuration | $C_L = 25 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                  | _    | 10                  | ns   |
|                     |     |   |                                                                     | $C_L = 50 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                     | _                  | _    | 20                  |      |
|                     |     |   |                                                                     | $C_L = 100 \text{ pF},$<br>$V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                    | _                  | _    | 40                  |      |
|                     |     |   |                                                                     | $C_L = 25 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                     | _                  |      | 12                  |      |
|                     |     |   |                                                                     | $C_L = 50 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                     | _                  | _    | 25                  |      |
|                     |     |   |                                                                     | $C_L = 100 \text{ pF},$<br>$V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                    | _                  | _    | 40                  |      |
| W <sub>FRST</sub>   | SR  | Ρ | RESET input filtered pulse                                          | _                                                                                                    | _                  | _    | 40                  | ns   |
| W <sub>NFRST</sub>  | SR  | Р | RESET input not filtered pulse                                      | _                                                                                                    | 1000               | _    | _                   | ns   |
| II <sub>WPU</sub> I | СС  | Р | Weak pull-up current absolute                                       | $V_{DD} = 3.3 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1$                                               | 10                 | _    | 150                 | μA   |
|                     |     | D | value                                                               | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 0$                                               | 10                 |      | 150                 |      |
|                     |     | Ρ |                                                                     | $V_{DD} = 5.0 \text{ V} \pm 10\%, \text{ PAD3V5V} = 1^4$                                             | 10                 | _    | 250                 |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> This is a transient configuration during power-up, up to the end of reset PHASE2 (refer to RGM module section of the device reference manual).

 $<sup>^3~</sup>$   $C_{L}$  includes device and package capacitance (C\_{PKG} < 5 pF).

The configuration PAD3V5 = 1 when V<sub>DD</sub> = 5 V is only transient configuration during power-up. All pads but RESET and Nexus output (MDOx, EVTO, MCKO) are configured in input or in high impedance state.

### 4.7 Power management electrical characteristics

### 4.7.1 Voltage regulator electrical characteristics

The device implements an internal voltage regulator to generate the low voltage core supply  $V_{DD\_LV}$  from the high voltage ballast supply  $V_{DD\_BV}$ . The regulator itself is supplied by the common I/O supply  $V_{DD}$ . The following supplies are involved:

- HV: High voltage external power supply for voltage regulator module. This must be provided externally through  $V_{\rm DD}$  power pin.
- BV: High voltage external power supply for internal ballast module. This must be provided externally through  $V_{DD\ BV}$  power pin. Voltage values should be aligned with  $V_{DD}$ .
- LV: Low voltage internal power supply for core, FMPLL and Flash digital logic. This is generated by the internal voltage regulator but provided outside to connect stability capacitor. It is further split into four main domains to ensure noise isolation between critical LV modules within the device:
  - LV\_COR: Low voltage supply for the core. It is also used to provide supply for FMPLL through double bonding.
  - LV\_CFLA: Low voltage supply for code flash module. It is supplied with dedicated ballast and shorted to LV COR through double bonding.
  - LV\_DFLA: Low voltage supply for data flash module. It is supplied with dedicated ballast and shorted to LV\_COR through double bonding.
  - LV\_PLL: Low voltage supply for FMPLL. It is shorted to LV\_COR through double bonding.



Figure 9. Voltage regulator capacitance connection

The internal voltage regulator requires external capacitance ( $C_{REGn}$ ) to be connected to the device in order to provide a stable low voltage digital supply to the device. Capacitances should be placed on the board as near as possible to the associated pins. Care should also be taken to limit the serial inductance of the board to less than 5 nH.

Each decoupling capacitor must be placed between each of the three  $V_{DD\_LV}/V_{SS\_LV}$  supply pairs to ensure stable voltage (see 4.4, Recommended operating conditions).

| Symbol            |    | С | Parameter                                        | Conditions <sup>1</sup>                                                         |                  | Value            |     | Unit  |
|-------------------|----|---|--------------------------------------------------|---------------------------------------------------------------------------------|------------------|------------------|-----|-------|
| Зушьог            |    |   |                                                  | Conditions                                                                      | Min              | Тур              | Max | Oiiit |
| C <sub>REGn</sub> | SR | - | Internal voltage regulator external capacitance  | _                                                                               | 200              | _                | 500 | nF    |
| R <sub>REG</sub>  | SR |   | Stability capacitor equivalent serial resistance | Range:<br>10 kHz to 20 MHz                                                      | _                | _                | 0.2 | Ω     |
| C <sub>DEC1</sub> | SR |   | Decoupling capacitance <sup>2</sup> ballast      | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 4.5 \text{ V to } 5.5 \text{ V}$ | 100 <sup>3</sup> | 470 <sup>4</sup> | _   | nF    |
|                   |    |   |                                                  | $V_{DD\_BV}/V_{SS\_LV}$ pair:<br>$V_{DD\_BV} = 3 \text{ V to } 3.6 \text{ V}$   | 400              |                  | _   |       |

Table 25. Voltage regulator electrical characteristics

MPC5607B Microcontroller Data Sheet, Rev. 10

Table 25. Voltage regulator electrical characteristics (continued)

| Cumbal                 |                  | С | Parameter                                                                  | Conditions <sup>1</sup>                               |      | Value |                  | Uni |
|------------------------|------------------|---|----------------------------------------------------------------------------|-------------------------------------------------------|------|-------|------------------|-----|
| Symbol                 |                  | C | Parameter                                                                  | Conditions                                            | Min  | Тур   | Max              | Oni |
| C <sub>DEC2</sub>      | SR               | _ | Decoupling capacitance regulator supply                                    | V <sub>DD</sub> /V <sub>SS</sub> pair                 | 10   | 100   | _                | nF  |
| V <sub>MREG</sub>      | СС               | Т | Main regulator output voltage                                              | Before exiting from reset                             | _    | 1.32  | _                | ٧   |
|                        | P After trimming |   | After trimming                                                             | 1.16                                                  | 1.28 | _     |                  |     |
| I <sub>MREG</sub>      | SR               | _ | Main regulator current provided to $V_{DD\_LV}$ domain                     | _                                                     | _    | _     | 150              | mA  |
| I <sub>MREGINT</sub>   | CC               | D | Main regulator module current                                              | I <sub>MREG</sub> = 200 mA                            | _    | _     | 2                | mA  |
|                        |                  |   | consumption                                                                | I <sub>MREG</sub> = 0 mA                              | _    | _     | 1                |     |
| V <sub>LPREG</sub>     | CC               | Р | Low-power regulator output voltage                                         | After trimming                                        | 1.16 | 1.28  | _                | ٧   |
| I <sub>LPREG</sub>     | SR               | _ | Low-power regulator current provided to $V_{DD\_LV}$ domain                | _                                                     | _    | _     | 15               | mA  |
| I <sub>LPREGINT</sub>  | СС               | D | Low-power regulator module current consumption                             | I <sub>LPREG</sub> = 15 mA;<br>T <sub>A</sub> = 55 °C | _    | _     | 600              | μA  |
|                        |                  |   |                                                                            | I <sub>LPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C  | _    | 5     | _                |     |
| V <sub>ULPREG</sub>    | СС               | Р | Ultra low power regulator output voltage                                   | After trimming                                        | 1.16 | 1.28  | _                | V   |
| I <sub>ULPREG</sub>    | SR               | _ | Ultra low power regulator current provided to V <sub>DD_LV</sub> domain    | _                                                     | _    | _     | 5                | mA  |
| I <sub>ULPREGINT</sub> | CC               | D | Ultra low power regulator module current consumption                       | I <sub>ULPREG</sub> = 5 mA;<br>T <sub>A</sub> = 55 °C | _    | _     | 100              | μA  |
|                        |                  |   |                                                                            | I <sub>ULPREG</sub> = 0 mA;<br>T <sub>A</sub> = 55 °C | _    | 2     | _                |     |
| I <sub>DD_BV</sub>     | СС               | D | In-rush average current on V <sub>DD_BV</sub> during power-up <sup>5</sup> | _                                                     | _    | _     | 300 <sup>6</sup> | mA  |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

# 4.7.2 Low voltage detector electrical characteristics

The device implements a power-on reset (POR) module to ensure correct power-up initialization, as well as five low voltage detectors (LVDs) to monitor the  $V_{DD}$  and the  $V_{DD}$  LV voltage while device is supplied:

This capacitance value is driven by the constraints of the external voltage regulator supplying the V<sub>DD\_BV</sub> voltage. A typical value is in the range of 470 nF.

<sup>&</sup>lt;sup>3</sup> This value is acceptable to guarantee operation from 4.5 V to 5.5 V

External regulator and capacitance circuitry must be capable of providing I<sub>DD\_BV</sub> while maintaining supply V<sub>DD\_BV</sub> in operating range.

<sup>&</sup>lt;sup>5</sup> In-rush average current is seen only for short time during power-up and on standby exit (maximum 20 μs, depending on external capacitances to be loaded).

<sup>&</sup>lt;sup>6</sup> The duration of the in-rush current depends on the capacitance placed on LV pins. BV decoupling capacitors must be sized accordingly. Refer to I<sub>MREG</sub> value for minimum amount of current to be provided in cc.

- POR monitors V<sub>DD</sub> during the power-up phase to ensure device is maintained in a safe reset state (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_POR in device reference manual)
- LVDHV3 monitors V<sub>DD</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27 in device reference manual)
- LVDHV3B monitors V<sub>DD\_BV</sub> to ensure device reset below minimum functional supply (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD27\_VREG in device reference manual)
- LVDHV5 monitors  $V_{DD}$  when application uses device in the 5.0 V  $\pm$  10% range (refer to RGM Functional Event Status (RGM FES) Register flag F LVD45 in device reference manual)
- LVDLVCOR monitors power domain No. 1 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F\_LVD12\_PD1 in device reference manual)
- LVDLVBKP monitors power domain No. 0 (refer to RGM Destructive Event Status (RGM\_DES) Register flag F LVD12 PD0 in device reference manual)

# NOTE When enabled, power domain No. 2 is monitored through LVDLVBKP.



Figure 10. Low voltage detector vs reset

Table 26. Low voltage detector electrical characteristics

| Symbol                 |    | С                                                | Parameter                                   | Conditions <sup>1</sup> |           | Value |      | Unit |
|------------------------|----|--------------------------------------------------|---------------------------------------------|-------------------------|-----------|-------|------|------|
| Cymbol                 |    |                                                  | i didiletei                                 | Conditions              | Min       | Тур   | Max  | Oint |
| V <sub>PORUP</sub>     | SR | Ρ                                                | Supply for functional POR module            | T <sub>A</sub> = 25 °C, | 1.0       | _     | 5.5  | V    |
| V <sub>PORH</sub>      | CC | Р                                                | Power-on reset threshold                    | after trimming          | 1.5       | _     | 2.6  |      |
| V <sub>LVDHV3H</sub>   | СС | Т                                                | LVDHV3 low voltage detector high threshold  |                         | — — 2.95  |       |      |      |
| V <sub>LVDHV3L</sub>   | СС | Ρ                                                | LVDHV3 low voltage detector low threshold   |                         | 2.6 — 2.9 |       |      |      |
| V <sub>LVDHV3BH</sub>  | СС | Ρ                                                | LVDHV3B low voltage detector high threshold |                         | _         | _     | 2.95 |      |
| V <sub>LVDHV3BL</sub>  | СС | Ρ                                                | LVDHV3B low voltage detector low threshold  |                         | 2.6       | _     | 2.9  |      |
| V <sub>LVDHV5H</sub>   | СС | Т                                                | LVDHV5 low voltage detector high threshold  |                         | _         | _     | 4.5  |      |
| V <sub>LVDHV5L</sub>   | СС | Ρ                                                | LVDHV5 low voltage detector low threshold   |                         | 3.8 — 4.4 |       | 4.4  |      |
| V <sub>LVDLVCORL</sub> | СС | CC P LVDLVCOR low voltage detector low threshold |                                             |                         | 1.08      | _     | 1.16 |      |
| V <sub>LVDLVBKPL</sub> | СС | Р                                                | LVDLVBKP low voltage detector low threshold |                         | 1.08      | _     | 1.16 |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

# 4.8 Power consumption

Table 27 provides DC electrical characteristics for significant application modes. These values are indicative values; actual consumption depends on the application.

Table 27. Power consumption on VDD\_BV and VDD\_HV

| Symbo                           | ı  | С | Parameter                        | Condition                    | ne1                     |     | Value |                  | Unit  |
|---------------------------------|----|---|----------------------------------|------------------------------|-------------------------|-----|-------|------------------|-------|
| Symbo                           | •  |   | Faiametei                        | Condition                    | 15                      | Min | Тур   | Max              | Oilit |
| I <sub>DDMAX</sub> <sup>2</sup> | CC | D | RUN mode maximum average current | _                            |                         | _   | 115   | 140 <sup>3</sup> | mA    |
| I <sub>DDRUN</sub> <sup>4</sup> | СС | Т | RUN mode typical average         | f <sub>CPU</sub> = 8 MHz     |                         | _   | 12    | _                | mA    |
|                                 |    | Т | current <sup>5</sup>             | f <sub>CPU</sub> = 16 MHz    |                         | _   | 27    | _                |       |
|                                 |    | Т |                                  | f <sub>CPU</sub> = 32 MHz    |                         | _   | 43    | _                |       |
|                                 |    | Р |                                  | f <sub>CPU</sub> = 48 MHz    |                         | _   | 56    | 100              |       |
|                                 |    | Р |                                  | f <sub>CPU</sub> = 64 MHz    |                         | _   | 70    | 125              |       |
| I <sub>DDHALT</sub>             | CC | С | HALT mode current <sup>6</sup>   | Slow internal RC             | T <sub>A</sub> = 25 °C  | _   | 10    | 18               | mA    |
|                                 |    | Р |                                  | oscillator (128 kHz) running | T <sub>A</sub> = 125 °C | _   | 17    | 28               |       |
| I <sub>DDSTOP</sub>             | СС | Р | STOP mode current <sup>7</sup>   | Slow internal RC             | T <sub>A</sub> = 25 °C  | _   | 350   | 900 <sup>8</sup> | μΑ    |
|                                 |    | D |                                  | oscillator (128 kHz) running | T <sub>A</sub> = 55 °C  | _   | 750   | _                |       |
|                                 |    | D |                                  |                              | T <sub>A</sub> = 85 °C  | _   | 2     | 7                | mA    |
|                                 |    | D |                                  |                              | T <sub>A</sub> = 105 °C | _   | 4     | 10               |       |
|                                 |    | Р |                                  |                              | T <sub>A</sub> = 125 °C | _   | 7     | 14               |       |

Table 27. Power consumption on VDD\_BV and VDD\_HV (continued)

| Symbo                 | ı  | С | Parameter                           | Condition                    | ns <sup>1</sup>         |     | Value |      | Unit |
|-----------------------|----|---|-------------------------------------|------------------------------|-------------------------|-----|-------|------|------|
| Cymbo                 |    |   | i didiliotoi                        | Conditions                   |                         | Min | Тур   | Max  |      |
| I <sub>DDSTDBY2</sub> | СС | Р | STANDBY2 mode current <sup>9</sup>  | Slow internal RC             | T <sub>A</sub> = 25 °C  |     | 30    | 100  | μΑ   |
|                       |    | D |                                     | oscillator (128 kHz) running | T <sub>A</sub> = 55 °C  | _   | 75    | _    |      |
|                       |    | D |                                     |                              | T <sub>A</sub> = 85 °C  | _   | 180   | 700  |      |
|                       |    | D |                                     |                              | T <sub>A</sub> = 105 °C | _   | 315   | 1000 |      |
|                       |    | Р |                                     |                              | T <sub>A</sub> = 125 °C | _   | 560   | 1700 |      |
| I <sub>DDSTDBY1</sub> | СС | Т | STANDBY1 mode current <sup>10</sup> | Slow internal RC             | T <sub>A</sub> = 25 °C  | _   | 20    | 60   | μΑ   |
|                       |    | D |                                     | oscillator (128 kHz) running | T <sub>A</sub> = 55 °C  | _   | 45    | _    |      |
|                       |    | D |                                     |                              | T <sub>A</sub> = 85 °C  | _   | 100   | 350  |      |
|                       |    | D |                                     |                              | T <sub>A</sub> = 105 °C | _   | 165   | 500  |      |
|                       |    | D |                                     |                              | T <sub>A</sub> = 125 °C |     | 280   | 900  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%,  $T_{A}$  = -40 to 125 °C, unless otherwise specified

Running consumption does not include I/Os toggling which is highly dependent on the application. The given value is thought to be a worst case value with all peripherals running, and code fetched from code flash while modify operation ongoing on data flash. Notice that this value can be significantly reduced by application: switch off not used peripherals (default), reduce peripheral frequency through internal prescaler, fetch from RAM most used functions, use low power mode when possible.

<sup>&</sup>lt;sup>3</sup> Higher current may be sunk by device during power-up and standby exit. Please refer to in-rush average current in Table 25.

<sup>&</sup>lt;sup>4</sup> RUN current measured with typical application with accesses on both Flash and RAM.

<sup>&</sup>lt;sup>5</sup> Only for the "P" classification: Data and Code Flash in Normal Power. Code fetched from RAM: Serial IPs CAN and LIN in loop back mode, DSPI as Master, PLL as system clock (4 x Multiplier) peripherals on (eMIOS/CTU/ADC) and running at max frequency, periodic SW/WDG timer reset enabled.

Data Flash Power Down. Code Flash in Low Power. SIRC 128 kHz and FIRC 16 MHz on. 10 MHz XTAL clock. FlexCAN: instances: 0, 1, 2 ON (clocked but not reception or transmission), instances: 4, 5, 6 clocks gated. LINFlex: instances: 0, 1, 2 ON (clocked but not reception or transmission), instance: 3 to 9 clocks gated. eMIOS: instance: 0 ON (16 channels on PA[0]–PA[11] and PC[12]–PC[15]) with PWM 20 kHz, instance: 1 clock gated. DSPI: instance: 0 (clocked but no communication), instance: 1 to 5 clocks gated. RTC/API ON. PIT ON. STM ON. ADC1 OFF. ADC0 ON but no conversion except two analog watchdogs.

Only for the "P" classification: No clock, FIRC 16 MHz off, SIRC 128 kHz on, PLL off, HPvreg off, ULPVreg/LPVreg on. All possible peripherals off and clock gated. Flash in power down mode.

<sup>&</sup>lt;sup>8</sup> When going from RUN to STOP mode and the core consumption is > 6 mA, it is normal operation for the main regulator module to be kept on by the on-chip current monitoring circuit. This is most likely to occur with junction temperatures exceeding 125 °C and under these circumstances, it is possible for the current to initially exceed the maximum STOP specification by up to 2 mA. After entering stop, the application junction temperature will reduce to the ambient level and the main regulator will be automatically switched off when the load current is below 6 mA.

Only for the "P" classification: ULPreg on, HP/LPVreg off, 32 KB RAM on, device configured for minimum consumption, all possible modules switched off.

<sup>&</sup>lt;sup>10</sup> ULPreg on, HP/LPVreg off, 8 KB RAM on, device configured for minimum consumption, all possible modules switched off.

# 4.9 Flash memory electrical characteristics

### 4.9.1 Program/erase characteristics

Table 28 shows the program and erase characteristics.

Table 28. Program and erase specifications

|                          |    |   |                                                 |            |     | ٧                | alue                        |                  |      |
|--------------------------|----|---|-------------------------------------------------|------------|-----|------------------|-----------------------------|------------------|------|
| Symbol                   |    | С | Parameter                                       | Conditions | Min | Typ <sup>1</sup> | Initial<br>max <sup>2</sup> | Max <sup>3</sup> | Unit |
| t <sub>dwprogram</sub>   | CC | С | Double word (64 bits) program time <sup>4</sup> | Code Flash | _   | 18               | 50                          | 500              | μs   |
|                          |    |   |                                                 | Data Flash |     | 22               |                             |                  |      |
| t <sub>16Kpperase</sub>  |    |   | 16 KB block preprogram and erase time           | Code Flash | _   | 200              | 500                         | 5000             | ms   |
|                          |    |   |                                                 | Data Flash |     | 300              |                             |                  |      |
| t <sub>32Kpperase</sub>  |    |   | 32 KB block preprogram and erase time           | Code Flash | _   | 300              | 600                         | 5000             | ms   |
|                          |    |   |                                                 | Data Flash |     | 400              |                             |                  |      |
| t <sub>128Kpperase</sub> |    |   | 128 KB block preprogram and erase time          | Code Flash | _   | 600              | 1300                        | 7500             | ms   |
|                          |    |   |                                                 | Data Flash |     | 800              |                             |                  |      |
| t <sub>esus</sub>        |    | D | Erase Suspend Latency                           | _          | _   | _                | 30                          | 30               | μs   |
| t <sub>ESRT</sub>        |    | С | Erase Suspend Request Rate <sup>5</sup>         | Code Flash | 20  | _                | _                           | _                | ms   |
|                          |    |   |                                                 | Data Flash | 10  | _                |                             | _                |      |

Typical program and erase times assume nominal supply values and operation at 25 °C. All times are subject to change pending device characterization.

 $<sup>^2</sup>$  Initial factory condition: < 100 program/erase cycles, 25  $^{\circ}\text{C}$ , typical supply voltage.

<sup>&</sup>lt;sup>3</sup> The maximum program and erase times occur after the specified number of program/erase cycles. These maximum values are characterized but not guaranteed.

<sup>&</sup>lt;sup>4</sup> Actual hardware programming times. This does not include software overhead.

<sup>&</sup>lt;sup>5</sup> Time between erase suspend resume and the next erase suspend request

Table 29. Flash module life

| Symbo     |    | С | Parameter                                                                                                                  | Conditions                                  |         | Value   |     | Unit    |
|-----------|----|---|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|-----|---------|
| Symbo     | 1  | C | Parameter                                                                                                                  | Conditions                                  | Min     | Тур     | Max | - Ollit |
| P/E       | CC | С | Number of program/erase<br>cycles per block for 16 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> )  | _                                           | 100,000 | _       | _   | cycles  |
| P/E       | CC | С | Number of program/erase<br>cycles per block for 32 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> )  | _                                           | 10,000  | 100,000 | _   | cycles  |
| P/E       | CC | С | Number of program/erase<br>cycles per block for 128 KB<br>blocks over the operating<br>temperature range (T <sub>J</sub> ) | _                                           | 1,000   | 100,000 | _   | cycles  |
| Retention | CC | С | Minimum data retention at 85 °C average ambient                                                                            | Blocks with 0–1,000 P/E cycles              | 20      | _       | _   | years   |
|           |    |   | temperature <sup>1</sup>                                                                                                   | Blocks with<br>1,001–10,000 P/E<br>cycles   | 10      | _       | _   | years   |
|           |    |   |                                                                                                                            | Blocks with<br>10,001–100,000 P/E<br>cycles | 5       | _       | _   | years   |

Ambient temperature averaged over duration of application, not to exceed recommended product operating temperature range.

ECC circuitry provides correction of single bit faults and is used to improve further automotive reliability results. Some units will experience single bit corrections throughout the life of the product with no impact to product reliability.

Table 30. Flash read access timing

| Symbol            | l  | С | Parameter                           | Conditions <sup>1</sup> | Max | Unit |
|-------------------|----|---|-------------------------------------|-------------------------|-----|------|
| f <sub>READ</sub> | CC | Р | Maximum frequency for Flash reading | 2 wait states           | 64  | MHz  |
|                   |    | С |                                     | 1 wait state            | 40  |      |
|                   |    | С |                                     | 0 wait states           | 20  |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

### 4.9.2 Flash power supply DC characteristics

Table 31 shows the power supply DC characteristics on external supply.

65

Table 31. Flash power supply DC electrical characteristics

| Symbo               | nl . | Parameter                                                                        | Conditions                                                             | I          |     | ļ   | Unit |         |
|---------------------|------|----------------------------------------------------------------------------------|------------------------------------------------------------------------|------------|-----|-----|------|---------|
|                     |      | , aramoto.                                                                       | Comunicino                                                             |            | Min | Тур | Max  | <b></b> |
| I <sub>CFREAD</sub> | CC   | Sum of the current consumption on                                                | Flash module read                                                      | Code Flash | _   |     | 33   | mA      |
| I <sub>DFREAD</sub> |      | $V_{DD\_HV}$ and $V_{DD\_BV}$ on read access                                     | f <sub>CPU</sub> = 64 MHz                                              | Data Flash | _   | _   | 33   |         |
| I <sub>CFMOD</sub>  | СС   | Sum of the current consumption on                                                | Program/Erase                                                          | Code Flash | _   |     | 52   | mA      |
| I <sub>DFMOD</sub>  |      | V <sub>DD_HV</sub> and V <sub>DD_BV</sub> on matrix modification (program/erase) | on-going while reading<br>Flash registers<br>f <sub>CPU</sub> = 64 MHz | Data Flash |     |     | 33   |         |
| I <sub>CFLPW</sub>  | СС   | Sum of the current consumption on                                                | _                                                                      | Code Flash | _   | _   | 1.1  | mA      |
| I <sub>DFLPW</sub>  |      | $V_{DD\_HV}$ and $V_{DD\_BV}$ during Flash low power mode                        |                                                                        | Data Flash |     |     | 900  | μΑ      |
| I <sub>CFPWD</sub>  | CC   | Sum of the current consumption on                                                | _                                                                      | Code Flash | 1   | l   | 150  | μΑ      |
| I <sub>DFPWD</sub>  |      | $ m V_{DD\_HV}$ and $ m V_{DD\_BV}$ during Flash power down mode                 |                                                                        | Data Flash |     |     | 150  |         |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

### 4.9.3 Start-up/Switch-off timings

Table 32. Start-up time/Switch-off time

| Symbol                  |                                                        | _ | Parameter                                      | Conditions <sup>1</sup> | Value |     |     | Unit  |
|-------------------------|--------------------------------------------------------|---|------------------------------------------------|-------------------------|-------|-----|-----|-------|
| Symbol                  |                                                        |   | raiametei                                      | Conditions              | Min   | Тур | Max | Oiiit |
| t <sub>FLARSTEXIT</sub> | CC                                                     | Т | Delay for Flash module to exit reset mode      | _                       | _     | _   | 125 | μs    |
| t <sub>FLALPEXIT</sub>  | СС                                                     | Т | Delay for Flash module to exit low-power mode  | _                       | _     | _   | 0.5 |       |
| t <sub>FLAPDEXIT</sub>  | CC                                                     | Т | Delay for Flash module to exit power-down mode | _                       | _     | _   | 30  |       |
| t <sub>FLALPENTRY</sub> | СС                                                     | Т | Delay for Flash module to enter low-power mode | _                       | _     | _   | 0.5 |       |
| t <sub>FLAPDENTRY</sub> | Y CC T Delay for Flash module to enter power-down mode |   | _                                              | _                       | —     | 1.5 |     |       |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

# 4.10 Electromagnetic compatibility (EMC) characteristics

Susceptibility tests are performed on a sample basis during product characterization.

# 4.10.1 Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user apply EMC software optimization and prequalification tests in relation with the EMC level requested for the application.

- Software recommendations The software flowchart must include the management of runaway conditions such as:
  - Corrupted program counter
  - Unexpected reset
  - Critical data corruption (control registers...)
- Prequalification trials Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the reset pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring.

### 4.10.2 Electromagnetic interference (EMI)

The product is monitored in terms of emission based on a typical application. This emission test conforms to the IEC61967-1 standard, which specifies the general conditions for EMI measurements.

Value С **Conditions Symbol Parameter** Unit Min Typ Max MHz SR Scan range 0.150 1000  $f_{CPU}$ SR Operating frequency 64 MHz ٧  $V_{DD\_LV}$ SR LV operating voltages 1.28  $V_{DD} = 5 \text{ V}, T_A = 25 ^{\circ}\text{C}, \text{No PLL frequency}$  $S_{\text{EMI}}$ T Peak level 18 dΒμV LQFP144 package modulation Test conforming to IEC ± 2% PLL frequency dBμV 14 61967-2, modulation  $f_{OSC} = 8 \text{ MHz/}f_{CPU} =$ 64 MHz

Table 33. EMI radiated emission measurement 1,2

### 4.10.3 Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity.

### 4.10.3.1 Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts×(n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

<sup>1</sup> EMI testing and I/O port waveforms per IEC 61967-1, -2, -4

<sup>&</sup>lt;sup>2</sup> For information on conducted emission and susceptibility measurement (norm IEC 61967-4), please contact your local marketing representative.

Table 34. ESD absolute maximum ratings<sup>1,2</sup>

| Symbol                | Ratings                                            | Conditions                                        | Class | Max value <sup>3</sup> | Unit |
|-----------------------|----------------------------------------------------|---------------------------------------------------|-------|------------------------|------|
|                       | Electrostatic discharge voltage (Human Body Model) | T <sub>A</sub> = 25 °C conforming to AEC-Q100-002 | H1C   | 2000                   | V    |
| _CD(!*!!!*!)          | Electrostatic discharge voltage (Machine Model)    | T <sub>A</sub> = 25 °C conforming to AEC-Q100-003 | M2    | 200                    |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage                    | T <sub>A</sub> = 25 °C                            | C3A   | 500                    |      |
|                       | (Charged Device Model)                             | conforming to AEC-Q100-011                        |       | 750 (corners)          |      |

All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

### 4.10.3.2 Static latch-up (LU)

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin.
- A current injection is applied to each input, output and configurable I/O pin.

These tests are compliant with the EIA/JESD 78 IC latch-up standard.

Table 35. Latch-up results

| Symbol | Parameter             | Conditions                                    | Class      |
|--------|-----------------------|-----------------------------------------------|------------|
| LU     | Static latch-up class | T <sub>A</sub> = 125 °C conforming to JESD 78 | II level A |

# 4.11 Fast external crystal oscillator (4 to 16 MHz) electrical characteristics

The device provides an oscillator/resonator driver. Figure 11 describes a simple model of the internal oscillator driver and provides an example of a connection for an oscillator or a resonator.

Table 36 provides the parameter description of 4 MHz to 16 MHz crystals used for the design simulations.

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

<sup>&</sup>lt;sup>3</sup> Data based on characterization results, not tested in production



Figure 11. Crystal oscillator and resonator connection scheme

Table 36. Crystal description

| Nominal<br>frequency<br>(MHz) | NDK crystal reference | Crystal<br>equivalent<br>series<br>resistance<br>ESR Ω | Crystal<br>motional<br>capacitance<br>(C <sub>m</sub> ) fF | Crystal<br>motional<br>inductance<br>(L <sub>m</sub> ) mH | Load on<br>xtalin/xtalout<br>C1 = C2<br>(pF) <sup>1</sup> | Shunt<br>capacitance<br>between<br>xtalout<br>and xtalin<br>C0 <sup>2</sup> (pF) |
|-------------------------------|-----------------------|--------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------|
| 4                             | NX8045GB              | 300                                                    | 2.68                                                       | 591.0                                                     | 21                                                        | 2.93                                                                             |
| 8                             | NX5032GA              | 300                                                    | 2.46                                                       | 160.7                                                     | 17                                                        | 3.01                                                                             |
| 10                            |                       | 150                                                    | 2.93                                                       | 86.6                                                      | 15                                                        | 2.91                                                                             |
| 12                            |                       | 120                                                    | 3.11                                                       | 56.5                                                      | 15                                                        | 2.93                                                                             |
| 16                            |                       | 120                                                    | 3.90                                                       | 25.3                                                      | 10                                                        | 3.00                                                                             |

<sup>&</sup>lt;sup>1</sup> The values specified for C1 and C2 are the same as used in simulations. It should be ensured that the testing includes all the parasitics (from the board, probe, crystal, etc.) as the AC / transient behavior depends upon them.

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>&</sup>lt;sup>2</sup> The value of C0 specified here includes 2 pF additional capacitance for parasitics (to be seen with bond-pads, package, etc.).



Figure 12. Fast external crystal oscillator (4 to 16 MHz) timing diagram

Table 37. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics

| Cymhal                          | Symbol |   | Davamatar                                         | Conditions <sup>1</sup>                                                    |     | Value |      | Unit |
|---------------------------------|--------|---|---------------------------------------------------|----------------------------------------------------------------------------|-----|-------|------|------|
| - Symbol                        |        | С | Parameter Conditions <sup>1</sup>                 | Min                                                                        | Тур | Max   |      |      |
| f <sub>FXOSC</sub>              | SR     | _ | Fast external crystal oscillator frequency        | _                                                                          | 4.0 | _     | 16.0 | MHz  |
| 9 <sub>mFXOSC</sub>             | CC     | С | Fast external crystal oscillator transconductance | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 0 | 2.2 | _     | 8.2  | mA/V |
|                                 | CC     | P |                                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 0 | 2.0 | _     | 7.4  |      |
|                                 | CC     | С |                                                   | $V_{DD} = 3.3 \text{ V} \pm 10\%,$<br>PAD3V5V = 1<br>OSCILLATOR_MARGIN = 1 | 2.7 | _     | 9.7  |      |
|                                 | CC     | С |                                                   | $V_{DD} = 5.0 \text{ V} \pm 10\%,$<br>PAD3V5V = 0<br>OSCILLATOR_MARGIN = 1 | 2.5 | _     | 9.2  |      |
| V <sub>FXOSC</sub>              | СС     | Т | Oscillation amplitude at EXTAL                    | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0                         | 1.3 | _     | _    | V    |
|                                 |        |   |                                                   | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1                        | 1.3 | _     | _    |      |
| V <sub>FXOSCOP</sub>            | CC     | С | Oscillation operating point                       | _                                                                          | _   | 0.95  | _    | V    |
| I <sub>FXOSC</sub> <sup>2</sup> | CC     | Т | Fast external crystal oscillator consumption      | _                                                                          | _   | 2     | 3    | mA   |

Table 37. Fast external crystal oscillator (4 to 16 MHz) electrical characteristics (continued)

| Symbol               |    | С | Parameter                                      | Conditions <sup>1</sup>                             |                     | Unit |                       |       |
|----------------------|----|---|------------------------------------------------|-----------------------------------------------------|---------------------|------|-----------------------|-------|
| Cymbol               |    |   | Farameter                                      | Conditions                                          | Min                 | Тур  | Max                   | O.iii |
| t <sub>FXOSCSU</sub> | СС | Т | Fast external crystal oscillator start-up time | f <sub>OSC</sub> = 4 MHz,<br>OSCILLATOR_MARGIN = 0  | _                   | _    | 6                     | ms    |
|                      |    |   |                                                | f <sub>OSC</sub> = 16 MHz,<br>OSCILLATOR_MARGIN = 1 | _                   | _    | 1.8                   |       |
| V <sub>IH</sub>      | SR | Р | Input high level CMOS (Schmitt Trigger)        | Oscillator bypass mode                              | 0.65V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.4 | V     |
| V <sub>IL</sub>      | SR | Р | Input low level CMOS (Schmitt Trigger)         | Oscillator bypass mode                              | -0.4                | _    | 0.35V <sub>DD</sub>   | V     |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

# 4.12 Slow external crystal oscillator (32 kHz) electrical characteristics

The device provides a low power oscillator/resonator driver.



Figure 13. Crystal oscillator and resonator connection scheme

Stated values take into account only analog module consumption but not the digital contributor (clock tree and enabled peripherals).



Figure 14. Equivalent circuit of a quartz crystal

Table 38. Crystal motional characteristics<sup>1</sup>

| Symbol                      | Parameter                                                                            | Conditions                              |     | Unit   |     |       |
|-----------------------------|--------------------------------------------------------------------------------------|-----------------------------------------|-----|--------|-----|-------|
|                             | raiametei                                                                            | Conditions                              | Min | Тур    | Max | Oille |
| L <sub>m</sub>              | Motional inductance                                                                  | _                                       | _   | 11.796 |     | KH    |
| C <sub>m</sub>              | Motional capacitance                                                                 | _                                       | _   | 2      |     | fF    |
| C1/C2                       | Load capacitance at OSC32K_XTAL and OSC32K_EXTAL with respect to ground <sup>2</sup> | _                                       | 18  | _      | 28  | pF    |
| R <sub>m</sub> <sup>3</sup> | Motional resistance                                                                  | AC coupled at C0 = 2.85 pF <sup>4</sup> | _   | _      | 65  | kΩ    |
|                             |                                                                                      | AC coupled at C0 = 4.9 pF <sup>4</sup>  | _   | _      | 50  |       |
|                             |                                                                                      | AC coupled at C0 = 7.0 pF <sup>4</sup>  | _   | _      | 35  |       |
|                             |                                                                                      | AC coupled at C0 = 9.0 pF <sup>4</sup>  | _   | _      | 30  |       |

<sup>&</sup>lt;sup>1</sup> The crystal used is Epson Toyocom MC306.

This is the recommended range of load capacitance at OSC32K\_XTAL and OSC32K\_EXTAL with respect to ground. It includes all the parasitics due to board traces, crystal and package.

 $<sup>^3</sup>$  Maximum ESR (Rm) of the crystal is 50  $k\Omega$ 

<sup>&</sup>lt;sup>4</sup> C0 Includes a parasitic capacitance of 2.0 pF between OSC32K\_XTAL and OSC32K\_EXTAL pins.



Figure 15. Slow external crystal oscillator (32 kHz) timing diagram

Table 39. Slow external crystal oscillator (32 kHz) electrical characteristics

| Symbol                 |    | С | Parameter                                      | Conditions <sup>1</sup> |     | Unit   |                |       |
|------------------------|----|---|------------------------------------------------|-------------------------|-----|--------|----------------|-------|
| Symbol                 |    |   | r ai ailletei                                  | Conditions              | Min | Тур    | Max            | Oille |
| f <sub>SXOSC</sub>     | SR |   | Slow external crystal oscillator frequency     | _                       | 32  | 32.768 | 40             | kHz   |
| V <sub>SXOSC</sub>     | СС | Т | Oscillation amplitude                          | _                       | _   | 2.1    | _              | V     |
| I <sub>SXOSCBIAS</sub> | СС | Т | Oscillation bias current                       | _                       |     | 2.5    |                | μΑ    |
| I <sub>SXOSC</sub>     | СС | Т | Slow external crystal oscillator consumption   | _                       | _   | _      | 8              | μΑ    |
| t <sub>sxoscsu</sub>   | СС | Т | Slow external crystal oscillator start-up time | _                       | _   | _      | 2 <sup>2</sup> | S     |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified. Values are specified for no neighbor GPIO pin activity. If oscillator is enabled (OSC32K\_XTAL and OSC32K\_EXTAL pins), neighboring pins should not toggle.

### 4.13 FMPLL electrical characteristics

The device provides a frequency modulated phase locked loop (FMPLL) module to generate a fast system clock from the main oscillator driver.

**Table 40. FMPLL electrical characteristics** 

| Symbol                | С | Parameter                          | Conditions <sup>1</sup> | Value |     |     | Unit |
|-----------------------|---|------------------------------------|-------------------------|-------|-----|-----|------|
| Cymbol                |   |                                    | Containone              | Min   | Тур | Max |      |
| f <sub>PLLIN</sub> SR | _ | FMPLL reference clock <sup>2</sup> | _                       | 4     | _   | 64  | MHz  |

MPC5607B Microcontroller Data Sheet, Rev. 10

 $<sup>^2</sup>$  Start-up time has been measured with EPSON TOYOCOM MC306 crystal. Variation may be seen with other crystal.

Table 40. FMPLL electrical characteristics (continued)

| Symbo                         | ol. | С | Parameter                                     | Conditions <sup>1</sup>                         |        | Unit |        |       |
|-------------------------------|-----|---|-----------------------------------------------|-------------------------------------------------|--------|------|--------|-------|
| Symbo                         | Ji  | O | Falametei                                     | Conditions                                      | Min    | Тур  | Max    | Oiiit |
| $\Delta_{PLLIN}$              | SR  |   | FMPLL reference clock duty cycle <sup>2</sup> | _                                               | 40     | _    | 60     | %     |
| f <sub>PLLOUT</sub>           | CC  | Р | FMPLL output clock frequency                  | _                                               | 16     |      | 64     | MHz   |
| f <sub>VCO</sub> <sup>3</sup> | СС  | Р | VCO frequency without frequency modulation    | _                                               | 256    | _    | 512    | MHz   |
|                               |     | Р | VCO frequency with frequency modulation       | _                                               | 245.76 | _    | 532.48 |       |
| f <sub>CPU</sub>              | SR  | _ | System clock frequency                        | _                                               | _      |      | 64     | MHz   |
| f <sub>FREE</sub>             | СС  | Р | Free-running frequency                        | _                                               | 20     |      | 150    | MHz   |
| t <sub>LOCK</sub>             | СС  | Р | FMPLL lock time                               | Stable oscillator (f <sub>PLLIN</sub> = 16 MHz) |        | 40   | 100    | μs    |
| $\Delta t_{STJIT}$            | СС  | _ | FMPLL short term jitter <sup>4</sup>          | f <sub>sys</sub> maximum                        | -4     |      | 4      | %     |
| $\Delta t_{LTJIT}$            | СС  | — | FMPLL long term jitter                        | f <sub>PLLCLK</sub> at 64 MHz, 4000 cycles      | _      | _    | 10     | ns    |
| I <sub>PLL</sub>              | СС  | С | FMPLL consumption                             | T <sub>A</sub> = 25 °C                          | _      |      | 4      | mA    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

#### Fast internal RC oscillator (16 MHz) electrical characteristics 4.14

The device provides a 16 MHz main internal RC oscillator. This is used as the default clock at the power-up of the device.

Table 41. Fast internal RC oscillator (16 MHz) electrical characteristics

| Symbol                             |    | С | Parameter                                                             | Conditions <sup>1</sup>         |     | Unit |     |     |
|------------------------------------|----|---|-----------------------------------------------------------------------|---------------------------------|-----|------|-----|-----|
| Cymbol                             |    | • |                                                                       | Conditions                      | Min | Тур  | Max |     |
| f <sub>FIRC</sub>                  | CC | Р |                                                                       | T <sub>A</sub> = 25 °C, trimmed | _   | 16   | _   | MHz |
|                                    | SR | _ | frequency                                                             | _                               | 12  |      | 20  |     |
| I <sub>FIRCRUN</sub> <sup>2,</sup> | СС |   | Fast internal RC oscillator high frequency current in running mode    | T <sub>A</sub> = 25 °C, trimmed | _   | _    | 200 | μА  |
| I <sub>FIRCPWD</sub>               | СС |   | Fast internal RC oscillator high frequency current in power down mode | T <sub>A</sub> = 25 °C          | _   | _    | 10  | μА  |

MPC5607B Microcontroller Data Sheet, Rev. 10 73 **NXP Semiconductors** 

<sup>&</sup>lt;sup>2</sup> PLLIN clock retrieved directly from FXOSC clock. Input characteristics are granted when oscillator is used in functional mode. When bypass mode is used, oscillator input clock should verify  $f_{PLLIN}$  and  $\Delta_{PLLIN}$ .

<sup>&</sup>lt;sup>3</sup> Frequency modulation is considered  $\pm$  4%.

<sup>&</sup>lt;sup>4</sup> Short term jitter is measured on the clock rising edge at cycle n and n+4.

#### **Electrical characteristics**

Table 41. Fast internal RC oscillator (16 MHz) electrical characteristics (continued)

| Symbol                |    | С | Parameter                                                                                                                                                     | C                       | onditions <sup>1</sup> |            |      | Unit |      |
|-----------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|------------|------|------|------|
| Symbol                |    | J | i didiletei                                                                                                                                                   | 001141110110            |                        | Min        | Тур  | Max  | Oint |
| I <sub>FIRCSTOP</sub> | CC | Т | Fast internal RC oscillator high                                                                                                                              | T <sub>A</sub> = 25 °C  | sysclk = off           | _          | 500  | _    | μΑ   |
|                       |    |   | frequency and system clock current in stop mode                                                                                                               |                         | sysclk = 2 MHz         | _          | 600  | _    |      |
|                       |    |   | ·                                                                                                                                                             |                         | sysclk = 4 MHz         | _          | 700  | _    |      |
|                       |    |   |                                                                                                                                                               |                         | sysclk = 8 MHz         | _          | 900  | _    |      |
|                       |    |   |                                                                                                                                                               |                         | sysclk = 16 MHz        | _          | 1250 | _    |      |
| t <sub>FIRCSU</sub>   | CC | С | Fast internal RC oscillator start-up time                                                                                                                     | V <sub>DD</sub> = 5.0 V | ± 10%                  | _          | 1.1  | 2.0  | μs   |
| $\Delta_{FIRCPRE}$    | CC | С | Fast internal RC oscillator precision after software trimming of f <sub>FIRC</sub>                                                                            | T <sub>A</sub> = 25 °C  |                        | -1         | _    | 1    | %    |
| $\Delta_{FIRCTRIM}$   | CC | С | Fast internal RC oscillator trimming step                                                                                                                     | T <sub>A</sub> = 25 °C  |                        | _          | 1.6  |      | %    |
| $\Delta_{FIRCVAR}$    | CC | С | Fast internal RC oscillator variation over temperature and supply with respect to f <sub>FIRC</sub> at T <sub>A</sub> = 25 °C in high-frequency configuration |                         | _                      | <b>-</b> 5 | _    | 5    | %    |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

# 4.15 Slow internal RC oscillator (128 kHz) electrical characteristics

The device provides a 128 kHz low power internal RC oscillator. This can be used as the reference clock for the RTC module.

Table 42. Slow internal RC oscillator (128 kHz) electrical characteristics

| Symbol                          |    | С | Parameter                                                                          | Conditions <sup>1</sup>                                        |     | Unit |     |     |
|---------------------------------|----|---|------------------------------------------------------------------------------------|----------------------------------------------------------------|-----|------|-----|-----|
| - Cymber                        |    |   | T drainetor                                                                        | Conditions                                                     | Min | Тур  | Max |     |
| f <sub>SIRC</sub>               | CC | Р | Slow internal RC oscillator low                                                    | T <sub>A</sub> = 25 °C, trimmed                                | _   | 128  | _   | kHz |
|                                 | SR | _ | frequency                                                                          | _                                                              | 100 | _    | 150 |     |
| I <sub>SIRC</sub> <sup>2,</sup> | СС | _ | Slow internal RC oscillator low frequency current                                  | T <sub>A</sub> = 25 °C, trimmed                                |     | _    | 5   | μΑ  |
| t <sub>SIRCSU</sub>             | СС | Р | Slow internal RC oscillator start-up time                                          | $T_A = 25  ^{\circ}\text{C},  V_{DD} = 5.0  \text{V} \pm 10\%$ |     | 8    | 12  | μs  |
| $\Delta_{SIRCPRE}$              | CC | С | Slow internal RC oscillator precision after software trimming of f <sub>SIRC</sub> | T <sub>A</sub> = 25 °C                                         | -2  | _    | 2   | %   |
| $\Delta_{SIRCTRIM}$             | СС | С | Slow internal RC oscillator trimming step                                          | _                                                              | _   | 2.7  | _   |     |

<sup>&</sup>lt;sup>2</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON.

Table 42. Slow internal RC oscillator (128 kHz) electrical characteristics (continued)

| Symbol                 |    | _ | Parameter                                                                                                                                   | Conditions <sup>1</sup> |     | Unit |     |   |
|------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----|------|-----|---|
|                        |    |   | i didiletei                                                                                                                                 | Conditions              | Min | Тур  | Max |   |
| $\Delta_{\sf SIRCVAR}$ | CC |   | Slow internal RC oscillator variation in temperature and supply with respect to $f_{SIRC}$ at $T_A = 55$ °C in high frequency configuration |                         | -10 | _    | 10  | % |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

## 4.16 ADC electrical characteristics

## 4.16.1 Introduction

The device provides two Successive Approximation Register (SAR) analog-to-digital converters (10-bit and 12-bit).

<sup>&</sup>lt;sup>2</sup> This does not include consumption linked to clock tree toggling and peripherals consumption when RC oscillator is ON



Figure 16. ADC\_0 characteristic and error definitions

## 4.16.2 Input impedance and ADC accuracy

In the following analysis, the input circuit corresponding to the precise channels is considered.

To preserve the accuracy of the A/D converter, it is necessary that analog input pins have low AC impedance. Placing a capacitor with good high frequency characteristics at the input pin of the device can be effective: the capacitor should be as large as possible, ideally infinite. This capacitor contributes to attenuating the noise present on the input pin; furthermore, it sources charge during the sampling phase, when the analog signal source is a high-impedance source.

A real filter can typically be obtained by using a series resistance with a capacitor on the input pin (simple RC filter). The RC filtering may be limited according to the value of source impedance of the transducer

or circuit supplying the analog signal to be measured. The filter at the input pins must be designed taking into account the dynamic characteristics of the input signal (bandwidth) and the equivalent input impedance of the ADC itself.

In fact a current sink contributor is represented by the charge sharing effects with the sampling capacitance: being  $C_S$  and  $C_{p2}$  substantially two switched capacitances, with a frequency equal to the conversion rate of the ADC, it can be seen as a resistive path to ground. For instance, assuming a conversion rate of 1 MHz, with  $C_S + C_{p2}$  equal to 3 pF, a resistance of 330 k $\Omega$  is obtained ( $R_{EQ} = 1 / (f_c \times (C_S + C_{p2}))$ ), where  $f_c$  represents the conversion rate at the considered channel). To minimize the error induced by the voltage partitioning between this resistance (sampled voltage on  $C_S + C_{p2}$ ) and the sum of  $R_S + R_F$ , the external circuit must be designed to respect the Equation 4:

Eqn. 4

$$V_A \bullet \frac{R_S + R_F}{R_{EQ}} < \frac{1}{2} LSB$$

Equation 4 generates a constraint for external network design, in particular on a resistive path.



Figure 17. Input equivalent circuit (precise channels)

#### **Electrical characteristics**



Figure 18. Input equivalent circuit (extended channels)

A second aspect involving the capacitance network shall be considered. Assuming the three capacitances  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are initially charged at the source voltage  $V_A$  (refer to the equivalent circuit reported in Figure 17): A charge sharing phenomenon is installed when the sampling phase is started (A/D switch close).



Figure 19. Transient behavior during sampling phase

In particular two different transient periods can be distinguished:

1. A first and quick charge transfer from the internal capacitance  $C_{P1}$  and  $C_{P2}$  to the sampling capacitance  $C_S$  occurs ( $C_S$  is supposed initially completely discharged): considering a worst case (since the time constant in reality would be faster) in which  $C_{P2}$  is reported in parallel to  $C_{P1}$  (call  $C_P = C_{P1} + C_{P2}$ ), the two capacitances  $C_P$  and  $C_S$  are in series, and the time constant is

$$\tau_1 = (R_{SW} + R_{AD}) \bullet \frac{C_P \bullet C_S}{C_P + C_S}$$
 Eqn. 5

Equation 5 can again be simplified considering only  $C_S$  as an additional worst condition. In reality, the transient is faster, but the A/D converter circuitry has been designed to be robust also in the very worst case: the sampling time  $t_S$  is always much longer than the internal time constant:

$$\tau_1 < (R_{SW} + R_{AD}) \bullet C_S \ll t_s$$
 Eqn. 6

The charge of  $C_{P1}$  and  $C_{P2}$  is redistributed also on  $C_S$ , determining a new value of the voltage  $V_{A1}$  on the capacitance according to Equation 7:

$$V_{A1} \bullet (C_S + C_{P1} + C_{P2}) = V_A \bullet (C_{P1} + C_{P2})$$
 Eqn. 7

2. A second charge transfer involves also  $C_F$  (that is typically bigger than the on-chip capacitance) through the resistance  $R_L$ : again considering the worst case in which  $C_{P2}$  and  $C_S$  were in parallel to  $C_{P1}$  (since the time constant in reality would be faster), the time constant is:

Eqn. 8 
$$\tau_{2} < R_{1} \bullet (C_{S} + C_{D1} + C_{D2})$$

In this case, the time constant depends on the external circuit: in particular imposing that the transient is completed well before the end of sampling time t<sub>s</sub>, a constraints on R<sub>L</sub> sizing is obtained:

ADC\_0 (10-bit) Eqn. 9   
8.5 • 
$$\tau_2 = 8.5 • R_L • (C_S + C_{P1} + C_{P2}) < t_s$$

ADC\_1 (12-bit) Eqn. 10  

$$10 \bullet \tau_2 = 10 \bullet R_L \bullet (C_S + C_{P1} + C_{P2}) < t_s$$

Of course,  $R_L$  shall be sized also according to the current limitation constraints, in combination with  $R_S$  (source impedance) and  $R_F$  (filter resistance). Being  $C_F$  definitively bigger than  $C_{P1}$ ,  $C_{P2}$  and  $C_S$ , then the final voltage  $V_{A2}$  (at the end of the charge transfer transient) will be much higher than  $V_{A1}$ . Equation 11 must be respected (charge balance assuming now  $C_S$  already charged at  $V_{A1}$ ):

NXP Semiconductors 79

MPC5607B Microcontroller Data Sheet, Rev. 10

$$V_{A2} \bullet (C_S + C_{P1} + C_{P2} + C_F) = V_A \bullet C_F + V_{A1} \bullet (C_{P1} + C_{P2} + C_S)$$

The two transients above are not influenced by the voltage source that, due to the presence of the  $R_FC_F$  filter, is not able to provide the extra charge to compensate the voltage drop on  $C_S$  with respect to the ideal source  $V_A$ ; the time constant  $R_FC_F$  of the filter is very high with respect to the sampling time  $(t_s)$ . The filter is typically designed to act as antialiasing.



Figure 20. Spectral representation of input signal

Calling  $f_0$  the bandwidth of the source signal (and as a consequence the cut-off frequency of the antialiasing filter,  $f_F$ ), according to the Nyquist theorem the conversion rate  $f_C$  must be at least  $2f_0$ ; it means that the constant time of the filter is greater than or at least equal to twice the conversion period  $(t_c)$ . Again the conversion period  $t_c$  is longer than the sampling time  $t_s$ , which is just a portion of it, even when fixed channel continuous conversion mode is selected (fastest conversion rate at a specific channel): in conclusion it is evident that the time constant of the filter  $R_F C_F$  is definitively much higher than the sampling time  $t_s$ , so the charge level on  $C_S$  cannot be modified by the analog signal source during the time in which the sampling switch is closed.

The considerations above lead to impose new constraints on the external circuit, to reduce the accuracy error due to the voltage drop on  $C_S$ ; from the two charge balance equations above, it is simple to derive Equation 12 between the ideal and real sampled voltage on  $C_S$ :

Eqn. 12

$$\frac{V_{A2}}{V_{A}} = \frac{C_{P1} + C_{P2} + C_{F}}{C_{P1} + C_{P2} + C_{F} + C_{S}}$$

From this formula, in the worst case (when  $V_A$  is maximum, that is for instance 5 V), assuming to accept a maximum error of half a count, a constraint is evident on  $C_F$  value:

MPC5607B Microcontroller Data Sheet, Rev. 10

## 4.16.3 ADC electrical characteristics

Table 43. ADC input leakage current

 $C_F > 8192 \cdot C_S$ 

| Syn              | Symbol C Parameter |   |                       |                         | Conditions                           |     |     | Value |    |  |  |
|------------------|--------------------|---|-----------------------|-------------------------|--------------------------------------|-----|-----|-------|----|--|--|
| Oy.              |                    |   |                       |                         |                                      | Min | Тур | Max   |    |  |  |
| I <sub>LKG</sub> | CC                 | D | Input leakage current | T <sub>A</sub> = -40 °C | No current injection on adjacent pin | _   | 1   | 70    | nA |  |  |
|                  |                    | D |                       | T <sub>A</sub> = 25 °C  |                                      |     | 1   | 70    |    |  |  |
|                  |                    | D |                       | T <sub>A</sub> = 85 °C  |                                      |     | 3   | 100   |    |  |  |
|                  |                    | D |                       | T <sub>A</sub> = 105 °C |                                      | _   | 8   | 200   |    |  |  |
|                  |                    | Р |                       | T <sub>A</sub> = 125 °C |                                      |     | 45  | 400   |    |  |  |

Table 44. ADC\_0 conversion characteristics (10-bit ADC\_0)

| Symbo                |    | С | Parameter                                                                           | Conditions <sup>1</sup>                    | ,                             | Unit |                               |       |
|----------------------|----|---|-------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------|------|-------------------------------|-------|
| Syllibo              | '  | C | Farameter                                                                           | Conditions                                 | Min                           | Тур  | Max                           | Ullit |
| V <sub>SS_ADC0</sub> | SR |   | Voltage on VSS_HV_ADC0 (ADC_0 reference) pin with respect to ground $(V_{SS})^2$    | _                                          | -0.1                          | _    | 0.1                           | V     |
| V <sub>DD_ADC0</sub> | SR |   | Voltage on VDD_HV_ADC pin (ADC reference) with respect to ground (V <sub>SS</sub> ) | _                                          | V <sub>DD</sub> – 0.1         | _    | V <sub>DD</sub> + 0.1         | V     |
| V <sub>AINx</sub>    | SR | _ | Analog input voltage <sup>3</sup>                                                   | _                                          | V <sub>SS_ADC0</sub><br>- 0.1 | _    | V <sub>DD_ADC0</sub><br>+ 0.1 | V     |
| I <sub>ADC0pwd</sub> | SR | _ | ADC_0 consumption in power down mode                                                | _                                          | _                             | _    | 50                            | μΑ    |
| I <sub>ADC0run</sub> | SR | _ | ADC_0 consumption in running mode                                                   | _                                          | _                             | _    | 5                             | mA    |
| f <sub>ADC0</sub>    | SR | _ | ADC_0 analog frequency                                                              | _                                          | 6                             | _    | 32 + 4%                       | MHz   |
| $\Delta_{ADC0\_SYS}$ | SR | _ | ADC_0 digital clock duty cycle (ipg_clk)                                            | ADCLKSEL = 1 <sup>4</sup>                  | 45                            |      | 55                            | %     |
| t <sub>ADC0_PU</sub> | SR | _ | ADC_0 power up delay                                                                | _                                          | _                             | _    | 1.5                           | μs    |
| t <sub>ADC0_S</sub>  | СС | Т | Sampling time <sup>5</sup>                                                          | f <sub>ADC</sub> = 32 MHz,<br>INPSAMP = 17 | 0.5                           |      |                               | μs    |
|                      |    |   |                                                                                     | f <sub>ADC</sub> = 6 MHz,<br>INPSAMP = 255 | _                             | _    | 42                            |       |

MPC5607B Microcontroller Data Sheet, Rev. 10

#### **Electrical characteristics**

Table 44. ADC\_0 conversion characteristics (10-bit ADC\_0) (continued)

| Cymha               |    | С | Parameter                               | Conditi                                       | :1                            |            | Value |     | Unit |
|---------------------|----|---|-----------------------------------------|-----------------------------------------------|-------------------------------|------------|-------|-----|------|
| Symbo               | 1  | C | Parameter                               | Conditi                                       | ions                          | Min        | Тур   | Max | Unit |
| t <sub>ADC0_C</sub> | CC | Р | Conversion time <sup>6</sup>            | f <sub>ADC</sub> = 32 MHz,<br>INPCMP = 2      |                               | 0.625      |       | _   | μs   |
| C <sub>S</sub>      | СС | D | ADC_0 input sampling capacitance        | _                                             |                               | _          |       | 3   | pF   |
| C <sub>P1</sub>     | СС | D | ADC_0 input pin capacitance 1           | _                                             |                               | _          |       | 3   | pF   |
| C <sub>P2</sub>     | СС | D | ADC_0 input pin capacitance 2           | _                                             |                               | _          | _     | 1   | pF   |
| C <sub>P3</sub>     | СС | D | ADC_0 input pin capacitance 3           |                                               |                               | _          | _     | 1   | pF   |
| R <sub>SW1</sub>    | СС | D | Internal resistance of analog source    | _                                             |                               | _          | _     | 3   | kΩ   |
| R <sub>SW2</sub>    | СС | D | Internal resistance of analog source    | _                                             | _                             |            |       | 2   | kΩ   |
| R <sub>AD</sub>     | СС | D | Internal resistance of analog source    | _                                             |                               | _          | _     | 2   | kΩ   |
| I <sub>INJ</sub>    | SR | _ | Input current Injection                 | Current injection on one ADC_0                | V <sub>DD</sub> = 3.3 V ± 10% | <b>-</b> 5 | _     | 5   | mA   |
|                     |    |   |                                         | input, different<br>from the<br>converted one | V <sub>DD</sub> = 5.0 V ± 10% | <b>-</b> 5 | _     | 5   |      |
| INLI                | CC | Т | Absolute integral nonlinearity          | No overload                                   |                               | _          | 0.5   | 1.5 | LSB  |
| IDNLI               | СС | Т | Absolute differential nonlinearity      | No overload                                   |                               | _          | 0.5   | 1.0 | LSB  |
| ΙΕ <sub>Ο</sub> Ι   | CC | Т | Absolute offset error                   | _                                             |                               | _          | 0.5   | _   | LSB  |
| l E <sub>G</sub> l  | СС | Т | Absolute gain error                     | _                                             |                               | _          | 0.6   | _   | LSB  |
| TUEP                | СС | Р | Total unadjusted error <sup>7</sup> for | Without current injection                     |                               | -2         | 0.6   | 2   | LSB  |
|                     |    | Т | precise channels, input only pins       | With current injection                        |                               | -3         | _     | 3   |      |
| TUEX                | СС | Т | Total unadjusted error <sup>7</sup> for | Without current injection                     |                               | -3         | 1     | 3   | LSB  |
|                     |    | Т | extended channel                        | With current inject                           | ction                         | -4         |       | 4   |      |

 $<sup>\</sup>overline{}^{1}$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified.

<sup>&</sup>lt;sup>2</sup> Analog and digital V<sub>SS</sub> **must** be common (to be tied together externally).

<sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC0</sub> and V<sub>DD\_ADC0</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0x3FF.

Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2.

During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC0\_S</sub>. After the end of the sampling time t<sub>ADC0\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sampling clock t<sub>ADC0\_S</sub> depend on programming.

<sup>&</sup>lt;sup>6</sup> This parameter does not include the sampling time t<sub>ADC0\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result.

Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors.



Figure 21. ADC\_1 characteristic and error definitions

Table 45. ADC\_1 conversion characteristics (12-bit ADC\_1)

| Symbo                | ı  | С | Parameter                                                                                                 | Conditions <sup>1</sup> |                       | Unit |                       |   |
|----------------------|----|---|-----------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|------|-----------------------|---|
| Symbol               |    |   | T diamoto.                                                                                                | Conditions              | Min                   | Тур  | Max                   |   |
| V <sub>SS_ADC1</sub> | SR |   | Voltage on VSS_HV_ADC1<br>(ADC_1 reference) pin with<br>respect to ground (V <sub>SS</sub> ) <sup>2</sup> | _                       | -0.1                  |      | 0.1                   | V |
| V <sub>DD_ADC1</sub> | SR |   | Voltage on VDD_HV_ADC1 pin (ADC_1 reference) with respect to ground (V <sub>SS</sub> )                    | _                       | V <sub>DD</sub> – 0.1 | _    | V <sub>DD</sub> + 0.1 | V |

### **Electrical characteristics**

Table 45. ADC\_1 conversion characteristics (12-bit ADC\_1) (continued)

| Symbol               |    | С | Dovomotov                                               | Conditions <sup>1</sup>                        |                               | Valu | е                             | Unit |
|----------------------|----|---|---------------------------------------------------------|------------------------------------------------|-------------------------------|------|-------------------------------|------|
| Symbol               |    | C | Parameter                                               | Conditions                                     | Min                           | Тур  | Max                           | Unit |
| V <sub>AINx</sub>    | SR | _ | Analog input voltage <sup>3</sup>                       | _                                              | V <sub>SS_ADC1</sub><br>- 0.1 | _    | V <sub>DD_ADC1</sub><br>+ 0.1 | ٧    |
| I <sub>ADC1pwd</sub> | SR |   | ADC_1 consumption in power down mode                    | _                                              | _                             | _    | 50                            | μA   |
| I <sub>ADC1run</sub> | SR |   | ADC_1 consumption in running mode                       | _                                              | _                             | _    | 6                             | mA   |
| f <sub>ADC1</sub>    | SR | _ | ADC_1 analog frequency                                  | V <sub>DD</sub> = 3.3 V                        | 3.33                          | _    | 20 + 4%                       | MHz  |
|                      |    |   |                                                         | V <sub>DD</sub> = 5 V                          | 3.33                          | _    | 32 + 4%                       |      |
| t <sub>ADC1_PU</sub> | SR |   | ADC_1 power up delay                                    | _                                              | _                             | _    | 1.5                           | μs   |
| t <sub>ADC1_S</sub>  | CC | Т | Sampling time <sup>4</sup><br>V <sub>DD</sub> = 3.3 V   | f <sub>ADC1</sub> = 20 MHz,<br>INPSAMP = 12    | 600                           | _    | _                             | ns   |
|                      |    |   | Sampling time <sup>4</sup><br>V <sub>DD</sub> = 5.0 V   | f <sub>ADC1</sub> = 32 MHz,<br>INPSAMP = 17    | 500                           | _    | _                             | -    |
|                      |    |   | Sampling time <sup>4</sup><br>V <sub>DD</sub> = 3.3 V   | f <sub>ADC1</sub> = 3.33 MHz,<br>INPSAMP = 255 | _                             | _    | 76.2                          | μs   |
|                      |    |   | Sampling time <sup>4</sup><br>V <sub>DD</sub> = 5.0 V   | f <sub>ADC1</sub> = 3.33 MHz,<br>INPSAMP = 255 | _                             | _    | 76.2                          | =    |
| t <sub>ADC1_C</sub>  | СС | Р | Conversion time <sup>5</sup><br>V <sub>DD</sub> = 3.3 V | f <sub>ADC1</sub> = 20 MHz,<br>INPCMP = 0      | 2.4                           | _    | _                             | μs   |
|                      |    |   | Conversion time <sup>5</sup><br>V <sub>DD</sub> = 5.0 V | f <sub>ADC 1</sub> = 32 MHz,<br>INPCMP = 0     | 1.5                           | _    |                               | μs   |
|                      |    |   | Conversion time <sup>5</sup><br>V <sub>DD</sub> = 3.3 V | f <sub>ADC 1</sub> = 13.33 MHz,<br>INPCMP = 0  | _                             | _    | 3.6                           | μs   |
|                      |    |   | Conversion time <sup>5</sup><br>V <sub>DD</sub> = 5.0 V | f <sub>ADC1</sub> = 13.33 MHz,<br>INPCMP = 0   | _                             | _    | 3.6                           | μs   |
| $\Delta_{ADC1\_SYS}$ | SR | _ | ADC_1 digital clock duty cycle                          | ADCLKSEL = 1 <sup>6</sup>                      | 45                            | _    | 55                            | %    |
| C <sub>S</sub>       | CC | D | ADC_1 input sampling capacitance                        | _                                              | _                             | _    | 5                             | pF   |
| C <sub>P1</sub>      | СС | D | ADC_1 input pin capacitance 1                           | _                                              | _                             | _    | 3                             | pF   |
| C <sub>P2</sub>      | СС | D | ADC_1 input pin capacitance 2                           | _                                              | _                             | _    | 1                             | pF   |
| C <sub>P3</sub>      | СС | D | ADC_1 input pin capacitance 3                           | _                                              | _                             | _    | 1.5                           | pF   |
| R <sub>SW1</sub>     | СС | D | Internal resistance of analog source                    | _                                              | _                             | _    | 1                             | kΩ   |
| R <sub>SW2</sub>     | СС | D | Internal resistance of analog source                    | _                                              | _                             | _    | 2                             | kΩ   |
| R <sub>AD</sub>      | СС | D | Internal resistance of analog source                    | _                                              | _                             | _    | 0.3                           | kΩ   |

Table 45. ADC\_1 conversion characteristics (12-bit ADC\_1) (continued)

| Cumba             |    | С | Parameter                                             | Cor                                                                        | nditions <sup>1</sup>             |            | Value | )     | Unit |
|-------------------|----|---|-------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------|------------|-------|-------|------|
| Symbo             | •  | C | Tarameter Conditions                                  |                                                                            | Min                               | Тур        | Max   | Oilit |      |
| I <sub>INJ</sub>  | SR | _ | Input current Injection                               | Current                                                                    | $V_{DD} = 3.3 \text{ V} \pm 10\%$ | -5         | _     | 5     | mA   |
|                   |    |   |                                                       | injection on<br>one ADC_1<br>input, different<br>from the<br>converted one |                                   | <b>-</b> 5 | _     | 5     |      |
| INLPI             | СС | Т | Absolute integral nonlinearity –<br>Precise channels  | No overload                                                                |                                   | _          | 1     | 3     | LSB  |
| INLX              | СС | Т | Absolute integral nonlinearity –<br>Extended channels | No overload                                                                |                                   | _          | 1.5   | 5     | LSB  |
| IDNLI             | СС | Т | Absolute differential nonlinearity                    | No overload                                                                |                                   | _          | 0.5   | 1     | LSB  |
| ΙΕ <sub>Ο</sub> Ι | СС | Т | Absolute offset error                                 |                                                                            | _                                 | _          | 2     | _     | LSB  |
| ۱E <sub>G</sub> ۱ | СС | Т | Absolute gain error                                   |                                                                            | _                                 | _          | 2     | _     | LSB  |
| TUEP <sup>7</sup> | СС | Р | Total unadjusted error for                            | Without current injection                                                  |                                   | -6         | _     | 6     | LSB  |
|                   |    | Т | precise channels, input only pins                     | With current injection                                                     |                                   | -8         |       | 8     |      |
| TUEX <sup>7</sup> | СС | Т | Total unadjusted error for                            | Without current injection                                                  |                                   | -10        | _     | 10    | LSB  |
|                   |    | Т | extended channel                                      | With current injection                                                     |                                   | -12        | _     | 12    |      |

 $<sup>^{1}</sup>$  V<sub>DD</sub> = 3.3 V  $\pm$  10% / 5.0 V  $\pm$  10%, T<sub>A</sub> = -40 to 125 °C, unless otherwise specified

<sup>&</sup>lt;sup>2</sup> Analog and digital V<sub>SS</sub> **must** be common (to be tied together externally).

<sup>&</sup>lt;sup>3</sup> V<sub>AINx</sub> may exceed V<sub>SS\_ADC1</sub> and V<sub>DD\_ADC1</sub> limits, remaining on absolute maximum ratings, but the results of the conversion will be clamped respectively to 0x000 or 0xFFF.

<sup>&</sup>lt;sup>4</sup> During the sampling time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>ADC1\_S</sub>. After the end of the sampling time t<sub>ADC1\_S</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sampling clock t<sub>ADC1\_S</sub> depend on programming.

<sup>&</sup>lt;sup>5</sup> This parameter does not include the sampling time t<sub>ADC1\_S</sub>, but only the time for determining the digital result and the time to load the result's register with the conversion result.

<sup>&</sup>lt;sup>6</sup> Duty cycle is ensured by using system clock without prescaling. When ADCLKSEL = 0, the duty cycle is ensured by internal divider by 2.

Total Unadjusted Error: The maximum error that occurs without adjusting Offset and Gain errors. This error is a combination of Offset, Gain and Integral Linearity errors.

# 4.17 On-chip peripherals

# 4.17.1 Current consumption

Table 46. On-chip peripherals current consumption<sup>1</sup>

| Symbol                              |    |   | Conditions                                                 | Typical value <sup>2</sup>                                                    | Unit                                                                                                                                                 |                                                              |          |
|-------------------------------------|----|---|------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------|
| I <sub>DD_BV</sub> (CAN)            | CC | Т | CAN (FlexCAN)<br>supply current on<br>V <sub>DD_BV</sub>   | Bitrate:<br>500 Kbyte/s<br>Bitrate:<br>125 Kbyte/s                            | Total (static + dynamic) consumption: • FlexCAN in loop-back mode • XTAL at 8 MHz used as CAN engine clock source • Message sending period is 580 µs | 8 * f <sub>periph</sub> + 85<br>8 * f <sub>periph</sub> + 27 | μА       |
| IDD_BV(eMIOS)                       | CC | Т | eMIOS supply current<br>on V <sub>DD_BV</sub>              | <ul><li>eMIOS channe</li><li>Global prescale</li><li>Dynamic consum</li></ul> | el OFF<br>er enabled                                                                                                                                 | 29 * f <sub>periph</sub>                                     | μА       |
| I <sub>DD_BV(SCI)</sub>             | СС | Т | SCI (LINFlex) supply current on V <sub>DD_BV</sub>         | Total (static + dyn • LIN mode • Baudrate: 20 K                               | namic) consumption:                                                                                                                                  | 5 * f <sub>periph</sub> + 31                                 | μΑ       |
| I <sub>DD_BV(SPI)</sub>             | CC | Т | SPI (DSPI) supply current on V <sub>DD_BV</sub>            |                                                                               |                                                                                                                                                      | 1<br>16 * f <sub>periph</sub>                                | μА       |
| I <sub>DD_BV</sub><br>(ADC_0/ADC_1) | СС | Т | ADC_0/ADC_1 supply current on V <sub>DD_BV</sub>           | V <sub>DD</sub> = 5.5 V                                                       | Ballast static consumption (no conversion) <sup>3</sup> Ballast dynamic consumption (continuous conversion) <sup>3</sup>                             | 41 * f <sub>periph</sub> 46 * f <sub>periph</sub>            | μA       |
| I <sub>DD_HV_ADC0</sub>             | CC | Т | ADC_0 supply current<br>on V <sub>DD_HV_ADC0</sub>         | V <sub>DD</sub> = 5.5 V                                                       | Analog static consumption (no conversion)  Analog dynamic consumption (continuous conversion)                                                        | 200                                                          | μA<br>mA |
| I <sub>DD_HV_ADC1</sub>             | СС | Т | ADC_1 supply current on V <sub>DD_HV_ADC1</sub>            | V <sub>DD</sub> = 5.5 V                                                       | Analog static consumption (no conversion)                                                                                                            | 300 * f <sub>periph</sub>                                    | μΑ       |
|                                     |    |   |                                                            |                                                                               | Analog dynamic consumption (continuous conversion)                                                                                                   | 4                                                            | mA       |
| I <sub>DD_HV(FLASH)</sub>           | СС | Т | CFlash + DFlash<br>supply current on<br>V <sub>DD_HV</sub> | V <sub>DD</sub> = 5.5 V                                                       | _                                                                                                                                                    | 12                                                           | mA       |
| I <sub>DD_HV(PLL)</sub>             | СС | Т | PLL supply current on V <sub>DD_HV</sub>                   | V <sub>DD</sub> = 5.5 V                                                       | _                                                                                                                                                    | 30 * f <sub>periph</sub>                                     | μΑ       |

Operating conditions: T<sub>A</sub> = 25 °C, f<sub>periph</sub> = 8 MHz to 64 MHz
 f<sub>periph</sub> is an absolute value.
 During the conversion, the total current consumption is given from the sum of the static and dynamic consumption, i.e., (41 + 46) \* f<sub>periph</sub>.

# 4.17.2 DSPI characteristics

## Table 47. DSPI characteristics<sup>1</sup>

| No. | . Symbol                         |    | С | Parameter                                                                                                  |                           | DSPI0/D                 | SPI1/DS             | PI3/DSPI5                | С                       | SPI2/DS             | SPI4                      | Unit |
|-----|----------------------------------|----|---|------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------|---------------------|--------------------------|-------------------------|---------------------|---------------------------|------|
| NO. |                                  |    |   | Farameter                                                                                                  |                           | Min                     | Тур                 | Max                      | Min                     | Тур                 | Max                       |      |
| 1   | t <sub>SCK</sub>                 | SR | D | SCK cycle time                                                                                             | Master mode<br>(MTFE = 0) | 125                     | _                   | _                        | 333                     | _                   | _                         | ns   |
|     |                                  |    | D |                                                                                                            | Slave mode<br>(MTFE = 0)  | 125                     | _                   | _                        | 333                     | _                   | _                         |      |
|     |                                  |    | D |                                                                                                            | Master mode<br>(MTFE = 1) | 83                      | _                   | _                        | 125                     | _                   | _                         |      |
|     |                                  |    | D |                                                                                                            | Slave mode<br>(MTFE = 1)  | 83                      | _                   | _                        | 125                     | _                   | _                         |      |
| _   | f <sub>DSPI</sub>                | SR | D | DSPI digital controller frequ                                                                              | iency                     | _                       | _                   | f <sub>CPU</sub>         | _                       | _                   | f <sub>CPU</sub>          | MHz  |
|     | Δt <sub>CSC</sub>                | CC | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in<br>master mode for CSn1->0 | Master mode               | _                       | _                   | 130 <sup>2</sup>         | _                       | _                   | 15 <sup>3</sup>           | ns   |
|     | $\Delta t_{ASC}$                 | CC | D | Internal delay between pad<br>associated to SCK and pad<br>associated to CSn in<br>master mode for CSn1->1 | Master mode               | _                       | _                   | 130 <sup>3</sup>         | _                       | _                   | 130 <sup>3</sup>          | ns   |
| 2   | t <sub>CSCext</sub> <sup>4</sup> | SR | D | CS to SCK delay                                                                                            | Slave mode                | 32                      | _                   | _                        | 32                      | _                   | _                         | ns   |
| 3   | t <sub>ASCext</sub> <sup>5</sup> | SR | D | After SCK delay                                                                                            | Slave mode                | 1/f <sub>DSPI</sub> + 5 | _                   | _                        | 1/f <sub>DSPI</sub> + 5 | _                   | _                         | ns   |
| 4   | t <sub>SDC</sub>                 | CC | D | SCK duty cycle                                                                                             | Master mode               | _                       | t <sub>SCK</sub> /2 | _                        | _                       | t <sub>SCK</sub> /2 | _                         | ns   |
|     | •                                | SR | D |                                                                                                            | Slave mode                | t <sub>SCK</sub> /2     | _                   | _                        | t <sub>SCK</sub> /2     | _                   | _                         |      |
| 5   | t <sub>A</sub>                   | SR | D | Slave access time                                                                                          | Slave mode                | _                       | _                   | 1/f <sub>DSPI</sub> + 70 | _                       | _                   | 1/f <sub>DSPI</sub> + 130 | ns   |
| 6   | t <sub>DI</sub>                  | SR | D | Slave SOUT disable time                                                                                    | Slave mode                | 7                       | _                   | _                        | 7                       | _                   | _                         | ns   |
| 7   | t <sub>PCSC</sub>                | SR | D | PCSx to PCSS time                                                                                          | _                         | 0                       | _                   | _                        | 0                       | _                   | _                         | ns   |
| 8   | t <sub>PASC</sub>                | SR | D | PCSS to PCSx time                                                                                          | _                         | 0                       | _                   | _                        | 0                       | _                   | _                         | ns   |
| 9   | t <sub>SUI</sub>                 | SR | D | Data setup time for inputs                                                                                 | Master mode               | 43                      | _                   | _                        | 145                     | _                   | _                         | ns   |
|     |                                  |    |   |                                                                                                            | Slave mode                | 5                       | _                   | _                        | 5                       | _                   | _                         |      |

## Table 47. DSPI characteristics<sup>1</sup> (continued)

| No. | Symb                         | Symbol |   | Parameter                  |             | DSPI0/E        | SPI1/DS  | PI3/DSPI5 | С              | SPI2/DS | SPI4 | Unit  |
|-----|------------------------------|--------|---|----------------------------|-------------|----------------|----------|-----------|----------------|---------|------|-------|
| NO. | Syllib                       | Oi     | С | Parameter                  |             | Min            | Тур      | Max       | Min            | Тур     | Max  | Oilit |
| 10  | t <sub>HI</sub>              | SR     | D | Data hold time for inputs  | Master mode | 0              | <u> </u> | _         | 0              | _       | _    | ns    |
|     |                              |        |   |                            | Slave mode  | 2 <sup>6</sup> | _        | _         | 2 <sup>6</sup> | _       | _    |       |
| 11  | t <sub>SUO</sub> 7           | СС     | D | Data valid after SCK edge  | Master mode | _              | _        | 32        | _              | _       | 50   | ns    |
|     |                              |        |   |                            | Slave mode  |                | _        | 52        | _              | _       | 160  |       |
| 12  | t <sub>HO</sub> <sup>7</sup> | СС     | D | Data hold time for outputs | Master mode | 0              | _        | _         | 0              | _       | _    | ns    |
|     |                              |        |   |                            | Slave mode  | 8              | _        | _         | 13             | _       | _    | 1     |

<sup>&</sup>lt;sup>1</sup> Operating conditions:  $C_1 = 10$  to 50 pF,  $Slew_{IN} = 3.5$  to 15 ns

<sup>&</sup>lt;sup>2</sup> Maximum value is reached when CSn pad is configured as SLOW pad while SCK pad is configured as MEDIUM. A positive value means that SCK starts before CSn is asserted. DSPI2 has only SLOW SCK available.

<sup>&</sup>lt;sup>3</sup> Maximum value is reached when CSn pad is configured as MEDIUM pad while SCK pad is configured as SLOW. A positive value means that CSn is deasserted before SCK. DSPI0 and DSPI1 have only MEDIUM SCK available.

<sup>&</sup>lt;sup>4</sup> The t<sub>CSC</sub> delay value is configurable through a register. When configuring t<sub>CSC</sub> (using PCSSCK and CSSCK fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>CSC</sub> to ensure positive t<sub>CSCext</sub>.

<sup>&</sup>lt;sup>5</sup> The t<sub>ASC</sub> delay value is configurable through a register. When configuring t<sub>ASC</sub> (using PASC and ASC fields in DSPI\_CTARx registers), delay between internal CS and internal SCK must be higher than Δt<sub>ASC</sub> to ensure positive t<sub>ASCext</sub>.

<sup>&</sup>lt;sup>6</sup> This delay value corresponds to SMPL\_PT = 00b which is bit field 9 and 8 of DSPI\_MCR register.

<sup>&</sup>lt;sup>7</sup> SCK and SOUT are configured as MEDIUM pad.

**PCS**x SCK Output (CPOL = 0) SCK Output (CPOL = 1)[10] 9 Last Data First Data Data SIN First Data Data Last Data SOUT Note: Numbers shown reference Table 46.

Figure 22. DSPI classic SPI timing — master, CPHA = 0





### MPC5607B Microcontroller Data Sheet, Rev. 10

SS SCK Input (CPOL = 0) 4 SCK Input (CPOL = 1) 5 **→**(11) First Data Data Last Data SOUT (10)First Data Data Last Data SIN Note: Numbers shown reference Table 46.

Figure 24. DSPI classic SPI timing — slave, CPHA = 0





**PCSx** 2 SCK Output (CPOL = 0)SCK Output (CPOL = 1) (10) SIN First Data Data Last Data (12)(11)SOUT Last Data First Data Data Note: Numbers shown reference Table 46.

Figure 26. DSPI modified transfer format timing — master, CPHA = 0





MPC5607B Microcontroller Data Sheet, Rev. 10



Figure 28. DSPI modified transfer format timing — slave, CPHA = 0





### **Electrical characteristics**



Figure 30. DSPI PCS strobe (PCSS) timing

## 4.17.3 Nexus characteristics

**Table 48. Nexus characteristics** 

| No. | Cumb               | al al | С | Parameter                     |     | Value |     | Unit  |
|-----|--------------------|-------|---|-------------------------------|-----|-------|-----|-------|
| NO. | Symbol             |       | C | raiailletei                   | Min | Тур   | Max | Oiiit |
| 1   | t <sub>TCYC</sub>  | CC    | D | TCK cycle time                | 64  | _     | _   | ns    |
| 2   | t <sub>MCYC</sub>  | CC    | D | MCKO cycle time               | 32  | _     | _   | ns    |
| 3   | t <sub>MDOV</sub>  | CC    | D | MCKO low to MDO data valid    | _   | _     | 8   | ns    |
| 4   | t <sub>MSEOV</sub> | CC    | D | MCKO low to MSEO_b data valid | _   | _     | 8   | ns    |
| 5   | t <sub>EVTOV</sub> | CC    | D | MCKO low to EVTO data valid   | _   | _     | 8   | ns    |
| 6   | t <sub>NTDIS</sub> | CC    | D | TDI data setup time           | 15  | _     | _   | ns    |
|     | t <sub>NTMSS</sub> | CC    | D | TMS data setup time           | 15  | _     | _   | ns    |
| 7   | t <sub>NTDIH</sub> | CC    | D | TDI data hold time            | 5   | _     | _   | ns    |
|     | t <sub>NTMSH</sub> | CC    | D | TMS data hold time            | 5   | _     | _   | ns    |
| 8   | t <sub>TDOV</sub>  | CC    | D | TCK low to TDO data valid     | 35  | _     | _   | ns    |
| 9   | t <sub>TDOI</sub>  | CC    | D | TCK low to TDO data invalid   | 6   | _     | _   | ns    |



Figure 31. Nexus TDI, TMS, TDO timing

# 4.17.4 JTAG characteristics

**Table 49. JTAG characteristics** 

| No.  | Symbol C          |          | Symbol C Parameter |                        |     | Unit |     |       |
|------|-------------------|----------|--------------------|------------------------|-----|------|-----|-------|
| 110. | Jynno             | Symbol C |                    | i didilietei           | Min | Тур  | Max | Oilit |
| 1    | t <sub>JCYC</sub> | СС       | D                  | TCK cycle time         | 64  | _    | _   | ns    |
| 2    | t <sub>TDIS</sub> | CC       | D                  | TDI setup time         | 15  | _    | _   | ns    |
| 3    | t <sub>TDIH</sub> | CC       | D                  | TDI hold time          | 5   |      | 1   | ns    |
| 4    | t <sub>TMSS</sub> | CC       | D                  | TMS setup time         | 15  | _    | _   | ns    |
| 5    | t <sub>TMSH</sub> | СС       | D                  | TMS hold time          | 5   | _    | _   | ns    |
| 6    | t <sub>TDOV</sub> | СС       | D                  | TCK low to TDO valid   | _   | _    | 33  | ns    |
| 7    | t <sub>TDOI</sub> | CC       | D                  | TCK low to TDO invalid | 6   | _    | _   | ns    |

### **Electrical characteristics**



Figure 32. Timing diagram — JTAG boundary scan

# 5 Package characteristics

# 5.1 Package mechanical data

## 5.1.1 176 LQFP



Figure 33. 176 LQFP package mechanical drawing (Part 1 of 3)



Figure 34. 176 LQFP package mechanical drawing (Part 2 of 3)

#### NOTES:

- 1. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25MM PER SIDE. DIMENSIONS D1 AND E1 DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE DATUM H.
- 2. DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM 6 DIMENSION BY MORE THEN 0.08MM. DAMBAR CAN NOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM BETWEEN PROTRUSION AND AN ADJACENT LEAD IS 0.07MM FOR 0.4MM AND 0.5MM PITCH PACKAGES.

| DIM | MIN    | NOM     | MAX  | DIM | MIN  | NOM     | MAX          | DIM | MIN   | NOM    | MAX     |
|-----|--------|---------|------|-----|------|---------|--------------|-----|-------|--------|---------|
| Α   |        |         | 1.6  | L1  |      | 1 REF   |              |     |       |        |         |
| A1  | 0.05   |         | 0.15 | R1  | 0.08 |         |              |     |       |        |         |
| A2  | 1.35   | 1.4     | 1.45 | R2  | 0.08 |         | 0.2          |     |       |        |         |
| b   | 0.17   | 0.22    | 0.27 | S   |      | D.2 REF | <del>-</del> |     |       |        |         |
| b1  | 0.17   | 0.2     | 0.23 | Θ   | 0.   | 3.5°    | 7°           |     |       |        |         |
| С   | 0.09   |         | 0.2  | θ1  | 0,   |         |              |     |       |        |         |
| c1  | 0.09   |         | 0.16 | θ2  | 11°  | 12°     | 13°          |     |       |        |         |
| D   |        | 26 BSC  | )    | θ3  | 11°  | 12°     | 13°          |     |       |        |         |
| D1  |        | 24 BSC  | Ç    |     |      |         |              |     |       |        |         |
| е   | (      | 0.5 BS( |      |     |      |         |              |     |       |        |         |
| E   | 26 BSC |         |      |     |      |         |              |     |       |        |         |
| E1  | 24 BSC |         |      |     |      |         | IMENSION A   | AND | 1     |        |         |
| L   | 0.45   | 0.6     | 0.75 |     | UNIT |         | TOLERANCE    |     | REFER | ANCE D | OCUMENT |
|     |        |         |      |     | MM   |         | ASME Y14.    | 5M  | 64-   | -06-28 | 0-1392  |
|     |        |         |      |     |      |         |              |     |       |        |         |

Figure 35. 176 LQFP package mechanical drawing (Part 3 of 3)

#### **144 LQFP** 5.1.2



Figure 36. 144 LQFP package mechanical drawing (Part 1 of 2)

MPC5607B Microcontroller Data Sheet, Rev. 10 100 **NXP Semiconductors** 



Figure 37. 144 LQFP package mechanical drawing (Part 2 of 2)

## 5.1.3 100 LQFP



Figure 38. 100 LQFP package mechanical drawing (Part 1 of 3)

102



Figure 39. 100 LQFP package mechanical drawing (Part 2 of 3)

MPC5607B Microcontroller Data Sheet, Rev. 10 103 **NXP Semiconductors** 

#### Package characteristics



Figure 50. 100 LQFP package mechanical drawing (Part 3 of 3)

## 5.1.4 208 MAPBGA



Figure 51. 208 MAPBGA package mechanical drawing (Part 1 of 2)

#### Package characteristics



Figure 52. 208 MAPBGA package mechanical drawing (Part 2 of 2)

# 6 Ordering information

Figure 40. Commercial product code structure



Note: Not all options are available on all devices.

# **Appendix A Abbreviations**

Table 53 lists abbreviations used but not defined elsewhere in this document.

Table 53. Abbreviations

| Abbreviation | Meaning                                 |
|--------------|-----------------------------------------|
| CMOS         | Complementary metal oxide semiconductor |
| СРНА         | Clock phase                             |
| CPOL         | Clock polarity                          |
| CS           | Peripheral chip select                  |
| EVTO         | Event out                               |
| MCKO         | Message clock out                       |
| MDO          | Message data out                        |
| MSEO         | Message start/end out                   |
| MTFE         | Modified timing format enable           |
| SCK          | Serial communications clock             |
| SOUT         | Serial data out                         |

MPC5607B Microcontroller Data Sheet, Rev. 10

<sup>&</sup>lt;sup>1</sup> 208 MAPBGA is available only as development package for Nexus2+.

### **Abbreviations**

## **Table 53. Abbreviations (continued)**

| Abbreviation | Meaning          |
|--------------|------------------|
| TBD          | To be defined    |
| TCK          | Test clock input |
| TDI          | Test data input  |
| TDO          | Test data output |
| TMS          | Test mode select |

# 7 Revision history

Table 54 summarizes revisions to this document.

Table 54. Revision history

| Revision | Date        | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | 12-Jan-2009 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2        | 09 Nov-2009 | Updated Features Replaced 27 IRQs in place of 23 ADC features External Ballast resistor support conditions Updated device summary-added 208 BGA details Updated block diagram to include WKUP Updated block diagram to include 5 ch ADC 12 -bit Updated Block summary table Updated LQFP 144, 176 and 100 pinouts. Applied new naming convention for ADC signals as ADCx_P[x] and ADCx_S[x] Section 1, "General description Updated MPC5607B device comparison table Updated block diagram-aligned with 512k Updated block summary-aligned with 512k Section 2, "Package pinouts Updated 100,144,176,208 packages according to cut2.0 changes Added Section 3.5.1, "External ballast resistor recommendations Added NVUSRO [WATCHDOG_EN] field description Updated Absolute maximum ratings Updated LOFP thermal characteristics Updated LOF bernal characteristics Updated Voltage regulator capacitance connection Updated Low voltage monitor electrical characteristics Updated DC electrical characteristics Updated DC electrical characteristics Updated Program/Erase specifications Updated Program/Erase specifications Updated FMPLL electrical characteristics Updated ADC characteristics and error definitions diagram Updated ADC characteristics and error definitions diagram for 12 bit ADC |
| 3        | 25 Jan-2010 | Updated Features Updated block diagram to connect peripherals to pad I/O Updated block summary to include ADC 12-bit Updated 144, 176 and 100 pinouts to adjust format issues Table 26 Flash module life-retention value changed from 1-5 to 5 yrs Minor editing changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### **Revision history**

Table 54. Revision history (continued)

| Revision | Date        | Substantive changes                                                                                                                                                        |
|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | 24 Aug 2010 | Editorial changes and improvements.                                                                                                                                        |
|          |             | Updated "Features" section                                                                                                                                                 |
|          |             | Table 1: updated footnote concerning 208 MAPBGA                                                                                                                            |
|          |             | In the block diagram:                                                                                                                                                      |
|          |             | Added "5ch 12-bit ADC" block.                                                                                                                                              |
|          |             | Updated Legend.                                                                                                                                                            |
|          |             | Added "Interrupt request with wakeup functionality" as an input to the WKPU block.                                                                                         |
|          |             | Figure 2: removed alternate functions                                                                                                                                      |
|          |             | Figure 3: removed alternate functions                                                                                                                                      |
|          |             | Figure 4: removed alternate functions                                                                                                                                      |
|          |             | Table 2: added contents concerning the following blocks: CMU, eDMA, ECSM, MC_ME,                                                                                           |
|          |             | MC_PCU, NMI, SSCM, SWT and WKPU                                                                                                                                            |
|          |             | Added Section 3.2, Pin muxing                                                                                                                                              |
|          |             | 4, Electrical characteristics: removed "Caution" note                                                                                                                      |
|          |             | 4.2, NVUSRO register: removed "NVUSRO[WATCHDOG_EN] field description" section Table 11: V <sub>IN</sub> : removed min value in "relative to V <sub>DD</sub> " row          |
|          |             | Table 12                                                                                                                                                                   |
|          |             | • TA C-Grade Part, TJ C-Grade Part, TA V-Grade Part, TJ V-Grade Part, TA M-Grade Part, TJ M-Grade Part                                                                     |
|          |             | A C-Grade Part, 'J C-Grade Part, 'A V-Grade Part, 'J V-Grade Part, 'A M-Grade Part, 'J M-Grade Part added new rows                                                         |
|          |             | TV <sub>DD</sub> : contents merged into one row                                                                                                                            |
|          |             | V <sub>DD BV</sub> : changed min value in "relative to V <sub>DD</sub> " row                                                                                               |
|          |             | 4.5, Thermal characteristics                                                                                                                                               |
|          |             | • 4.5.1, External ballast resistor recommendations: added new paragraph about power                                                                                        |
|          |             | supply                                                                                                                                                                     |
|          |             | • Table 14: added R <sub>&amp;JB</sub> and R <sub>&amp;JC</sub> rows                                                                                                       |
|          |             | Removed "208 MAPBGA thermal characteristics" table                                                                                                                         |
|          |             | Table 15: rewrote parameter description of W <sub>FI</sub> and W <sub>NFI</sub>                                                                                            |
|          |             | 4.6.5, I/O pad current specification                                                                                                                                       |
|          |             | Removed I <sub>DYNSEG</sub> information                                                                                                                                    |
|          |             | Updated "I/O supply segments" table                                                                                                                                        |
|          |             | Table 22: removed I <sub>DYNSEG</sub> row                                                                                                                                  |
|          |             | Added Table 23                                                                                                                                                             |
|          |             | Table 25                                                                                                                                                                   |
|          |             | Updated all values                                                                                                                                                         |
|          |             | Removed I <sub>VREGREF</sub> and I <sub>VREDLVD12</sub> rows     Added the feetness "The duration of the in view surrent depends on the conscitence."                      |
|          |             | Added the footnote "The duration of the in-rush current depends on the capacitance placed on IV pine. By decape must be gized accordingly. Refer to IMPEC value for        |
|          |             | placed on LV pins. BV decaps must be sized accordingly. Refer to IMREG value for minimum amount of current to be provided in cc." to the I <sub>DD BV</sub> specification. |
|          |             | Table 26                                                                                                                                                                   |
|          |             | Updated V <sub>PORH</sub> min/max value                                                                                                                                    |
|          |             | Updated V <sub>LVDLVCORL</sub> min value                                                                                                                                   |
|          |             | Updated Table 27                                                                                                                                                           |
|          |             | Table 28                                                                                                                                                                   |
|          |             | T <sub>dwprogram</sub> : added initial max value                                                                                                                           |
|          |             | Inserted T <sub>eslat</sub> row                                                                                                                                            |
|          |             | Table 29: removed the "To be confirmed" footnote                                                                                                                           |
|          |             | In the "Crystal oscillator and resonator connection scheme" figure, removed Rp                                                                                             |
|          |             | Table 39                                                                                                                                                                   |
|          |             | Removed g <sub>mSXOSC</sub> row                                                                                                                                            |
|          |             | I <sub>SXOSCBIAS</sub> : added min/typ/max value                                                                                                                           |

MPC5607B Microcontroller Data Sheet, Rev. 10

Table 54. Revision history (continued)

| Revision     | Date                   | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4<br>(cont.) | 24 Aug 2010<br>(cont.) | Table 40:  • Added f <sub>VCO</sub> row  • Added Δt <sub>STJIT</sub> row Table 41  • I <sub>FIRCPWD</sub> : removed row for T <sub>A</sub> = 55 °C  • Updated T <sub>FIRCSU</sub> row Table 44: Added two rows: I <sub>ADC0pwd</sub> and I <sub>ADC0run</sub> Table 45  • Added two rows: I <sub>ADC1pwd</sub> and I <sub>ADC1run</sub> • Updated values of f <sub>ADC_1</sub> and t <sub>ADC1_PU</sub> • Updated t <sub>ADC1_C</sub> row Updated Table 46 Updated Table 47 Updated Figure 40 6, Ordering information: deleted "Orderable part number summary" table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5            | 27 Aug 2010            | Removed "Preliminary—Subject to Change Without Notice" marking. This data sheet contains specifications based on characterization data.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6            | 08 Jul 2011            | Editorial and formatting changes throughout Replaced instances of "e200z0" with "e200z0h"Device family comparison table:  • changed LINFlex count for 144-pin LQFP—was '6'; is '8'  • changed LINFlex count for 176-pin LQFP—was '8'; is '10'  • replaced 105 °C with 125 °C in footnote 2  MPC5607B block diagram: added GPIO and VREG to legend  MPC5607B series block summary: added acronym "JTAGC"; in WKPU function changed "up to 18 external sources" to "up to 27 external sources"  144 LQFP pin configuration: for pins 37–72, restored the pin labels that existed prior to 27 July 2010  176 LQFP pin configuration: corrected name of pin 4: was EPC[15]; is PC[15]  Added following sections:  • Pad configuration during reset phases  • Pad configuration during standby mode exit  • Voltage supply pins  • Pad types  • System pins  • Functional port pins  • Nexus 2+ pins  Section "NVUSRO register": edited content to separate configuration into electrical parameters and digital functionality; updated footnote describing default value of '1' in field descriptions NVUSRO[PAD3V5V] and NVUSRO[OSCILLATOR_MARGIN]  Added section "NVUSRO[WATCHDOG_EN] field description"  Tables "Absolute maximum ratings" and "Recommended operating conditions (3.3 V)": replaced "VSS_HV_ADC0, VSS_HV_ADC1" with "VDD_HV_ADC0, VDD_HV_ADC1" in VD_ADC parameter description  "Recommended operating conditions (5.0 V)" table: replaced "VSS_HV_ADC0, VSS_HV_ADC1" with "VDD_HV_ADC0, VDD_HV_ADC1" in VDD_ADC parameter description; changed 3.6V to 3.0V in footnote 2 |

### **Revision history**

**Table 54. Revision history (continued)** 

| Revision      | Date        | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6<br>(cont'd) | 08 Jul 2011 | Section "External ballast resistor recommendations": replaced "low voltage monitor" with "low voltage detector (LVD)"  "I/O input DC electrical characteristics" table: updated I <sub>LKG</sub> characteristics "MEDIUM configuration output buffer electrical characteristics" table: changed "l <sub>OH</sub> = 100 µA" to "l <sub>OL</sub> = 100 µA" in V <sub>OL</sub> conditions  I/O weight: updated table (includes replacing instances of bit "SRE" with "SRC")  "Reset electrical characteristics" table: updated parameter classification for II <sub>WPU</sub> I Updated voltage regulator electrical characteristics": changed title (was "Voltage monitor electrical characteristics"); changed "as well as four low voltage detectors"; added event status flag names found in RGM chapter of device reference manual to POR module and LVD descriptions; replaced instances of "Low voltage monitor" with "Low voltage detector"; updated values for V_VDLVBKPL and V_VDLVCORL  Updated section "Power consumption"  Section "Program/erase characteristics": removed table "FLASH_BIU settings vs. frequency of operation" and associated introduction  "Program and erase specifications" table: updated symbols  PFCRn settings vs. frequency of operation: replaced "FLASH_BIU" with "PFCRn" in table title; updated field names and frequencies  "Flash power supply DC electrical characteristics" table: deleted footnote 2  Crystal oscillator and resonator connection scheme: inserted footnote about possibly requiring a series resistor  Fast external crystal oscillator (32 kHz) electrical characteristics: updated parameter classification for V <sub>FXOSCOP</sub> Slow external crystal oscillator (32 kHz) electrical characteristics: updated footnote 1  Section "Input impedance and ADC accuracy": changed "V <sub>A</sub> /V <sub>A2</sub> " to "V <sub>A2</sub> /V <sub>A</sub> " in Equation 11  ADC input leakage current: updated I <sub>LKG</sub> characteristics  ADC_0 conversion characteristics table: replaced instances of "ADCx_conf_comp" with "INPCMP  ADC_1 characteristic and error definitions: replaced instances of "ADCx_conf_comp" with "INPCMP"  Updated "On-chip peripherals cu |

112

**Table 54. Revision history (continued)** 

| Revision | Date             | Substantive changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7        | 13 May 2013      | In the cover feature list:    added "and ECC" at the end of    "Up to 1.5 MB on-chip code flash memory supported with the flash memory controller"    added "with ECC" at the end of "Up to 96 KB on-chip SRAM"  Table 1 (MPC5607B family comparison), updated SCI (LINFlex) values, 8 channels for    both MPC5605B and MPC5606B 176-pin.  Table 12 (Recommended operating conditions (3.3 V)), updated conditions of T <sub>A</sub> values    and relative footnote.  Table 13 (Recommended operating conditions (5.0 V)), updated conditions of T <sub>A</sub> values    and relative footnote.  Table 20 (Output pin transition times), replaced T <sub>tr</sub> with t <sub>tr</sub> Table 24 (Reset electrical characteristics), replaced T <sub>tr</sub> with t <sub>tr</sub> Updated Section 4.16.2, "Input impedance and ADC accuracy  Table 26 (Low voltage detector electrical characteristics), changed V <sub>LVDHV3L</sub> (min) and    V <sub>LVDHV3BL</sub> (min) from 2.7 V to 2.6 V.  Table 28 (Program and erase specifications), added footnote about t <sub>ESRT</sub> Table 40 (FMPLL electrical characteristics), deleted footnote relative to maximum value    of f <sub>CPU</sub> Table 44 (ADC_0 conversion characteristics (10-bit ADC_0)), changed I <sub>ADC0run</sub> value    from 40 mA to 5 mA.  Table 47 (DSPI characteristics), in the heading row, replaced    DSPI0/DSPI1/DSPI5/DSPI6 with DSPI0/DSPI1/DSPI3/DSPI5 |
| 8        | 19 Mar 2014      | Added "K=TSMC Fab" against the Fab and mask indicator in Figure 40 (Commercial product code structure).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9        | 9 Nov 2017       | In Table 12 (Recommended operating conditions (3.3 V)) added Min value for T <sub>VDD</sub> . In Table 13 (Recommended operating conditions (5.0 V)) added Min value for T <sub>VDD</sub> . In 6, Ordering information added note "Not all options are available on all devices".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10       | 8 August<br>2021 | In 6, Ordering information, updated Fab and Mask indicator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

How to Reach Us: Home Page: nxp.com

Web Support: nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. ÅgTypicalÅh parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including Ågtypicals,Åh must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject tounidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customerÅfs applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C.5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C.Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS. Tower. TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, ÉþVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2021 NXP B.V.

Document Number: MPC5607B

Rev. 10 10/2021





## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

### NXP:

SPC5607BF1MLU6 SPC5605BF1MLL6 SPC5606BF1MLQ6 SPC5606BK0MLQ6R SPC5605BK0VLQ6 SPC5605BK0VLQ6R SPC5605BK0MLL6 SPC5606BK0MLQ6 SPC5605BK0MLL6R SPC5607BK0MLU6R SPC5607BK0MLU6 SPC5605BK0CLL6 SPC5605BK0CLL6R SPC5607BAMLU6 SPC5606BK0VLL6R SPC5606BF1VLU6 SPC5605BF1MLQ6 SPC5606BK0MLL6R SPC5606BK0VLU4 SPC5607BAVLU6 SPC5607BAMLU6R SPC5605BK0VLL6R SPC5606BK0VLQ6 SPC5605BK0VLL6 SPC5606BK0VLL6 SPC5605BK0VLU6 SPC5607BK0CLU4 SPC5605BK0MLL4 SPC5605BF1VLL6R SPC5606BK0VLQ6R SPC5606BK0CLQ6 SPC5607BAVLQ6 SPC5606BK0MLU6 SPC5606BK0CLU6 SPC5605BK0MLQ6R SPC5605BK0VLQ4R SPC5605BK0MLU6 SPC5605BK0VLQ4 SPC5605BF1MLL6R SPC5607BK0CLU4R SPC5606BF1VLQ6 SPC5605BK0MLL4R SPC5607BK0MLL6R SPC5606BK0VLU6R SPC5607BK0MLQ6 SPC5606BK0MLU6R SPC5605BK0MLQ6 SPC5606BK0MLL6 SPC5607BK0MLL6 SPC5605BK0MLQ4R SPC5606BK0VLU6 SPC5605BK0CLU4 SPC5606BK0CLQ4 SPC5606BK0VLQ4 SPC5607BAVLU6R SPC5605BF1CLL6 SPC5607BF1VLU6R SPC5605BK0MLQ4 SPC5607BK0VLL6 SPC5605BK0CLQ4 SPC5607BK0VLL6R SPC5605BF1VLU6R SPC5607BAVLQ6R SPC5605BK0VLU6R SPC5607BF1VLU6 SPC5605BF1CLU4 SPC5606BK0CLU4 SPC5605BF1VLU6 SPC5605BF1CLL6R SPC5606BF1MLQ6R SPC5605BF1VLQ6R SPC5606BF1VLU6R SPC5607BK0VLU6 SPC5605BF1MLL4R SPC5605BF1MLQ6R SPC5605BF1MLU6R SPC5606BF1VLQ6R SPC5607BK0VLU6R SPC5607BK0VLQ6R SPC5607BK0VLQ6 SPC5606BK0VLL4 SPC5605BK0CLL4 SPC5605BK0VLL4 SPC5605BK0VLL4R SPC5605BK0MLU6R SPC5606BK0CLL6 SPC5605BF1VLQ6 SPC5607BK0CLL6 SPC5607BF1VLL6 SPC5607BF1VLL6R SPC5607BF1VLQ6R SPC5607BF1VLQ6 SPC5607BAMLQ6 SPC5607BAVLL6 SPC5607BAVLL6R SPC5607BK0MLQ6R SPC5607BACLL6