



#### LTpowerCAD: Power Supply Design in 5 Easy Steps



Free download @ www.analog.com/LTpowerCAD



#### LTpowerCAD: Tools & Advanced Features



- Design Curves: how does the input voltage affect the operating point?
- EMI Filter Design: will your design pass common EMI certifications?
- Component Selection:
  - Browse from component library or add a new component
  - DC Bias derating
  - Effect of T<sub>J</sub> in RDSON and DCR
- Auto-compensation
- Export/Print Plots



#### Example: Step-Down Design using LTpowerCAD



<u>DC2560A</u>: 18V, 10A Evaluation Kit featuring the <u>LT8642S</u> Silent Switcher 2 step down regulator

#### **Evaluation Kits**



| Specification                      | Value | Units |
|------------------------------------|-------|-------|
| V <sub>NOMINAL</sub>               | 1.2   | V     |
| DC Setpoint (% of $V_{NOM}$ )      | 0.5   | %     |
| VR Ripple (% of V <sub>NOM</sub> ) | 1     | %     |
| AC Transient (% of $V_{NOM}$ )     | 2.5   | %     |
| MAX DC + AC (% of $V_{NOM}$ )      | 3.0   | %     |
| Step Load                          | 5     | А     |
| Slew Rate                          | 10    | A/us  |



FPGA and Processors Compatible Reference Designs | Analog Devices



**Power Stage Design Tab** 

### Schematics and Power Stage Design

































### Capacitor Derating: Tips & Tricks



| Part Number       | C <sub>NOM</sub> (uF) | LTpowerCAD<br>Derating (uF) | C <sub>DC-BIAS</sub> (uF) | C <sub>AC-BIAS</sub> (uF) |
|-------------------|-----------------------|-----------------------------|---------------------------|---------------------------|
| GRM31CR60G227ME11 | 220                   | 177.35                      | 168.51                    | 136.34                    |
| GRM21BD70J226ME44 | 22                    | 21.125                      | 20.65                     | 16.58                     |

<sup>\*</sup>LTpowerCAD uses a 3-point interpolation and does not derate capacitance based on AC voltage or temperature

#### Additional Information:

- Murata: The voltage characteristics of electrostatic capacitance | Murata Manufacturing Articles
- Kemet: Here's What Makes MLCC Dielectrics Different



Performance characteristic curves obtained from Murata's Simsurfing Tool.

Homework: compare LTpowerAnalyzer frequency response (or any frequency analyzer) of the LT8642S demo board with different LTpowerCAD derating models.





Load Current (A)

Export Import Clear Imported

(Tj-Ta): 43.051 °C

Tj: 88.051 °C



#### LT8642S: Design of Compensation Network

► High loop DC Gain (by default).

Target #1) Fast Transient Response. (High BW)

 $\rightarrow$  Loop BW <= 1/5~ 1/10 f<sub>SW</sub>

Target #2) Stability. (across operating range)

- → PM ≥45 degree. (≥60 degree preferred.)
- $\rightarrow$  GM  $\geq$  10dB

Target #3) Attenuate switching noises.







| Component       | Value | Units |
|-----------------|-------|-------|
| R <sub>TH</sub> | OPEN  | kΩ    |
| $C_{TH}$        |       | pF    |
| $C_THP$         |       | pF    |
| C <sub>FF</sub> |       | pF    |

Proposed initial values for LT8642S example



 $C_{THP} = OPEN$ 

# Step 1: HF Gain Attenuation ( $C_{THP}$ )



- Higher  $C_{THP}$  reduces HF gain, improve noise immunity
- f<sub>P2</sub> moves to a lower frequency and will affect PM
- Slightly increase transient  $\Delta V_{OUT}$

| Stability Metric   | CTHP = OPEN | CTHP = 10pF |
|--------------------|-------------|-------------|
| Bandwidth (kHz)    | 316.23      | 199.53      |
| Phase Margin (Deg) | 30.88       | 18.93       |
| Gain @ fSW/2 (dB)  | -16.21      | -25.33      |
| Gain Margin (dB)   | -18.08      | -25.33      |



 $*R_{TH} = OPEN$ 



 $\square$  PM > 45°

GM > 10dB

Loop BW:  $1/10 \text{ to } 1/5 f_{SW}$ 



......

 $R_{TH} = 1k\Omega$ 

# Step 2: Set Loop Gain & Load Transient





- Reduces  $\Delta V_{OUT}$  during load transients
- Reduces phase margin

| Stability Metric   | R <sub>TH</sub> = 1kΩ | R <sub>TH</sub> = 13kΩ |
|--------------------|-----------------------|------------------------|
| Bandwidth (kHz)    | 3.16                  | 44.67                  |
| Phase Margin (Deg) | 104.84                | 93.03                  |
| Gain @ fSW/2(dB)   | -45.71                | -24.84                 |
| Gain Margin (dB)   | -88.56                | -39.31                 |





■ GM > 10dB

☐ Loop BW: 1/10 to 1/5 f<sub>SW</sub>

 $<sup>\</sup>Box$  Gain @ f<sub>SW</sub>/2 < -8dB



 $R_{TH} = 1k\Omega$ 

 $R_{TH} = 13k\Omega$ 

## Step 2: Set Loop Gain & Load Transient (Cont.)





- Reduces  $\Delta V_{OUT}$  during load transients
- Reduces phase margin

| Stability Metric   | R <sub>TH</sub> = 1kΩ | R <sub>TH</sub> = 13kΩ |
|--------------------|-----------------------|------------------------|
| Bandwidth (kHz)    | 3.16                  | 44.67                  |
| Phase Margin (Deg) | 104.84                | 93.03                  |
| Gain @ fSW/2 (dB)  | -45.71                | -24.84                 |
| Gain Margin (dB)   | -88.56                | -39.31                 |



Rail #1 (1.194V) Load Transien



■ GM > 10dB

300.0 mV

☐ Loop BW: 1/10 to 1/5 f<sub>SW</sub>

 $<sup>\</sup>Box$  Gain @ f<sub>SW</sub>/2 < -8dB



 $C_{TH} = 180 pF$ 

 $C_{TH} = 470 pF$ 

# Step 3: Adjust Settling Time





- Make sure PM > 45°
- Keep f<sub>Z1</sub> < BW

| Stability Metric   | C <sub>TH</sub> = 470pF | C <sub>TH</sub> = 180pF |
|--------------------|-------------------------|-------------------------|
| Bandwidth (kHz)    | 50.12                   | 63.1                    |
| Phase Margin (Deg) | 67.09                   | 48.52                   |
| Gain @ fSW/2 (dB)  | -24.92                  | -25.03                  |
| Gain Margin (dB)   | -39.37                  | -32.78                  |



Rail #1 (1.194V) Loop Gain





☐ GM > 10dB

■ Loop BW: 1/10 to 1/5 f<sub>SW</sub>



 $C_{TH} = 470 pF$ 

## Step 3: Adjust Settling Time (Cont.)





- Make sure PM > 45°
- Keep f<sub>Z1</sub> < BW

| Stability Metric   | C <sub>TH</sub> = 470pF | C <sub>TH</sub> = 180pF |
|--------------------|-------------------------|-------------------------|
| Bandwidth (kHz)    | 50.12                   | 63.1                    |
| Phase Margin (Deg) | 67.09                   | 48.52                   |
| Gain @ fSW/2(dB)   | -24.92                  | -25.03                  |
| Gain Margin (dB)   | -39.37                  | -32.78                  |







**□** GM > 10dB

 $\checkmark$  Loop BW: 1/10 to 1/5  $f_{SW}$ 



# Step 4 (Opt.): FB Capacitors





- Only add if necessary to provide additional BW and PM
  - Set phase boost peak f<sub>BST</sub> around f<sub>BW</sub>
  - Recommended: leave C<sub>ff</sub> footprints on PCB

| Stability Metric   | C <sub>FF</sub> = OPEN | C <sub>FF</sub> = 47pF |
|--------------------|------------------------|------------------------|
| Bandwidth (kHz)    | 63.1                   | 100                    |
| Phase Margin (Deg) | 48.52                  | 74.26                  |
| Gain @ fSW/2(dB)   | -25.03                 | -19.03                 |
| Gain Margin (dB)   | -32.78                 | -33.45                 |















### Final Step: Confirm Design Targets



#### ΔVo Target & Response

Target Total  $\Delta$ Vo  $\pm$  3 %

Target  $\Delta$ VoRipple  $\pm$  1 %  $\Delta$ VoRipple  $\pm$  0.28 %

Allowed  $\Delta$ VoStep  $\pm$  2.72 %  $\Delta$ VoStep  $\pm$  1.82 %

Total  $\Delta$ Vo  $\pm$  2.1 %

| Component        | Value | Units |
|------------------|-------|-------|
| R <sub>TH</sub>  | 13    | kΩ    |
| C <sub>TH</sub>  | 180   | pF    |
| C <sub>THP</sub> | 1     | pF    |
| $C_{FF}$         | 47    | pF    |















■ Loop BW: 1/10 to 1/5 f<sub>SW</sub>

#### Summary of Compensation Design

- 1. Set Bandwidth and Transient Response
  - 1. Adjust RTH (higher RTH increases BW, decreases PM)
  - 2. Check for transient response target
- 2. Set Settling Time
  - Adjust CTH (lower CTH reduces settling time at the expense of PM)
- 3. Check for HF Attenuation
  - Adjust CTHP (higher CTHP improves noise immunity at the expense of BW)
- 4. Optional: Feedforward Capacitor
  - Check if phase boost is needed by looking at the PM and transient response
- 5. Close the loop (pun intended)
  - 1. Confirm design targets





### Final Thoughts & Questions

| Component / Spec | Tolerance       | Min           | Normal | Max   | Units |
|------------------|-----------------|---------------|--------|-------|-------|
| Inductor         | 20%             | 240           | 300    | 360   | nH    |
| VOUT Ripple      |                 | 3.018         | 2.415  | 2.012 | . mV  |
| Bandwidth        |                 |               | 12.20% |       | %     |
| Phase Margin     |                 |               | 4.77%  |       | %     |
| COUT             | 20%             | 240           | 304.68 | 366   | uF    |
| Bandwidth        |                 |               | 36.77  |       | %     |
| COUT ESR         |                 | ±2            |        | mΩ    |       |
| Phase Margin     |                 | 23.52         |        | %     |       |
|                  | LTPowerCAI      | D vs LTspice  |        |       |       |
| Bandwidth        |                 | 2.02          |        | %     |       |
| Phase Margin     |                 | 7.82          |        | %     |       |
|                  | LTPowerCAD vs L | .TPowerAnalyz | zer    |       |       |
| Bandwidth        |                 | 6.25          |        | %     |       |
| Phase Margin     |                 |               | 24.71  |       | %     |

LTPowerCAD vs LTspice vs LTPowerAnalyzer results comparison



#### Final Thoughts

- Ideal BW range is lower on high FSW designs
- Simulation model accuracy depends on "precise" passive models
  - Board parasitics play a role on BW & PM
- LTspice and additional simulation capabilities:
  - Second stage filter & split rails
  - Up/downstream converters