## ECE 745: ASIC VERIFICATION LAB 2

## **Introduction:**

The aim of this laboratory exercise is to give you a flavor of a typical testbench with a object oriented transmit and receive structure with some basic checking features. To this end, we create a class of type "Instruction" which would represent all the necessary inputs into the DUT for testing to be achieved. We would then iterate a pre-defined number of times while creating a payload of instructions where the size of the payload is arbitrarily decided using the randomize() directive. Each instruction is then sent into the DUT while kicking off receive and check tasks to do the necessary logging of the outputs of the DUT and checking for correctness respectively.

Please note that a basic description of the DUT and the valid commands for it remain the same as the last lab.

## **Lab2 Requirements:**

Please download all the files below into a single directory as you did in Lab1:

You can use the same modelsim.ini that you did in Lab1. Make sure you copy it to the same directory that you are using for the files above.

The important files that need to be considered for this Laboratory exercise are <code>Basic\_Alu.tb.sv</code>. The <code>Basic\_Alu.test\_top.sv</code> and <code>Basic\_Alu.if.sv</code> remain unchanged from Lab1. To begin with, we look at the contents of a class that contains the fields that would be sent into the DUT as an input. These would consist of appropriate constraints on these fields to keep them within valid ranges and constructs that allow for randomization to be applied to these fields and hence the entire class instance. The <code>Instruction</code> class is shown below:

```
class Instruction;
   rand
          reg [`REGISTER WIDTH-1:0]
                                              src1;
   rand
           reg [`REGISTER WIDTH-1:0]
                                              src2;
   rand
           reg [2:0]
                                              alu operation;
                       ensuring relevant fields are randomizable
                       (could also be randc)
   string
             name;
                                   — Constraint (called Limit) on class Instruction
   constraint Limit
      srcl inside {[0:65534]};
      src2 inside {[0:65534]};
                              {[1:6]};
      alu operation inside
}
```

Also note the use of "rand" which allows for the randomization of the necessary fields (src1, src2, alu\_operation) within the Instruction. Also, note the constraints

section which limits each of the randomizable fields to an upper and lower limit. This allows for the creation of only valid inputs into the DUT.

You will also note that this exercise has a <code>check()</code> (within <code>Basic\_ALU.tb.sv)</code> task called at the end that checks for the correctness of, at present, only the arithmetic operations that the Basic ALU unit performs.

The method of testing followed in this laboratory exercise is: a) Create a payload of randomized Instructions (shown above) with appropriate constraints <code>gen()</code> b) Send all the instructions created into the DUT one cycle at a time <code>send()</code> while also storing it in a queue to be used later for checking c) in parallel with b) kick off a task that grabs the result from the DUT to enable checking <code>recv()</code> d) after all the data has been sent into the DUT, run a checker that performs a check for correctness on the result from the DUT taking into consideration the data sent in <code>check()</code>. This is pictorially represented below:



The above is accomplished using the following code segment:

The above code segment kicks off the gen () task which creates a payload of a certain number of instructions decided by number instructions \$urandom range(3,12);command. This is shown below: task gen(); number instructions = \$urandom range(3,12); GenInstructions = new[number instructions]; allocate memory for dynamic array of for (i=0; i<number instructions; i++) begin</pre> *Instruction pointers and call constructor* GenInstructions[i] = new(); for number instructions instances of Instruction for (i=0; i<number instructions; i++)</pre> inst2send.name = \$psprintf("Instruction[%0d]", i); if (!inst2send.randomize()) begin \$\frac{1}{3}\text{sdisplay("\n\mathbb{m}\n[ERROR]gen():\text{\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\tinme}\$}\text{\$\text{\$\text{\$\ext{\$\text{\$\text{\$\text{\$\ext{\$\exitinx{\$\text{\$\exitinx{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\exititt{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\}}}}\text{\$\text{\$\text{\$\text{\$\}\exititt{\$\text{\$\text{\$\exititit{\$\text{\$\exititt{\$\text{\$\text{ \$finish; Create randomized instructions that would be sent into DUT as inputs. end Randomization done using randomize() method call GenInstructions [i].src1 = inst2send.src1; GenInstructions [i].src2 = inst2send.src2; GenInstructions [i].alu operation = inst2send.imm; endtask move the randomized instruction into the dynamic array

The inst2send.randomize() command randomizes the fields of the inst2send instruction which have the "rand" qualifier. If the command can not be executed it returns a 0 which is used to perform an if(inst2send.randomize()==0) check for error. This works in conjunction with the declaration of the Instruction class.

Then, the <code>send()</code> and <code>recv()</code> tasks are kicked off in parallel by virtue of the <code>fork join</code> commands. The two tasks run in parallel and only when both are finished will <code>check()</code> be run. The <code>send()</code> task calls the <code>send\_payload()</code> task (it could call others if there was a need for it based on the protocol in use) which has the following structure

```
task send payload();
```

```
instructions sent = 0;
i = 0;
while(i < GenInstructions.size()) begin</pre>
                                                grab next instruction from dynamic
   inst2send = GenInstructions [i];
                                                       Create input signals to the DUT (through
                                                       the clock block interface) using the
   ALU Interface.cb.src1<= inst2send.src1;
                                                       instruction popped out of array
   ALU Interface.cb.src2<= inst2send.src2;
   ALU Interface.cb.alu operation <= inst2send.alu operation;
   instructions sent++;
                                        move instructions sent in into queue to
   Inputs.push back(inst2send);
                                        keep tabs on all the inputs sent into the
                                       DUT
```

```
@ (ALU_Interface.cb);
end

Clear allocated memory for dynamic
array to enable creation of next set of
inputs in a recursive manner
endtask
```

The Inputs.push\_back(inst2send); command in the send\_payload() task is used to store all the commands sent into the DUT. This is a very basic scoreboard (this will be talked about in greater detail as we progress towards more complicated labs). What we achieve by doing this is checking for things like ensuring completion of all inputs and in the proper order, checking each of the commands send in for correctness of execution, to ensure the correct number of clocks taken for execution and such. This would be of particular importance in your projects.

The recv() task has the function of grabbing the outputs from the DUT. This task has the following structure:

```
task recv();
  int i;
  @ (ALU_Interface.cb);
  //delay for synchronization with the outputs from DUT
  repeat(number_instructions) begin
     @ (ALU_Interface.cb);
     get_payload();
  end
endtask
```

the first @(ALU\_Interface.cb) is used to ensure that the outputs are grabbed after two clock cycles. At the core of this task is the call to the <code>get\_payload()</code> task which performs the acquisition of the DUT outputs and pushes it to the relevant queues for checking

Once all the values from the DUT have been acquired (remember to cater for the 2 clock cycle latency between the input and the output), we can run a the <code>check()</code> task that attempts to compare all the outputs acquired with the inputs sent in with the. This is accomplished using the synchronization of reads (using <code>pop\_front()</code>) from the <code>Inputs</code> queue and the reads from the <code>aluout</code> queue. The reads from the <code>Inputs</code> queue is followed by the creation of the relevant control signals and inputs (<code>aluin1</code>, <code>aluin2</code>, <code>alu\_operation</code>) to mimic the functionality of the preprocessor unit. The control signals are then used in the <code>check\_arith()</code> task to create the expected values and compare them with the values from the DUT.

## **Important points of note:**

• To compile the files do the following after setting all the environment variables (seteny, vlib etc)

```
> vlog *.vp
> vlog -sv ALU_Interface.if.sv ALU_Interface.test_top.sv
ALU_Interface.tb.sv
> vsim -novopt Basic ALU test top
```

As stated above, the checker has been used, at present, to perform only arithmetic operation checking. Answer the following questions for the regular (unparallel) check() task and parallel check() task.

- 1. Note the time at which the send() recv () and the check () tasks start and stop if you send in 50 instructions.
- 2. Run multiple inputs into the DUT (mostly by using the correct constraints within the Instruction class) and determine correctness of the various DUT result for inputs. Note the time at which the checker is done performing for 100 instructions sent into the DUT and repeated 5 times.
- 3. Make appropriate changes to the code to generate number of instructions sent into the DUT randomly between 10 to 100.
- 4. Draw a timing diagram for all the tasks in the testbench with regular check() function and parallel check() function.

**NOTE:** Please pay close attention at the instant where you shall be popping values from your queues for checking. i.e, both your DUT queues (containing values from the DUT) and the payload queues (containing instructions sent into the DUT) so that your checking task output is in sync with the output you observe from the DUT at that instant.

**NOTE:** Parallel check task means check() task included within fork and join.