

# UNIVERSITY OF TEHRAN Report for Computer Assignment 2 Instructor: Dr. Navabi

Digital Logic Design, ECE 367 / Digital Systems I, ECE 894

**Danial Saeedi** 

From problem 1 in Computer Assignment 1, we know that the delays for 2, 3 and 4 input NAND gates are #(10,8), #(15,12) and #(20,16).

For simplicity, we assign the average of ToO and To1 delays. So the average delays for 2, 3 and 4 inputs are #9, #13 and #18.



The worst-case delay of this circuit is:

#### **Verilog Code**

4 to 1 MUX implementation in Computer Assignment 1:

```
timescale lns/lns
module MyMux(
    input s0,s1,a,b,c,d,
    output y
);

wire s0_not,s1_not,g,p,t,z;
    TwoInputNAND nand_1(s0,s0,s0_not);
    TwoInputNAND nand_2(s1,s1,s1_not);
    ThreeInputsNand nand_3(a,s1_not,s0_not,g);
    ThreeInputsNand nand_4(b,s1_not,s0,p);
    ThreeInputsNand nand_5(c,s1,s0_not,t);
    ThreeInputsNand nand_5(c,s1,s0_not,t);
    ThreeInputsNand nand_5(d,s1,s0,z);
    FourInputsNand nand_7(g,p,t,z,y);
endmodule
```

MUX-CA1.v

```
1 `timescale 1ns/1ns
2 module MUX4to1(input a,b,c,d,s1,s0,output w);
3 assign #40 w = (~s1&~s0&a)|(~s1&s0&b)|(s1&~s0&d);
4 endmodule
```

Problem1.v

Problem1-2.v

#### **Worst-case Delay**

Every possible input has 40ns delay because we are using assign statement. So the worst-case delay is **40ns** in this problem.

#### **Testbench**

The ww1 and ww3 wires are the output of 3 different implementation of MUX.

```
timescale ins/ins
module MuxTB();

wire ww;
reg [1:0] ss;
reg [0:3] data;
MUX4to1V2 CUT2(data,ss,ww);
initial begin

#il ss = 2'b00; data = 4'b0001;
#fil ss = 2'b00; data = 4'b1000;
#fil ss = 2'b10; data = 4'b0100;
#fil ss = 2'b10; data = 4'b0100;
#fil ss = 2'b10; data = 4'b0010;
#fil ss = 2'b10; data = 4'b0010;
#fil ss = 2'b10; data = 4'b0110;
#fil ss = 2'b11; data = 4'b0101;
#fil ss = 2'b11; data = 4'b0101;
#fil ssop;
```

TB-MUX.v

## **Simulation Result**



The worst-case delay is 40ns.

## **Circuit Diagram**



## **Verilog Code**

```
timescale 1ns/1ns
module FourBitBarrelShifter(input [3:0] A,input [1:0] N,output [3:0] SHO);

reg [0:3] J,K,L,M;
wire o0,o1,o2,o3;

assign J = {A[3],A[0],A[1],A[2]};
MUX4to1V2 CUT1(J,N,o3);

assign K = {A[2],A[3],A[0],A[1]};
MUX4to1V2 CUT2(K,N,o2);

assign L = {A[1],A[2],A[3],A[0]};
MUX4to1V2 CUT3(L,N,o1);

assign M = {A[0],A[1],A[2],A[3]};
MUX4to1V2 CUT4(M,N,o0);

assign SHO = {o3,o2,o1,o0};

endmodule
```

FourBitBarrelShifter.v

#### **Testbench**

i, shift and o represent input, shift value and output.

#### **Simulation Result**



## **Worst-case Delay**

Each 4 to 1 MUX has 40ns delay. So we expect worst-case delay would be **around 40ns**.

The waveform proves that the worst-case delay is **40ns**.

#### **Circuit Diagram**



## **Verilog Code**

SixteenMux.v

#### **Testbench**

#### **Simulation Result**



SixteenMuxTB.v

## **Worst-case Delay**

Every path goes through 2 Muxes. So the worst-case delay is:

$$40 + 40 = 80$$
ns

We can see from waveform, the worst-case delay is also 80ns.

# **16-bit Barrel Shifter**

We need sixteen pieces of 16 to 1 MUX in parallel in order to generate 16-bit barrel shifter. We can design the circuit according to this table:

| s3,s2,s1,s0 | input                                                       |
|-------------|-------------------------------------------------------------|
| 0000        | A15,A14,A13,A12,A11,A10,A9,A8,A7, A6, A5,A4,A3,A2,A1,A0     |
| 0001        | A0,A15,A14,A13,A12,A11,A10,A9,A8,A7, A6, A5,A4,A3,A2,A1     |
| 0010        | A1,A0,A15,A14,A13, A12,A11, A10, A9, A8,A7,A6,A5,A4,A3,A2   |
| 0011        | A2,A1,A0,A15 ,A14,A13, A12,A11, A10, A9, A8,A7,A6,A5,A4,A3  |
| 0100        | A3,A2,A1,A0,A15,A14,A13, A12,A11, A10, A9, A8,A7,A6,A5,A4   |
| 0101        | A4,A3,A2,A1,A0,A15 ,A14,A13, A12,A11, A10, A9, A8,A7,A6,A5  |
| 0110        | A5,A4,A3,A2,A1,A0,A15,A14,A13, A12,A11, A10, A9, A8,A7,A6   |
| 0111        | A6,A5,A4,A3,A2,A1,A0,A15, A14,A13, A12,A11, A10, A9, A8,A7  |
| 1000        | A7,A6,A5,A4,A3,A2,A1,A0,A15 , A14,A13, A12,A11, A10, A9, A8 |
| 1001        | A8,A7,A6,A5,A4,A3,A2,A1,A0,A15 , A14,A13, A12,A11, A10, A9  |
| 1010        | A9,A8,A7,A6,A5,A4,A3,A2,A1,A0,A15 ,A14,A13, A12,A11, A10    |
| 1011        | A10,A9,A8,A7,A6,A5,A4,A3,A2,A1, A0,A15 ,A14,A13, A12,A11    |
| 1100        | A11,A10,A9,A8,A7,A6,A5,A4,A3,A2,A1,A0,A15 ,A14,A13, A12     |
| 1101        | A12,A11,A10,A9,A8,A7,A6,A5,A4,A3,A2,A1,A0,A15, A13          |
| 1110        | A13,A12,A11,A10,A9,A8,A7,A6,A5,A4,A3,A2,A1,A0, A15 , A14    |
| 1111        | A14,A13,A12,A11,A10,A9,A8,A7,A6,A5,A4,A3,A2,A1,A0, A15      |

## **Verilog Code**

```
timescale 1ns/1ns
module SixteenBarrelShifter(input [15:0] A,input [3:0] N,output [15:0] w);

SixteenMux CUT1((A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],A[12],A[13],A[14]),N,w[15]);

SixteenMux CUT2((A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],A[12],A[13],N,w[14]);

SixteenMux CUT3((A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],A[12],N,w[13]);

SixteenMux CUT4((A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],N,w[12]);

SixteenMux CUT5((A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10]);

SixteenMux CUT1((A[0],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],N,w[9]);

SixteenMux CUT1((A[0],A[10],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],N,w[8]);

SixteenMux CUT1((A[0],A[0],A[10],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],N,w[7]);

SixteenMux CUT1((A[0],A[0],A[0],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],N,w[6]);

SixteenMux CUT1((A[0],A[0],A[0],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[6],A[7],A[8],A[9],A[10],A[11],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[0],A[1],A[2],A[3],A[4],A[5],A[0],A[1],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[2],A[3],A[4],A[5],A[0],A[1],A[2],A[3],A[4],A[5],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[1],A[12],A[13],A[14],A[15],A[0],A[
```

#### **Testbench**

#### **Simulation Result**



## **Worst-case Delay**

The design of 16-bit Barrel Shifter is very similar to 4-bit Barrel Shifter.

Every path from goes through one 16 to 1Mux. And from problem 3, we know that the delay of 16 to 1 Mux is **80ns**.

We can see from waveform, the worst-case delay is also 80ns