

# MIPS® Architecture For Programmers Vol. III: MIPS32® / microMIPS32™ Privileged Resource Architecture

Document Number: MD00090 Revision 6.02 July 10, 2015



# **Contents**

| Chapter 1: About This Book                                                                        | 13 |
|---------------------------------------------------------------------------------------------------|----|
| 1.1: Typographical Conventions                                                                    | 14 |
| 1.1.1: Italic Text                                                                                | 14 |
| 1.1.2: Bold Text                                                                                  | 14 |
| 1.1.3: Courier Text                                                                               | 14 |
| 1.2: UNPREDICTABLE and UNDEFINED                                                                  |    |
| 1.2.1: UNPREDICTABLE                                                                              |    |
| 1.2.2: UNDEFINED                                                                                  |    |
| 1.2.3: UNSTABLE                                                                                   |    |
| 1.3: Special Symbols in Pseudocode Notation                                                       |    |
| 1.4: For More Information                                                                         |    |
| Chapter 2: The MIPS32 and microMIPS32 Privileged Resource Architecture                            | 19 |
| 2.1: Introduction                                                                                 |    |
| 2.2: The MIPS Coprocessor Model                                                                   | 19 |
| 2.2.1: CP0 - The System Coprocessor                                                               | 19 |
| 2.2.2: CP0 Registers                                                                              | 19 |
| Chapter 3: MIPS32 and microMIPS32 Operating Modes                                                 | 21 |
| 3.1: Debug Mode                                                                                   |    |
| 3.2: Kernel Mode                                                                                  | 21 |
| 3.3: Supervisor Mode                                                                              | 21 |
| 3.4: User Mode                                                                                    |    |
| 3.5: Other Modes                                                                                  | 22 |
| 3.5.1: 64-bit Floating-Point Operations Enable                                                    |    |
| 3.5.2: 64-bit FPR Enable                                                                          |    |
| 3.5.3: Coprocessor 0 Enable                                                                       |    |
| 3.5.4: ISA Mode                                                                                   |    |
| Chapter 4: Virtual Memory                                                                         | 25 |
| 4.1: Differences between Releases of the Architecture                                             | 25 |
| 4.1.1: Virtual Memory                                                                             | 25 |
| 4.1.2: Protection of Virtual Memory Pages                                                         | 25 |
| 4.1.3: Context Register                                                                           | 25 |
| 4.1.4: Segmentation Control                                                                       | 26 |
| 4.1.5: Enhanced Virtual Addressing                                                                | 26 |
| 4.2: Terminology                                                                                  | 26 |
| 4.2.1: Address Space                                                                              | 26 |
| 4.2.2: Segment and Segment Size                                                                   | 26 |
| 4.2.3: Physical Address Size (PABITS)                                                             | 26 |
| 4.3: Virtual Address Spaces                                                                       |    |
| 4.4: Compliance                                                                                   |    |
| 4.5: Access Control as a Function of Address and Operating Mode                                   |    |
| 4.6: Address Translation and Cacheability and Coherency Attributes for the kseg0 and kseg1 Segmen |    |
| 4.7: Address Translation for the kuseg Segment when Status <sub>ERL</sub> = 1                     |    |
| 4.8: Special Behavior for the kseg3 Segment when Debug <sub>DM</sub> = 1                          |    |

| 4.9: TLB-Based Virtual Address Translation                            |    |
|-----------------------------------------------------------------------|----|
| 4.9.1: Address Space Identifiers (ASID)                               | 32 |
| 4.9.2: TLB Organization                                               |    |
| 4.9.3: TLB Initialization                                             |    |
| 4.9.4: Address Translation                                            |    |
| 4.10: Segmentation Control                                            | 40 |
| 4.10.1: Exception Behavior under Segmentation Control                 | 43 |
| 4.11: Enhanced Virtual Addressing                                     |    |
| 4.11.1: EVA Segmentation Control Configuration                        |    |
| 4.11.2: Enhanced Virtual Address (EVA) Instructions                   |    |
| 4.12: Hardware Page Table Walker                                      |    |
| 4.12.1: Multi-Level Page Table support                                |    |
| 4.12.2: PTE and Directory Entry Format                                |    |
| 4.12.3: Hardware page table walking process                           |    |
|                                                                       |    |
| Chapter 5: Common Device Memory Map                                   | 67 |
| 5.1: CDMMBase Register                                                |    |
| 5.2: CDMM - Access Control and Device Register Blocks                 |    |
| 5.2.1: Access Control and Status Registers                            |    |
| · ·                                                                   |    |
| Chapter 6: Interrupts and Exceptions                                  | 71 |
| 6.1: Interrupts                                                       |    |
| 6.1.1: Interrupt Modes                                                |    |
| 6.1.2: Generation of Exception Vector Offsets for Vectored Interrupts |    |
| 6.2: Exceptions                                                       |    |
| 6.2.1: Exception Priority                                             |    |
| 6.2.2: Exception Vector Locations                                     |    |
| 6.2.3: General Exception Processing                                   |    |
| 6.2.4: EJTAG Debug Exception                                          |    |
| 6.2.5: Reset Exception                                                |    |
| 6.2.6: Soft Reset Exception.                                          |    |
| 6.2.7: Non Maskable Interrupt (NMI) Exception                         |    |
| 6.2.8: Machine Check Exception                                        |    |
| 6.2.9: Address Error Exception                                        |    |
| 6.2.10: TLB Refill Exception                                          |    |
| 6.2.11: Execute-Inhibit Exception                                     |    |
| 6.2.12: Read-Inhibit Exception                                        |    |
| 6.2.13: TLB Invalid Exception                                         |    |
| 6.2.14: TLB Modified Exception                                        |    |
| 6.2.15: Cache Error Exception                                         |    |
| 6.2.16: Bus Error Exception                                           |    |
| 6.2.17: Integer Overflow Exception                                    |    |
| 6.2.18: Trap Exception                                                |    |
| 6.2.19: System Call Exception                                         |    |
| 6.2.20: Breakpoint Exception                                          |    |
| 6.2.21: Reserved Instruction Exception                                |    |
| 6.2.22: Coprocessor Unusable Exception                                |    |
| 6.2.23: Floating-Point Exception                                      |    |
| 6.2.24: Coprocessor 2 Exception                                       |    |
| 6.2.25: Watch Exception                                               |    |
| 6.2.26: Interrupt Exception                                           |    |
| C.Z.Zo. Interrupt Exception                                           |    |

| Chapter 7: GPR Shadow Registers                                       |     |
|-----------------------------------------------------------------------|-----|
| 7.1: Introduction to Shadow Sets                                      |     |
| 7.2: Support Instructions                                             | 104 |
| Chapter 8: CP0 Hazards                                                | 105 |
| 8.1: Introduction                                                     |     |
| 8.2: Types of Hazards                                                 |     |
| 8.2.1: Possible Execution Hazards                                     |     |
| 8.2.2: Possible Instruction Hazards                                   |     |
| 8.3: Hazard Clearing Instructions and Events                          |     |
| 8.3.1: MIPS32 Instruction Encoding                                    |     |
| 8.3.2: microMIPS32 Instruction Encoding                               |     |
| Chapter 9: Coprocessor 0 Registers                                    | 111 |
| 9.1: Coprocessor 0 Register Summary                                   |     |
| 9.2: Notation                                                         |     |
| 9.3: Writing CPU Registers                                            |     |
| 9.4: Index Register (CP0 Register 0, Select 0)                        |     |
| 9.5: VPControl (CP0 Register 0, Select 4)                             |     |
| 9.6: Random Register (CP0 Register 1, Select 0)                       |     |
| 9.7: EntryLo0, EntryLo1 (CP0 Registers 2 and 3, Select 0)             |     |
| 9.8: Global Number Register (COP0 Register 3, Select 1)               |     |
| 9.9: Context Register (CP0 Register 4, Select 0)                      |     |
| 9.10: Context Config Register (CP0 Register 4, Select 1)              |     |
| 9.11: UserLocal Register (CP0 Register 4, Select 2)                   |     |
| 9.12: Debug ContextID (CP0 Register 4, Select 4)                      |     |
| 9.13: PageMask Register (CP0 Register 5, Select 0)                    |     |
| 9.14: PageGrain Register (CP0 Register 5, Select 1)                   | 151 |
| 9.15: SegCtl0 (CP0 Register 5, Select 2)                              |     |
|                                                                       |     |
| 9.16: SegCtl1 (CP0 Register 5, Select 3)                              |     |
| 9.17: SegCtl2 (CP0 Register 5, Select 4)                              |     |
| 9.18: PWBase Register (CP0 Register 5, Select 5)                      |     |
| 9.19: PWField Register (CP0 Register 5, Select 6)                     |     |
| 9.20: PWSize Register (CP0 Register 5, Select 7)                      |     |
| 9.21: Wired Register (CP0 Register 6, Select 0)                       |     |
| 9.22: PWCtl Register (CP0 Register 6, Select 6)                       |     |
| 9.23: HWREna Register (CP0 Register 7, Select 0)                      |     |
| 9.24: BadVAddr Register (CP0 Register 8, Select 0)                    |     |
| 9.25: BadInstr Register (CP0 Register 8, Select 1)                    |     |
| 9.26: BadInstrP Register (CP0 Register 8, Select 2)                   |     |
| 9.27: Count Register (CP0 Register 9, Select 0)                       |     |
| 9.28: Reserved for Implementations (CP0 Register 9, Selects 6 and 7)  |     |
| 9.29: EntryHi Register (CP0 Register 10, Select 0)                    |     |
| 9.30: Compare Register (CP0 Register 11, Select 0)                    |     |
| 9.31: Reserved for Implementations (CP0 Register 11, Selects 6 and 7) |     |
| 9.32: Status Register (CP Register 12, Select 0)                      |     |
| 9.33: IntCtl Register (CP0 Register 12, Select 1)                     |     |
| 9.34: SRSCtl Register (CP0 Register 12, Select 2)                     |     |
| 9.35: SRSMap Register (CP0 Register 12, Select 3)                     |     |
| 9.36: Cause Register (CP0 Register 13, Select 0)                      |     |
| 9.37: NestedExc (CP0 Register 13, Select 5)                           |     |
| 9.38: Exception Program Counter (CP0 Register 14, Select 0)           | 217 |

| Base Architecture                                                                              | 217   |
|------------------------------------------------------------------------------------------------|-------|
| 9.39: Nested Exception Program Counter (CP0 Register 14, Select 2)                             |       |
| 9.40: Processor Identification (CP0 Register 15, Select 0)                                     |       |
| 9.41: EBase Register (CP0 Register 15, Select 1)                                               |       |
| 9.42: CDMMBase Register (CP0 Register 15, Select 2)                                            |       |
| 9.43: CMGCRBase Register (CP0 Register 15, Select 3)                                           |       |
| 9.44: BEVVA Register (CP0 Register 15, Select 4)                                               |       |
| 9.45: Configuration Register (CP0 Register 16, Select 0)                                       |       |
| 9.46: Configuration Register 1 (CP0 Register 16, Select 1)                                     |       |
| 9.47: Configuration Register 2 (CP0 Register 16, Select 2)                                     |       |
| 9.48: Configuration Register 3 (CP0 Register 16, Select 3)                                     |       |
| 9.49: Configuration Register 4 (CP0 Register 16, Select 4)                                     |       |
| 9.50: Configuration Register 5 (CP0 Register 16, Select 5)                                     |       |
| 9.51: Reserved for Implementations (CP0 Register 16, Selects 6 and 7)                          |       |
| 9.52: Load Linked Address (CP0 Register 17, Select 0)                                          |       |
| 9.53: Memory Accessibility Attribute Register (CP0 Register 17, Select 1)                      |       |
| 9.54: Memory Accessibility Attribute Register Index (CP0 Register 17, Select 2)                |       |
| 9.55: WatchLo Register (CP0 Register 18)                                                       |       |
| 9.56: WatchHi Register (CP0 Register 19)                                                       |       |
| 9.57: Reserved for Implementations (CP0 Register 22, all Select values)                        |       |
| 9.58: Debug Register (CP0 Register 23, Select 0)                                               |       |
| 9.59: Debug2 Register (CP0 Register 23, Select 6)                                              |       |
| 9.60: DEPC Register (CP0 Register 24)                                                          |       |
| 9.60.1: Special Handling of the DEPC Register in Processors That Implement the MIPS16e ASE or  |       |
| microMIPS32 Base Architecture                                                                  | 289   |
| 9.61: Performance Counter Register (CP0 Register 25)                                           |       |
| 9.62: ErrCtl Register (CP0 Register 26, Select 0)                                              |       |
| 9.63: CacheErr Register (CP0 Register 27, Select 0)                                            |       |
| 9.64: TagLo Register (CP0 Register 28, Select 0, 2)                                            |       |
| 9.65: DataLo Register (CP0 Register 28, Select 1, 3)                                           | 301   |
| 9.66: TagHi Register (CP0 Register 29, Select 0, 2)                                            |       |
| 9.67: DataHi Register (CP0 Register 29, Select 1, 3)                                           |       |
| 9.68: ErrorEPC (CP0 Register 30, Select 0)                                                     |       |
| 9.68.1: Special Handling of the ErrorEPC Register in Processors That Implement the MIPS16e ASE |       |
| microMIPS32 Base Architecture                                                                  |       |
| 9.69: DESAVE Register (CP0 Register 31)                                                        |       |
| 9.70: KScratchn Registers (CP0 Register 31, Selects 2 to 7)                                    |       |
| Appendix A: Alternative MMU Organizations                                                      | . 313 |
| A.1: Fixed Mapping MMU                                                                         | 313   |
| A.1.1: Fixed Address Translation                                                               |       |
| A.1.2: Cacheability Attributes                                                                 | 316   |
| A.1.3: Changes to the CP0 Register Interface                                                   | 317   |
| A.2: Block Address Translation                                                                 | 317   |
| A.2.1: BAT Organization                                                                        | 317   |
| A.2.2: Address Translation                                                                     | 318   |
| A.2.3: Changes to the CP0 Register Interface                                                   | 319   |
| A.3: Dual Variable-Page-Size and Fixed-Page-Size TLBs                                          |       |
| A.3.1: MMU Organization                                                                        | 319   |
| A.3.2: Programming Interface                                                                   | 321   |
| A.3.3: Changes to the TLB Instructions                                                         | 322   |
| A.3.4: Changes to the COP0 Registers                                                           | 323   |
| A.3.5: Software Compatibility                                                                  | 324   |

| Appendix B: Revision Histor | y327 |
|-----------------------------|------|
|-----------------------------|------|

# **Figures**

| Figure 4.1: Virtual Address Space                                                 |     |
|-----------------------------------------------------------------------------------|-----|
| Figure 4.2: References as a Function of Operating Mode                            | 29  |
| Figure 4.3: References as a Function of Operating Mode                            | 29  |
| Figure 4.4: Contents of a TLB Entry                                               | 32  |
| Figure 4.5: Legacy addressability                                                 |     |
| Figure 4.6: EVA addressability                                                    |     |
| Figure 4.7: Legacy to EVA address configuration                                   | 50  |
| Figure 4.8: Page Table Walk Process                                               | 54  |
| Figure 4.9: Page Table Walk Process & COP0 Control fields                         | 55  |
| Figure 4.10: 4-byte Leaf PTE                                                      | 58  |
| Figure 4.11: 4-byte Non-Leaf PTE Options                                          |     |
| Figure 4.12: 4-Byte Rotated PTE Formats                                           |     |
| Figure 4.13: 8-byte Leaf PTE                                                      | 59  |
| Figure 4.14: 8-Byte Non-leaf PTE Options                                          |     |
| Figure 4.15: 8-Byte Rotated PTE Formats                                           | 59  |
| Figure 5.1: Example Organization of the CDMM                                      |     |
| Figure 5.2: Access Control and Status Register                                    |     |
| Figure 6.1: Interrupt Generation for Vectored Interrupt Mode                      | 77  |
| Figure 6.2: Interrupt Generation for External Interrupt Controller Interrupt Mode |     |
| Figure 9.1: Index Register Format                                                 |     |
| Figure 9.2: VPControl Register Format                                             |     |
| Figure 9.3: Random Register Format                                                |     |
| Figure 9-4: EntryLo0, EntryLo1 Register Format in Release 1 of the Architecture   |     |
| Figure 9-5: EntryLo0, EntryLo1 Register Format in Release 2 of the Architecture   |     |
| Figure 9-6: EntryLo0, EntryLo1 Register Format in Release 3 of the Architecture   |     |
| Figure 9-7: EntryLo0, EntryLo1 Register Format in Release 5                       |     |
| Figure 9.8: Global Number Register Format                                         |     |
| Figure 9.9: Context Register Format when Config3CTXTC=0 and Config3SM=0           |     |
| Figure 9.10: Context Register Format when Config3CTXTC=1 or Config3SM=1           |     |
| Figure 9.11: ContextConfig Register Format                                        |     |
| Figure 9.13: Debug ContextID Register Format                                      |     |
| Figure 9.14: PageMask Register Format                                             |     |
| Figure 9-15: PageGrain Register Format                                            |     |
| Figure 9-13: PageStall Register Format (CP0 Register 5, Select 2)                 |     |
| Figure 9.17: SegCtl1 Register Format (CP0 Register 5, Select 2)                   |     |
| Figure 9.18: SegCtl2 Register Format (CP0 Register 5, Select 4)                   |     |
|                                                                                   | 161 |
| Figure 9.20: PWField Register Format                                              |     |
| Figure 9.21: PWSize Register Format                                               |     |
| Figure 9.22: Wired And Random Entries In The TLB                                  |     |
| Figure 9.23: Wired Register Format                                                |     |
| Figure 9.24: PWCtl Register Format                                                |     |
| Figure 9.25: HWREna Register Format                                               |     |
| Figure 9.26: BadVAddr Register Format                                             |     |
| Figure 9.27: BadInstr Register Format                                             |     |
| Figure 9.28: BadInstrP Register Format                                            |     |

| Figure 9.29: C  | Count Register Format                         | 183 |
|-----------------|-----------------------------------------------|-----|
| Figure 9.30: E  | intryHi Register Format1                      | 185 |
| Figure 9.31: C  | Compare Register Format                       | 187 |
| Figure 9.32: S  | Status Register Format for Pre-Release 61     | 189 |
| Figure 9.33: S  | Status Register Format for Release 6          | 189 |
| Figure 9.34: In | ntCtl Register Format1                        | 199 |
| Figure 9.35: S  | SRSCtl Register Format                        | 203 |
| Figure 9.36: S  | RSMap Register Format                         | 207 |
| Figure 9.37: C  | Cause Register Format                         | 209 |
|                 | lestedExc Register Format2                    |     |
| Figure 9.39: E  | PC Register Format                            | 217 |
| •               | lestedEPC Register Format                     |     |
|                 | PRId Register Format                          |     |
|                 | Base Register Format                          |     |
|                 | Base Register Format                          |     |
|                 | DMMBase Register                              |     |
|                 | MGCRBase Register                             |     |
|                 | BEVVA Register Format                         |     |
|                 | Config Register Format                        |     |
|                 | Config1 Register Format                       |     |
| •               | Config2 Register Format                       |     |
| •               | Config3 Register Format                       |     |
| •               | Config4 Register Format (Pre-Release 6)       |     |
|                 | Config4 Register Format (Release 6)           |     |
| •               | Config5 Register Format                       |     |
| •               | LAddr Register Format (pre Release 5)         |     |
|                 | LLAddr Register Format (Release 5 and after)2 |     |
| •               | MAAR Register Format                          |     |
| •               | MAARI Index Register Format                   |     |
| •               | VatchLo Register Format                       |     |
|                 | VatchHi Register Format                       |     |
|                 | Performance Counter Control Register Format   |     |
| •               | Performance Counter Counter Register Format   |     |
|                 | xample TagLo Register Format                  |     |
|                 | rrorEPC Register Format                       |     |
|                 | Scratchn Register Format                      |     |
|                 | emory Mapping when ERL = 0                    |     |
|                 | emory Mapping when ERL = 1                    |     |
| •               |                                               | 317 |
| -igure A.4: Co  | ontents of a BAT Entry                        | 318 |

# **Tables**

| Table 1.1: Symbols Used in Instruction Operation Statements                                            | 15  |
|--------------------------------------------------------------------------------------------------------|-----|
| Table 4.1: Virtual Memory Address Spaces                                                               |     |
| Table 4.2: Address Space Access as a Function of Operating Mode                                        | 30  |
| Table 4.3: Address Translation, Cacheability and Coherency Attributes for the kseg0 and kseg1 Segments | 31  |
| Table 4.4: Physical Address Generation                                                                 |     |
| Table 4.5: Segment Configuration for 3GB EVA                                                           |     |
| Table 4.6: EVA Load/Store Instructions                                                                 |     |
| Table 4.7: Address translation behavior for EVA load/store instructions                                | 51  |
| Table 4.8: Address translation behavior for ordinary load/store instructions                           | 52  |
| Table 5.1: Access Control and Status Register Field Descriptions                                       | 69  |
| Table 6.1: Interrupt Modes                                                                             |     |
| Table 6.2: Request for Interrupt Service in Interrupt Compatibility Mode                               | 73  |
| Table 6.3: Relative Interrupt Priority for Vectored Interrupt Mode                                     | 76  |
| Table 6.4: Exception Vector Offsets for Vectored Interrupts                                            | 81  |
| Table 6.5: Interrupt State Changes Made Visible by EHB                                                 | 82  |
| Table 6.6: Priority of Exceptions                                                                      | 83  |
| Table 6.7: Exception Type Characteristics                                                              | 84  |
| Table 6.8: Exception Vector Base Addresses                                                             | 85  |
| Table 6.9: Exception Vector Offsets                                                                    | 85  |
| Table 6.10: Exception Vectors                                                                          | 86  |
| Table 6.11: Value Stored in EPC, ErrorEPC, or DEPC on an Exception                                     | 87  |
| Table 7.1: Instructions Supporting Shadow Sets                                                         | 104 |
| Table 8.1: Possible Execution Hazards                                                                  | 105 |
| Table 8.2: Possible Instruction Hazards                                                                | 107 |
| Table 8.3: Hazard Clearing Instructions                                                                | 107 |
| Table 9.1: Coprocessor 0 Registers in Numerical Order                                                  | 111 |
| Table 9.2: Read/Write Bit Field Notation                                                               | 117 |
| Table 9.3: Index Register Field Descriptions                                                           | 119 |
| Table 9.4: VPControl Register Field Descriptions                                                       | 121 |
| Table 9.5: Random Register Field Descriptions                                                          |     |
| Table 9.6: EntryLo0, EntryLo1 Register Field Descriptions in Release 1 of the Architecture             | 126 |
| Table 9.7: EntryLo0, EntryLo1 Register Field Descriptions in Release 2 of the Architecture             | 127 |
| Table 9.8: EntryLo Field Widths as a Function of PABITS                                                |     |
| Table 9.9: EntryLo0, EntryLo1 Register Field Descriptions in Release 3 of the Architecture             | 128 |
| Table 9.10: EntryLo0, EntryLo1 Register Field Descriptions in Release 5 of the Architecture            | 130 |
| Table 9.11: EntryLo Field Widths as a Function of PABITS in Release 5                                  | 132 |
| Table 9.12: Cacheability and Coherency Attributes                                                      | 133 |
| Table 9.13: Global Number Register Field Descriptions                                                  |     |
| Table 9.14: Deriving Unique VPNum                                                                      |     |
| Table 9.15: Context Register Field Descriptions when Config3CTXTC=0 and Config3SM=0                    |     |
| Table 9.16: Context Register Field Descriptions when Config3CTXTC=1 or Config3SM=1                     |     |
| Table 9.17: ContextConfig Register Field Descriptions                                                  |     |
| Table 9.18: Recommended ContextConfig Values                                                           |     |
| Table 9.19: UserLocal Register Field Descriptions                                                      |     |
| Table 9.20: Debug ContextID Register Field Descriptions                                                |     |
| Table 9.21: PageMask Register Field Descriptions                                                       |     |
| Table 9.22: Values for the Mask and MaskX1 Fields of the PageMask Register                             | 148 |

|             | : PageGrain Register Field Descriptions                            |     |
|-------------|--------------------------------------------------------------------|-----|
|             | SegCtl0 Register Field Descriptions                                |     |
|             | SegCtl1 Register Field Descriptions                                |     |
| Table 9.26: | : SegCtl2 Register Field Descriptions                              | 158 |
|             | CFG (Segment Configuration) Field Description                      |     |
| Table 9.28: | : Segment Configuration Access Control Modes                       | 159 |
|             | Segment Configuration legacy reset state                           |     |
| Table 9.30: | Segment Configuration partitioning of MIPS32 address space         | 160 |
| Table 9.31: | PWBase Register Field Descriptions                                 | 161 |
| Table 9.32: | : PWField Register Field Descriptions                              | 163 |
| Table 9.33: | : PWSize Register Field Descriptions                               | 166 |
| Table 9.34: | PS/PTEW Usage                                                      | 167 |
| Table 9.35: | : Wired Register Field Descriptions                                | 170 |
| Table 9.36: | : PWCtl Register Field Descriptions                                | 172 |
| Table 9.37: | : HugePg Field and Huge Page configurations                        | 173 |
|             | : Huge Page representation in Directory Levels                     |     |
|             | : HWREna Register Field Descriptions                               |     |
|             | RDHWR Register Numbers                                             |     |
|             | BadVAddr Register Field Descriptions                               |     |
|             | BadInstr Register Field Descriptions                               |     |
|             | BadInstrP Register Field Descriptions                              |     |
|             | Count Register Field Descriptions                                  |     |
|             | EntryHi Register Field Descriptions                                |     |
|             | Compare Register Field Descriptions                                |     |
|             | Status Register Field Descriptions                                 |     |
|             | IntCtl Register Field Descriptions                                 |     |
|             | SRSCtl Register Field Descriptions                                 |     |
|             | Sources for new SRSCtl <sub>CSS</sub> on an Exception or Interrupt |     |
| Table 9.51: | SRSMap Register Field Descriptions                                 | 207 |
|             | Cause Register Field Descriptions                                  |     |
|             | Cause Register ExcCode Field                                       |     |
|             | NestedExc Register Field Descriptions                              |     |
|             | EPC Register Field Descriptions                                    |     |
|             | NestedEPC Register Field Descriptions                              |     |
|             | PRId Register Field Descriptions                                   |     |
|             | EBase Register Field Descriptions                                  |     |
|             | : EBase Register Field Descriptions                                |     |
|             | Conditions Under Which EBase1512 Must Be Zero                      |     |
|             | CDMMBase Register Field Descriptions                               |     |
|             | CMGCRBase Register Field Descriptions                              |     |
|             | BEVVA Register Field Descriptions                                  |     |
|             | Config Register Field Descriptions                                 |     |
|             | Config1 Register Field Descriptions                                |     |
|             | Config2 Register Field Descriptions                                |     |
|             | Config3 Register Field Descriptions                                |     |
|             | Config4 Register Field Descriptions                                |     |
|             | Config5 Register Field Descriptions                                |     |
|             | SegCtI0K Segment CCA Determination                                 |     |
|             | : LLAddr Register Field Descriptions (pre Release 5)               |     |
|             | : LLAddr Register Field Descriptions (Release 5 and after)         |     |
|             | MAAR Register Field Descriptions (Release 5 and arter)             |     |
|             | Valid Determination for MAAR Pair                                  |     |
|             | Speculate Determination for MAAR Pair                              | 275 |

| Table 9.76: MAARI Index Register Field Descriptions                       | 277 |
|---------------------------------------------------------------------------|-----|
| Table 9.77: WatchLo Register Field Descriptions                           | 279 |
| Table 9.78: WatchHi Register Field Descriptions                           | 281 |
| Table 9.79: Example Performance Counter Usage of the PerfCnt CP0 Register | 291 |
| Table 9.80: Performance Counter Control Register Field Descriptions       | 292 |
| Table 9.81: Performance Counter Counter Register Field Descriptions       | 294 |
| Table 9.82: Example TagLo Register Field Descriptions                     | 299 |
| Table 9.83: ErrorEPC Register Field Descriptions                          | 307 |
| Table 9.84: KScratchn Register Field Descriptions                         | 311 |
| Table A.1: Physical Address Generation from Virtual Addresses             | 313 |
| Table A.2: Config Register Field Descriptions                             | 317 |
| Table A.3: BAT Entry Assignments                                          | 318 |
|                                                                           |     |

# **About This Book**

The MIPS® Architecture For Programmers Vol. III: MIPS32® / microMIPS32™ Privileged Resource Architecture consists of the following documents:

- Volume I-A describes conventions used throughout the document set, and provides an introduction to the MIPS32® Architecture
- Volume I-B describes conventions used throughout the document set, and provides an introduction to the microMIPS32<sup>TM</sup> Architecture
- Volume II-A provides detailed descriptions of each instruction in the MIPS32® instruction set
- Volume II-B provides detailed descriptions of each instruction in the microMIPS32<sup>TM</sup> instruction set
- Volume III describes the MIPS32® and microMIPS32<sup>TM</sup> Privileged Resource Architecture which defines and governs the behavior of the privileged resources included in a MIPS® processor implementation
- Volume IV-a describes the MIPS16e<sup>TM</sup> Application-Specific Extension to the MIPS32® Architecture. Beginning with Release 3 of the Architecture, microMIPS is the preferred solution for smaller code size.
- Volume IV-b describes the MDMX<sup>TM</sup> Application-Specific Extension to the MIPS64® Architecture and microMIPS64<sup>TM</sup>. It is not applicable to the MIPS32® document set nor the microMIPS32<sup>TM</sup> document set. With Release 5 of the Architecture, MDMX is deprecated. MDMX and MSA can not be implemented at the same time.
- Volume IV-c describes the MIPS-3D® Application-Specific Extension to the MIPS® Architecture
- Volume IV-d describes the SmartMIPS® Application-Specific Extension to the MIPS32® Architecture and the microMIPS32<sup>TM</sup> Architecture.
- Volume IV-e describes the MIPS® DSP Module to the MIPS® Architecture
- Volume IV-f describes the MIPS® MT Module to the MIPS® Architecture
- Volume IV-h describes the MIPS® MCU Application-Specific Extension to the MIPS® Architecture
- Volume IV-i describes the MIPS® Virtualization Module to the MIPS® Architecture
- Volume IV-j describes the MIPS® SIMD Architecture Module to the MIPS® Architecture

## 1.1 Typographical Conventions

This section describes the use of *italic*, **bold** and courier fonts in this book.

#### 1.1.1 Italic Text

- is used for emphasis
- is used for *bits*, *fields*, *registers*, that are important from a software perspective (for instance, address bits used by software, and programmable fields and registers), and various *floating point instruction formats*, such as *S*, *D*, and *PS*
- is used for the memory access types, such as cached and uncached

#### 1.1.2 Bold Text

- represents a term that is being defined
- is used for **bits** and **fields** that are important from a hardware perspective (for instance, **register** bits, which are not programmable but accessible only to hardware)
- is used for ranges of numbers; the range is indicated by an ellipsis. For instance, **5..1** indicates numbers 5 through
- is used to emphasize UNPREDICTABLE and UNDEFINED behavior, as defined below.

#### 1.1.3 Courier Text

Courier fixed-width font is used for text that is displayed on the screen, and for examples of code and instruction pseudocode.

## 1.2 UNPREDICTABLE and UNDEFINED

The terms **UNPREDICTABLE** and **UNDEFINED** are used throughout this book to describe the behavior of the processor in certain cases. **UNDEFINED** behavior or operations can occur only as the result of executing instructions in a privileged mode (i.e., in Kernel Mode or Debug Mode, or with the CP0 usable bit set in the *Status* register). Unprivileged software can never cause **UNDEFINED** behavior or operations. Conversely, both privileged and unprivileged software can cause **UNPREDICTABLE** results or operations.

#### 1.2.1 UNPREDICTABLE

**UNPREDICTABLE** operations can cause a result to be generated or not. **UNPREDICTABLE** operations can cause arbitrary exceptions. **UNPREDICTABLE** results or operations have several implementation restrictions:

- Implementations of operations generating **UNPREDICTABLE** results must not depend on any data source (memory or internal state) that is inaccessible in the current processor mode.
- **UNPREDICTABLE** operations must not read, write, or modify the contents of memory or an internal state that is inaccessible in the current processor mode. For example, **UNPREDICTABLE** operations executed in user

mode must not access memory or an internal state that is only accessible in Kernel Mode or Debug Mode or in another process.

• UNPREDICTABLE operations must not halt or hang the processor.

#### 1.2.2 UNDEFINED

**UNDEFINED** operations or behavior can have no impoact, or they can create an environment in which execution can no longer continue. **UNDEFINED** operations or behavior can cause data loss.

**UNDEFINED** operations or behavior must not cause the processor to enter a state from which there is no exit other than powering down the processor (hang). The assertion of any of the reset signals must restore the processor to an operational state.

#### 1.2.3 UNSTABLE

A sampling of an **UNSTABLE** value results in a legal transient value that was correct at some time prior to the sampling. Implementations of operations generating **UNSTABLE** results must not depend on any data source (memory or internal state) which is inaccessible in the current processor mode.

# 1.3 Special Symbols in Pseudocode Notation

Algorithmic descriptions of an operation are described as pseudocode in a high-level language notation resembling Pascal. Table 1.1 lists the special symbols used in the pseudocode notation.

**Table 1.1 Symbols Used in Instruction Operation Statements** 

| Symbol           | Meaning                                                                                                                                                                                                                                                                     |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ←                | Assignment.                                                                                                                                                                                                                                                                 |
| =, ≠             | Tests for equality, inequality.                                                                                                                                                                                                                                             |
|                  | Bit string concatenation.                                                                                                                                                                                                                                                   |
| x <sup>y</sup>   | A <i>y</i> -bit string formed by <i>y</i> copies of the single-bit value <i>x</i> .                                                                                                                                                                                         |
| b#n              | A constant value <i>n</i> in base <i>b</i> . For instance 10#100 represents the decimal value 100, 2#100 represents the binary value 100 (decimal 4), and 16#100 represents the hexadecimal value 100 (decimal 256). If the "b#" prefix is omitted, the default base is 10. |
| 0bn              | A constant value $n$ in base 2. For example: $0b100$ represents the binary value $100$ (decimal 4).                                                                                                                                                                         |
| 0xn              | A constant value $n$ in base 16. For example: $0x100$ represents the hexadecimal value 100 (decimal 256).                                                                                                                                                                   |
| x <sub>y z</sub> | Selection of bits y through z of bit string x. Little-endian bit notation (rightmost bit is 0) is used. If y is less than z, this expression is an empty (zero length) bit string.                                                                                          |
| +, -             | 2's complement or floating-point arithmetic: addition, subtraction.                                                                                                                                                                                                         |
| *,×              | 2's complement or floating-point multiplication (both used for either).                                                                                                                                                                                                     |
| div              | 2's complement integer division.                                                                                                                                                                                                                                            |
| mod              | 2's complement modulo.                                                                                                                                                                                                                                                      |
| /                | Floating-point division.                                                                                                                                                                                                                                                    |
| <                | 2's complement less-than comparison.                                                                                                                                                                                                                                        |
| >                | 2's complement greater-than comparison.                                                                                                                                                                                                                                     |

Table 1.1 Symbols Used in Instruction Operation Statements (Continued)

| Symbol        | Meaning                                                                                                                                                                                                                                                                                                                            |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ≤             | 2's complement less-than or equal comparison.                                                                                                                                                                                                                                                                                      |
| ≥             | 2's complement greater-than-or-equal comparison.                                                                                                                                                                                                                                                                                   |
| nor           | Bitwise logical NOR.                                                                                                                                                                                                                                                                                                               |
| xor           | Bitwise logical XOR.                                                                                                                                                                                                                                                                                                               |
| and           | Bitwise logical AND.                                                                                                                                                                                                                                                                                                               |
| or            | Bitwise logical OR.                                                                                                                                                                                                                                                                                                                |
| not           | Bitwise inversion.                                                                                                                                                                                                                                                                                                                 |
| &&            | Logical (non-bitwise) AND.                                                                                                                                                                                                                                                                                                         |
| <<            | Logical shift left (shift in zeros at right-hand-side).                                                                                                                                                                                                                                                                            |
| >>            | Logical shift right (shift in zeros at left-hand-side).                                                                                                                                                                                                                                                                            |
| GPRLEN        | The length, in bits (32 or 64), of the CPU general-purpose registers.                                                                                                                                                                                                                                                              |
| GPR[x]        | CPU general-purpose register $x$ . The content of $GPR[0]$ is always zero. In Release 2 of the Architecture, $GPR[x]$ is a short-hand notation for $SGPR[SRSCtl_{CSS}, x]$ .                                                                                                                                                       |
| SGPR[s,x]     | From Release 2 on of the Architecture, multiple copies of the CPU general-purpose registers can be implemented. <i>SGPR[s,x]</i> refers to GPR set <i>s</i> , register <i>x</i> .                                                                                                                                                  |
| FPR[x]        | Floating-point operand register x                                                                                                                                                                                                                                                                                                  |
| FCC[CC]       | Floating-point condition code CC. FCC[0] has the same value as COC[1].                                                                                                                                                                                                                                                             |
| FPR[x]        | Floating-point (coprocessor unit 1), general register <i>x</i>                                                                                                                                                                                                                                                                     |
| CPR[z,x,s]    | Coprocessor unit z, general register x, select s.                                                                                                                                                                                                                                                                                  |
| CP2CPR[x]     | Coprocessor unit 2, general register x.                                                                                                                                                                                                                                                                                            |
| CCR[z,x]      | Coprocessor unit z, control register x.                                                                                                                                                                                                                                                                                            |
| CP2CCR[x]     | Coprocessor unit 2, control register x.                                                                                                                                                                                                                                                                                            |
| COC[z]        | Coprocessor unit z condition signal.                                                                                                                                                                                                                                                                                               |
| Xlat[x]       | Translation of the MIPS16e GPR number <i>x</i> into the corresponding 32-bit GPR number.                                                                                                                                                                                                                                           |
| BigEndianMem  | Endian mode as configured at chip reset (0 for little-endian, 1 for big-endian). Specifies the endianness of the memory interface (see LoadMemory and StoreMemory pseudocode function descriptions), and the endianness of Kernel and Supervisor mode execution.                                                                   |
| BigEndianCPU  | The endianness for load and store instructions (0 for little-endian, 1 for big-endian). In User mode, this endianness can be switched by setting the <i>RE</i> bit in the <i>Status</i> register. Thus, BigEndianCPU can be computed as (BigEndianMem XOR ReverseEndian).                                                          |
| ReverseEndian | Signal to reverse the endianness of load and store instructions. This feature is available in User mode only. It is implemented by setting the <i>RE</i> bit of the <i>Status</i> register. Thus, ReverseEndian can be computed as (SR <sub>RE</sub> and User mode).                                                               |
| LLbit         | Bit of <b>virtual</b> state used to specify operation for instructions that provide atomic read-modify-write. <i>LLbit</i> is set when a linked load occurs and is tested by the conditional store. It is cleared (by exception return instructions) during other CPU operation, when a store to the location is no longer atomic. |

Table 1.1 Symbols Used in Instruction Operation Statements (Continued)

| Symbol                               | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| I:,<br>I+n:,<br>I-n:                 | ing which the pseu appear to occur du I. Sometimes, effe another instruction instruction time re For example, an in instruction has the labeled I+1. The effect of pseut time" as the effect sequence, the effect different instruction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | x to <i>Operation</i> description lines and functions as a label. It indicates the instruction time durseudocode appears to "execute." Unless otherwise stated, all effects of the current instruction during the instruction time of the current instruction. No label is equivalent to a time label of effects of an instruction appear to occur either earlier or later (during the instruction time of effects). When this happens, the instruction operation is written in sections labeled with the erelative to the current instruction I, in which the effect of that pseudocode appears to occur. In instruction can have a result that is not available until after the next instruction. Such an the portion of the instruction operation description that writes the result register in a section seudocode statements for the current instruction labelled I+1 appears to occur "at the same fect of pseudocode statements labeled I for the following instruction. Within one pseudocode effects of the statements take place in order. However, between sequences of statements for ctions that occur "at the same time," there is no defined order. Programs must not depend on a reference of evaluation between such sections. |                                                                                                                                                                                  |  |  |  |
| PC                                   | The <i>Program Counter</i> value. During the instruction time of an instruction, this is the address of the instruction word. The address of the instruction that occurs during the next instruction time is determined by assigning a value to <i>PC</i> during an instruction time. If no value is assigned to <i>PC</i> during an instruction time by any pseudocode statement, it is automatically incremented by either 2 (in the case of a 16-bit MIPS16e instruction) or 4 before the next instruction time. A taken branch assigns the target address to the <i>PC</i> during the instruction time of the instruction in the branch delay slot.  In the MIPS Architecture, the PC value is only visible indirectly, such as when the processor stores the restart address into a GPR on a jump-and-link or branch-and-link instruction, or into a Coprocessor 0 register on an exception. The PC value contains a full 32-bit address, all bits of which are significant during a memory reference. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
| ISA Mode                             | In processors that implement the MIPS16e Application Specific Extension or the microMIPS battures, the <i>ISA Mode</i> is a single-bit register that determines the mode in which the processor is example.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Encoding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Meaning                                                                                                                                                                          |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 32-bit MIPS instructions.                                                                                                                                                        |  |  |  |
|                                      | combined value of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | the upper bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MIIPS16e or microMIPS instructions.  A Mode value is only visible indirectly, such as when the of PC and the ISA Mode into a GPR on a jump-and-link of register on an exception. |  |  |  |
| PABITS                               | Represents the number of physical address bits implemented by the symbol PABITS. If 36 physical address bits are implemented, the size of the physical address space is $2^{PABITS} = 2^{36}$ bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
| FP32RegistersMode                    | Indicates whether the FPU has 32-bit or 64-bit floating point registers (FPRs). the FPU has 32 64-bit FPRs in which 64-bit data types are stored in any FPR.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
|                                      | MIPS64 implementations have a compatibility mode in which the processor references the FPRs as if it were a MIPS32 implementation. In this case, <b>FP32RegisterMode</b> is computed from the FR bit in the <i>Status</i> register. If this bit is a 0, the processor operates as if it had thirty-two 32-bit FPRs. If this bit is a 1, the processor operates with thirty-two 64-bit FPRs.  The value of <b>FP32RegistersMode</b> is computed from the FR bit in the <i>Status</i> register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
| InstructionInBranchDe-<br>laySlot    | Indicates whether the instruction at the Program Counter address was executed in the delay slot of a branch or jump. This condition reflects the <i>dynamic</i> state of the instruction, not the <i>static</i> state. The value is false if a branch or jump occurs to an instruction whose PC immediately follows a branch or jump, but which is not executed in the delay slot of a branch or jump.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |
| SignalException(exception, argument) | Causes an exception to be signaled using the exception parameter as the type of exception, and the argument parameter as an exception-specific argument. Control does not return from this pseudocode function; the exception is signaled at the point of the call.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                  |  |  |  |

## 1.4 For More Information

Various MIPS RISC processor manuals and additional information about MIPS products can be found at the MIPS URL: http://www.mips.com

For comments or questions on the MIPS32® Architecture or this document, send email to support@mips.com.

# The MIPS32 and microMIPS32 Privileged Resource Architecture

#### 2.1 Introduction

The MIPS32 and microMIPS32 Privileged Resource Architecture (PRA) provides the mechanisms to manage the resources of the CPU: virtual memory, caches, exceptions, and user contexts. The effects of some components of the PRA, such as the virtual memory layout, are user-visible. Many other components are visible only to the operating system kernel and to systems programmers.

## 2.2 The MIPS Coprocessor Model

The MIPS ISA provides for up to four coprocessors. A coprocessor extends the functionality of the MIPS ISA, while sharing the instruction fetch and execution control logic of the CPU. Some coprocessors, such as the system coprocessor and the floating-point unit, are standard parts of the ISA and are specified as such in the architecture documents. Coprocessors are generally optional, with one exception: CP0, the system coprocessor, is required. CP0 is the ISA interface to the PRA and provides full control of the processor state and modes.

## 2.2.1 CP0 - The System Coprocessor

CP0 provides an abstraction of the functions necessary to support an operating system: exception handling, memory management, scheduling, and control of critical resources. The interface to CP0 is through various instructions encoded with the *COP0* opcode, including the ability to move data to, and from, the CP0 registers, as well as specific functions that modify CP0 state. The CP0 registers and the interaction with them make up much of the PRA.

### 2.2.2 CP0 Registers

The CP0 registers provide the interface between the ISA and the PRA. The CP0 registers are described in Chapter 9, "Coprocessor 0 Registers" on page 111.

| The N | /IIPS32 and microMIPS32 Privileged Resource Architecture                                                        |
|-------|-----------------------------------------------------------------------------------------------------------------|
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
|       |                                                                                                                 |
| 20    | MIPS® Architecture For Programmers Vol. III: MIPS32® / microMIPS32™ Privileged Resource Architecture, Rev. 6.02 |

# MIPS32 and microMIPS32 Operating Modes

The MIPS32 and microMIPS32 PRA requires two operating modes: User Mode and Kernel Mode. In User Mode, the programmer can access the CPU and FPU registers that are provided by the ISA, as well as a flat, uniform virtual memory address space. In Kernel Mode, the system programmer can access the full capabilities of the processor, as well as change the virtual memory mapping, control the system environment, and context switch between processes.

The MIPS PRA also supports the implementation of two additional modes: Supervisor Mode and EJTAG Debug Mode. See the EJTAG specification for a description of Debug Mode.

Release 2 of the MIPS32 Architecture added support for 64-bit coprocessors (and, in particular, 64-bit floating-point units) with 32-bit CPUs. Thus, certain floating-point instructions that previously were enabled by 64-bit operations on a MIPS64 processor now are enabled by new 64-bit floating-point operations. Release 3 introduced the micro-MIPS instruction set, allowing all microMIPS processors to implement a 64-bit floating-point unit.

## 3.1 Debug Mode

For processors that implement EJTAG, the processor is operating in Debug Mode if the DM bit in the CP0 *Debug* register is 1. If the processor is in Debug Mode, it has full access to all resources that are available to Kernel Mode operations.

#### 3.2 Kernel Mode

The processor is in Kernel Mode when the *DM* bit in the *Debug* register is 0 (if the processor implements Debug Mode), and any of the following is true:

- The KSU field in the CP0 Status register contains 0b00.
- The EXL bit in the Status register is 1.
- The ERL bit in the Status register is 1.

The processor enters Kernel Mode at power-up, or as the result of an interrupt, exception, or error. The processor leaves Kernel Mode and enters User Mode or Supervisor Mode when all of the previous three conditions are false, usually as the result of an ERET instruction.

# 3.3 Supervisor Mode

The processor is operating in Supervisor Mode (if that optional mode is implemented by the processor) when all of the following are true:

• The *DM* bit in the *Debug* register is 0 (if the processor implements Debug Mode).

#### MIPS32 and microMIPS32 Operating Modes

- The KSU field in the Status register contains 0b01.
- The EXL and ERL bits in the Status register are both 0.

#### 3.4 User Mode

The processor is operating in User Mode when all of the following are true:

- The *DM* bit in the *Debug* register is 0 (if the processor implements Debug Mode).
- The KSU field in the Status register contains 0b10.
- The EXL and ERL bits in the Status register are both 0.

#### 3.5 Other Modes

#### 3.5.1 64-bit Floating-Point Operations Enable

Instructions that are implemented by a 64-bit floating-point unit are legal under any of the following conditions:

- In an implementation of Release 1 of the Architecture, 64-bit floating-point operations are never {{Verify}} enabled in a MIPS32 processor.
- In an implementation of Release 2 or later of the , 64-bit floating-point operations are enabled if the *F64* bit in the *FIR* register is 1. The processor must also implement the floating-point data type. Release 3 introduced the microMIPS instruction set; on all microMIPS processors, 64-bit floating-point operations are enabled if the F64 bit in the *FIR* register is 1.

#### 3.5.2 64-bit FPR Enable

Access to 64-bit FPRs is controlled by the FR bit in the Status register. If the FR bit is 1, the FPRs are interpreted as thirty-two 64-bit registers that can contain any data type. If the FR bit is 0, the FPRs are interpreted as thirty-two 32-bit registers, any of which can contain a 32-bit data type (W, S). In this case, 64-bit data types are contained in even-odd pairs of registers.

In Release 1 of the Architecture, 64-bit FPRs are supported in a MIPS64 processor. In Release 2 of the Architecture, 64-bit FPRs are supported in a 64-bit floating-point unit, for both MIPS32 and MIPS64 processors. From Release 3 and later of the Architecture, 64-bit FPRs are supported for all processors, including all microMIPS processors. As of Release 5 of the Architecture, if floating-point is implemented, then *FR*=1 is required; that is, the 64-bit FPU, with the *FR*=1 64-bit FPU register model, is required. The *FR*=0 32-bit FPU register model continues to be required.

The operation of the processor is **UNPREDICTABLE** under the following conditions:

- The FR bit is 0, 64-bit operations are enabled, and a floating-point instruction is executed whose datatype is L or PS.
- The FR bit is 0, and an odd register is referenced by an instruction whose datatype is 64 bits.

#### 3.5.3 Coprocessor 0 Enable

Access to Coprocessor 0 registers are enabled under any of the following conditions:

- The processor is running in Kernel Mode or Debug Mode, as defined above.
- The *CU0* bit in the *Status* register is 1.

#### 3.5.4 ISA Mode

Release 3 of the Architecture introduced a second branch of the instruction set family, microMIPS32. Devices can implement both ISA branches (MIPS32 and microMIPS32) or only one branch.

The ISA Mode bit is used to specify which ISA branch to use when decoding instructions. This bit is normally not visible to software. Its value is saved to any GPR used as a jump target address, such as GPR31 when written by a JAL instruction, or the source register for a JR instruction.

For processors that implement the MIPS32 ISA, the ISA Mode bit value of zero selects MIPS32. For processors that implement the microMIPS32 ISA, the ISA Mode bit value of 1 selects microMIPS32. For processors that implement the MIPS16e<sup>TM</sup> ASE, the ISA Mode bit value of 1 selects MIPS16e. A processor is not allowed to implement both MIPS16e and microMIPS.

Please read *Volume II-B: Introduction to the microMIPS32 Instruction Set*, Section 5.3, "ISA Mode Switch" for a detailed description of ISA mode switching between the ISA branches and the ISA Mode bit.

| MIPS32 and microMIPS32 Operating Modes |  |  |  |  |
|----------------------------------------|--|--|--|--|
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |
|                                        |  |  |  |  |

# **Virtual Memory**

#### 4.1 Differences between Releases of the Architecture

#### 4.1.1 Virtual Memory

In Release 1 of the Architecture, the minimum page size was 4 kB, with optional support for pages as large as 256 MB. In Release 2 of the Architecture (and subsequent releases), optional support for 1 kB pages was added for use in specific embedded applications that require access to pages smaller than 4 kB. Such usage is expected to be in conjunction with a default page size of 4 kB and is not intended, or suggested, to replace the default 4 kB page size; rather, to augment it.

Support for 1 kB pages involves the following changes:

- Addition of the *PageGrain* register. This register is also used by the SmartMIPS<sup>TM</sup> ASE specification, but bits used by Release 2 of the Architecture and those used by the SmartMIPS ASE specification do not overlap.
- Modification of the EntryHi register to enable writes to, and use of, bits 12..11 (VPN2X).
- Modification of the PageMask register to enable writes to, and use of, bits 12..11 (MaskX).
- Modification of the *EntryLo0* and *EntryLo1* registers to shift the *Config3*<sub>SP</sub> field to the left by two bits, when 1 kB page support is enabled, to create space for two lower-order physical address bits.

Support for 1 kB pages is denoted by the Config3<sub>SP</sub> bit; it is enabled by the PageGrain<sub>ESP</sub> bit.

#### 4.1.2 Protection of Virtual Memory Pages

In Release 3 of the Architecture, two optional control bits are added to each TLB entry. These bits, *RI* (*Read Inhibit*) and *XI* (*Execute Inhibit*), allow more types of protection to be used for virtual pages, including write-only pages and non-executable pages.

This feature originated in the SmartMIPS ASE but has been modified from the original SmartMIPS definition. For the Release 3 version of this feature, each of the RI and XI bits can be separately implemented. For the Release 3 version of this feature, new exception codes are used when a TLB access does not obey the RI/XI bits.

#### 4.1.3 Context Register

In Release 3 of the Architecture, the *Context* register is a read/write register containing a address pointer to an arbitrary power-of-two aligned data structure in memory, such as an entry in the page table entry (PTE) array. In Releases 1 and 2, this pointer was defined to reference a fixed-sized 16-byte structure in memory within a linear array containing an entry for each even/odd virtual page pair. The Release 3 version of the *Context* register can be used more generally.

#### **Virtual Memory**

This feature originated in the SmartMIPS ASE. This feature is optional in the Release 3 version of the base architecture.

#### 4.1.4 Segmentation Control

In Release 3 of the Architecture includes an optional programmable segmentation feature. This improves the flexibility of the MIPS virtual address space.

With Segmentation Control, address translation begins by matching a virtual address to the region specified in a Segment Configuration. Thus, the virtual address space is definable as the set of memory regions specified by Segment Configurations. The behavior and attributes of each region are also specified by Segment Configurations. Six Segment Configurations are defined, fully mapping the virtual address space.

#### 4.1.5 Enhanced Virtual Addressing

In Release 3 of the Architecture has an optional Enhanced Virtual Addressing (EVA) feature. EVA is a configuration of Segmentation Control and a set of kernel mode load/store instructions allowing direct access to user-mode memory space from kernel mode. In EVA, Segmentation Control is programmed to define two address ranges, a three-GB range with mapped-user, mapped-supervisor, and unmapped-kernel access modes, and a one-GB address range with mapped-kernel access mode.

## 4.2 Terminology

#### 4.2.1 Address Space

An *Address Space* is the range of all possible addresses that can be generated. There is one 32-bit Address Space in the MIPS32 Architecture.

#### 4.2.2 Segment and Segment Size

A *Segment* is a defined subset of an Address Space that has self-consistent reference and access behavior. Segments are either  $2^{29}$  or  $2^{31}$  bytes in size, depending on the specific Segment.

## 4.2.3 Physical Address Size (PABITS)

The number of physical address bits implemented is represented by the symbol *PABITS*. As such, if 36 physical address bits were implemented, the size of the physical address space would be  $2^{PABITS} = 2^{36}$  bytes. The format of the *EntryLo0* and *EntryLo1* registers implicitly limits the physical address size to  $2^{36}$  bytes. Software can determine the value of PABITS by writing all ones to the *EntryLo0* or *EntryLo1* registers, then reading the value back. Bits read as "1" from the *PFN* field allow software to determine the boundary between the *PFN* and 0 fields to calculate the value of PABITS.

# 4.3 Virtual Address Spaces

The MIPS32/microMIPS32 virtual address space is divided into five segments, as shown in Figure 4.1.

Figure 4.1 Virtual Address Space



Each Segment of an Address Space is classified as "Mapped" or "Unmapped". A "Mapped" address is translated through the TLB or other address translation unit. An "Unmapped" address is not translated through the TLB and provides a window into the lowest portion of the physical address space, starting at physical address zero, and with a size corresponding to the size of the unmapped Segment.

The kseg1 Segment is classified as "Uncached". References to this Segment bypass all levels of the cache hierarchy and allow direct access to memory without interference from the caches.

Table 4.1 lists the same information in tabular form. Each Segment of an Address Space is associated with one of the

**Table 4.1 Virtual Memory Address Spaces** 

| VA <sub>3129</sub> | Segment<br>Name(s)     | Address Range                         | Associated with Mode | Reference<br>Legal from<br>Mode(s) | Actual<br>Segment<br>Size |
|--------------------|------------------------|---------------------------------------|----------------------|------------------------------------|---------------------------|
| 0b111              | kseg3                  | 0xFFFF FFFF<br>through<br>0xE000 0000 | Kernel               | Kernel                             | 2 <sup>29</sup> bytes     |
| 0b110              | sseg<br>ksseg          | 0xDFFF FFFF<br>through<br>0xC000 0000 | Supervisor           | Supervisor<br>Kernel               | 2 <sup>29</sup> bytes     |
| 0b101              | kseg1                  | 0xBFFF FFFF<br>through<br>0xA000 0000 | Kernel               | Kernel                             | 2 <sup>29</sup> bytes     |
| 0b100              | kseg0                  | 0x9FFF FFFF<br>through<br>0x8000 0000 | Kernel               | Kernel                             | 2 <sup>29</sup> bytes     |
| 0b0xx              | useg<br>suseg<br>kuseg | 0x7FFF FFFF<br>through<br>0x0000 0000 | User                 | User<br>Supervisor<br>Kernel       | 2 <sup>31</sup> bytes     |

three processor operating modes (User, Supervisor, or Kernel). A Segment associated with a mode is accessible if the processor is running in that or a more privileged mode. For example, a Segment associated with User Mode is accessible when the processor is running in User, Supervisor, or Kernel Modes. A Segment is not accessible if the processor is running in a less privileged mode than that associated with the Segment. For example, a Segment associated with Supervisor Mode is not accessible when the processor is running in User Mode, and such a reference results in an Address Error Exception. The "Reference Legal from Mode(s)" column in Table 4-2 lists the modes from which each Segment can be referenced legally.

If a Segment has more than one name, each name denotes the mode from which the Segment is referenced. For example, the Segment name "useg" denotes a reference from user mode, while the Segment name "kuseg" denotes a reference to the same Segment from kernel mode.

Figure 4.2 shows the Address Space as seen when the processor is operating in each of the operating modes.

Figure 4.2 References as a Function of Operating Mode

| Haan M - J           | _             |                            | a Function of Ope | _                      | Inda Dafaranaa    |
|----------------------|---------------|----------------------------|-------------------|------------------------|-------------------|
| User Mode References |               | Supervisor Mode References |                   | Kernel Mode References |                   |
| 0xFFFF FFFF          | Address Error | 0xffff ffff                | Address Error     | 0xFFFF FFFF            | Kernel Mapped     |
|                      |               |                            |                   | kseg3                  |                   |
|                      |               | 0xE000 0000                |                   | 0xE000 0000            |                   |
|                      |               | 0xDFFF FFFF                | Supervisor Mapped | 0xDFFF FFFF            | Supervisor Mapped |
|                      |               | sseg                       |                   | ksseg                  |                   |
|                      |               | 0xC000 0000                |                   | 0xC000 0000            |                   |
|                      |               | 0xBFFF FFFF                | Address Error     | 0xBFFF FFFF            |                   |
|                      |               |                            |                   | kseg1                  | Uncached          |
|                      |               |                            |                   | 0xA000 0000            |                   |
|                      |               |                            |                   | 0x9FFF FFFF            | Kernel Unmapped   |
|                      |               |                            |                   | kseg0                  |                   |
| 0x8000 0000          |               | 0x8000 0000                |                   | 0x8000 0000            |                   |
| 0x7FFF FFFF          | User Mapped   | 0x7FFF FFFF                | User Mapped       | 0x7FFF FFFF            | User Mapped       |
|                      | Tr.           | -                          | Tr.               |                        | T T T T           |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   | 1                      |                   |
| useg                 |               | suseg                      |                   | kuseg                  |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
|                      |               |                            |                   |                        |                   |
| 0x0000 0000          |               | 0x0000 0000                |                   | 0x0000 0000            |                   |

# 4.4 Compliance

A MIPS32/microMIPS32 compliant processor must implement the following Segments:

- useg/kuseg
- kseg0
- kseg1

A MIPS32/microMIPS32-compliant processor using TLB-based address translation also must implement the kseg3 Segment.

## 4.5 Access Control as a Function of Address and Operating Mode

Table 4.2 lists the action taken by the processor for each section of the 32-bit Address Space as a function of the processor's operating mode. The selection of TLB Refill vector and other special behavior is listed for each reference.

Table 4.2 Address Space Access as a Function of Operating Mode

|                       |                    | Action when Referenced from Operating Mode |                    |                                                                    |
|-----------------------|--------------------|--------------------------------------------|--------------------|--------------------------------------------------------------------|
| Virtual Address Range | Segment<br>Name(s) | User Mode                                  | Supervisor<br>Mode | Kernel Mode                                                        |
| 0xFFFF FFFF           | kseg3              | Address Error                              | Address Error      | Mapped                                                             |
| through               |                    |                                            |                    | See Section 4.8 for special behavior when Debug <sub>DM</sub> = 1. |
| 0xE000 0000           |                    |                                            |                    | CDIVI                                                              |
| 0xDFFF FFFF           | sseg<br>ksseg      | Address Error                              | Mapped             | Mapped                                                             |
| through               | RSSCg              |                                            |                    |                                                                    |
| 0xC000 0000           |                    |                                            |                    |                                                                    |
| 0xBFFF FFFF           | kseg1              | Address Error                              | Address Error      | Unmapped, Uncached                                                 |
| through               |                    |                                            |                    | See Section 4.6.                                                   |
| 0xA000 0000           |                    |                                            |                    |                                                                    |
| 0x9FFF FFFF           | kseg0              | Address Error                              | Address Error      | Unmapped                                                           |
| through               |                    |                                            |                    | See Section 4.6.                                                   |
| 0x8000 0000           |                    |                                            |                    |                                                                    |
| 0x7FFF FFFF           | useg               | Mapped                                     | Mapped             | Unmapped if Status <sub>ERL</sub> =1                               |
| through               | suseg<br>kuseg     |                                            |                    | See Section 4.7.                                                   |
| 0x0000 0000           |                    |                                            |                    | Mapped if Status <sub>ERL</sub> =0.                                |

# 4.6 Address Translation and Cacheability and Coherency Attributes for the kseg0 and kseg1 Segments

The kseg0 and kseg1 Unmapped Segments provide a window into the least significant 2<sup>29</sup> bytes of physical memory; these are not translated using the TLB or other address translation unit. The cacheability and coherency attribute of the kseg0 Segment is supplied by the K0 field of the CP0 *Config* register. The cacheability and coherency attribute for

the kseg1 Segment is always Uncached. Table 4.3 describes how this transformation is done, as well as the source of the cacheability and coherency attributes for each Segment.

Table 4.3 Address Translation, Cacheability and Coherency Attributes for the kseg0 and kseg1 Segments

| Segment Name | Virtual Address Range | Generates Physical<br>Address | Cache Attribute                          |
|--------------|-----------------------|-------------------------------|------------------------------------------|
| kseg1        | 0xBFFF FFFF           | 0x1FFF FFFF                   | Uncached                                 |
|              | through               | through                       |                                          |
|              | 0xA000 0000           | 0x0000 0000                   |                                          |
| kseg0        | 0x9FFF FFFF           | 0x1FFF FFFF                   | From K0 field of <i>Config</i> Register. |
|              | through               | through                       |                                          |
|              | 0x8000 0000           | 0x0000 0000                   |                                          |

# 4.7 Address Translation for the kuseg Segment when Status<sub>ERL</sub> = 1

To support the cache error handler, the kuseg Segment becomes an unmapped, uncached Segment, similar to the kseg1 Segment, if the *ERL* bit is set in the *Status* register. This allows the cache error exception code to operate uncached using GPR R0 as a base register to save other GPRs before use.

# 4.8 Special Behavior for the kseg3 Segment when Debug<sub>DM</sub> = 1

If EJTAG is implemented on the processor, the EJTAG block must treat the virtual address range 0xFF20 0000 through 0xFF3F FFFF, inclusive, as a special memory-mapped region in Debug Mode. A MIPS32/microMIPS32 compliant implementation that also implements EJTAG must:

- explicitly range-check the address range as given, and not assume that the entire region between 0xFF20 0000 and 0xFFFF FFFF is included in the special memory-mapped region.
- enable the special EJTAG mapping for this region only in EJTAG Debug mode.

Even in Debug mode, normal memory rules can apply in some cases. See the EJTAG specification for details on this mapping.

# 4.9 TLB-Based Virtual Address Translation<sup>1</sup>

This section describes the TLB-based virtual address translation mechanism. Sufficient TLB entries must be implemented to avoid a TLB exception loop on load and store instructions.

<sup>1.</sup> See A.1 "Fixed Mapping MMU" on page 313 and A.2 "Block Address Translation" on page 317 for descriptions of alternative MMU organizations.

#### 4.9.1 Address Space Identifiers (ASID)

The TLB-based translation mechanism supports Address Space Identifiers to uniquely identify the same virtual address across different processes. The operating system assigns ASIDs to each process, and the TLB keeps track of each ASID during address translation. In certain circumstances, the operating system may want to associate the same virtual address with all processes; for this, the TLB includes a global (G) bit which over-rides the ASID comparison during translation.

#### 4.9.2 TLB Organization

The TLB is a fully-associative structure for translating virtual addresses. Each entry contains two logical components: a comparison section, and a physical translation section. The comparison section includes the virtual page number (VPN2 and, in Release 2 and subsequent releases, VPNX, which is the virtual page number/2 since each entry maps two physical pages) of the entry, the ASID, the G(lobal) bit, and a recommended mask field that allows mapping different page sizes with a single entry. The physical translation section contains a pair of entries, each of which contains the physical page frame number (PFN), a valid (V) bit, a dirty (D) bit, optionally read-inhibit and execute-inhibit (RI & XI) bits, and a cache coherency field (C) for which the valid encodings are given in Table 9.12. There are two entries in the translation section for each TLB entry because each TLB entry maps an aligned pair of virtual pages, and the pair of physical translation entries corresponds to the even and odd pages of the pair.

In Revision 3 of the architecture, the RI and XI bits were added to the TLB to enable more secure access of memory pages. These bits (along with the Dirty bit) allow the implementation of read-only, write-only, and no-execute access policies for mapped pages.

Figure 4.4 shows the logical arrangement of a TLB entry, including the optional support added in Release 2 of the Architecture for 1 kB page sizes. Light grey fields denote extensions to the right that are required to support 1 kB page sizes. This extension is not present in an implementation of Release 1 of the Architecture.



Figure 4.4 Contents of a TLB Entry

The fields of the TLB entry correspond exactly to the fields in the CP0 PageMask, EntryHi, EntryLo0, and EntryLo1 registers. The even page entries in the TLB (such as PFN0) come from EntryLo0. Similarly, odd page entries come from EntryLo1.

#### 4.9.3 TLB Initialization

In many processor implementations, software must initialize the TLB during the power-up process. In processors that detect multiple TLB matches, and signal this through a machine-check assumption, software must be able to handle such an exception or use a TLB initialization algorithm that minimizes, or eliminates, the possibility of the exception.

In Release 1 of the Architecture, processor implementations can detect and report multiple TLB matches either on a TLB write (TLBWI or TLBWR instructions) or a TLB read (TLB access or TLBR or TLBP instructions). In Release 2 (and subsequent releases) of the Architecture, processor implementations are limited to reporting multiple TLB matches only on a TLB write; this is also true of most implementations of Release 1 of the Architecture.

The following code example shows a TLB initialization routine that, on implementations of Release 2 (and subsequent releases) of the Architecture, eliminates the possibility of reporting a machine check during TLB initialization. This example has an equivalent effect on implementations of Release 1 of the Architecture that report multiple TLB exceptions only on a TLB write and minimizes the probability of such an exception on other implementations. The following example is for processors that do not implement TLB invalidate instructions, that is: Config4<sub>IE</sub>=0x0.

```
* InitTLB
* Initialize the TLB to a power-up state, quaranteeing that all entries
* are unique and invalid.
* Arguments:
      a0 = Maximum TLB index (from MMUSize field of C0 Config1)
* Returns:
      No value
* Restrictions:
      This routine must be called in unmapped space
*
  Algorithm:
      va = kseg0 base;
      for (entry = max_TLB_index; entry >= 0, entry--) {
         while (TLB Probe Hit(va)) {
*
            va += Page Size;
*
          TLB_Write(entry, va, 0, 0, 0);
      }
* Notes:
         The Hazard macros used in the code below expand to the appropriate
*
          number of SSNOPs in an implementation of Release 1 of the
*
         Architecture, and to an ehb in an implementation of Release 2 of
         the Architecture. See , "CPO Hazards," on page 105 for
          more additional information.
*/
InitTLB:
* Clear PageMask, EntryLo0 and EntryLo1 so that valid bits are off, PFN values
* are zero, and the default page size is used.
   mtc0
         zero, C0 EntryLo0
                                   /* Clear out PFN and valid bits */
   mtc0
         zero, C0 EntryLo1
```

```
mtc0 zero, CO PageMask /* Clear out mask register *
/* Start with the base address of kseq0 for the VA part of the TLB */
         tO, A KOBASE
                                    /* A KOBASE == 0x8000.0000 */
* Write the VA candidate to EntryHi and probe the TLB to see if if is
* already there. If it is, a write to the TLB may cause a machine
 * check, so just increment the VA candidate by one page and try again.
* /
10:
                                      /* Write VA candidate */
   mtc0
          t0, C0 EntryHi
   mtc0 t0, C0_EntryHi
TLBP_Write_Hazard()
                                     /* Clear EntryHi hazard (ssnop/ehb in R1/2) */
                                     /* Probe the TLB to check for a match */
   tlbp
   TLBP Read Hazard()
                                     /* Clear Index hazard (ssnop/ehb in R1/2) */
  mfc0 t1, C0_Index /* Read back flag to check for match */
bgez t1, 10b /* Branch if about to duplicate an entry */
addiu t0, (1<<S_EntryHiVPN2) /* Add 1 to VPN index in va */
* A write of the VPN candidate will be unique, so write this entry
* into the next index, decrement the index, and continue until the
  index goes negative (thereby writing all TLB entries)
   mtc0
          a0, C0_Index
                                     /* Use this as next TLB index */
   TLBW_Write_Hazard()
                                     /* Clear Index hazard (ssnop/ehb in R1/2) */
                                     /* Write the TLB entry */
   tlbwi
   bne a0, zero, 10b
                                     /* Branch if more TLB entries to do */
   addiu a0, -1
                                     /* Decrement the TLB index
* Clear Index and EntryHi simply to leave the state constant for all
 * returns
   mtc0
         zero, CO Index
   mtc0
          zero, CO EntryHi
   jr
          ra
                                      /* Return to caller */
   nop
```

The V(alid) bit within the TLB entry indicates if the Page Table Entry held in the TLB entry is valid. This Valid bit does not indicate if the TLB entry has been initialized.

The above initialization routine relies on using unmapped addresses to be written to the VPN2 field of the TLB entry to create entries that never match on mapped addresses. When Segmentation Control is implemented ( $Config3_{SC}=1$ ), the virtual address map can be programmed to not have any unmapped address regions. For this reason, the above routine cannot be used when Segmentation Control is implemented. Instead, use the TLB invalidate feature. The TLB invalidate feature is discussed in the next paragraph.

Release 3 introduces another optional valid bit that denotes whether the virtual address (the VPN2 field) of the TLB entry has been initialized or not. If the VPN2 field is marked as invalid, the entry is ignored on address match for memory accesses. This additional valid bit is visible through the EHINV field of the EntryHi register. If this bit is implemented (indicated by  $Config4_{IE}$ ), there are three ways to initialize a TLB entry: the TLBINV, TLBINVF, and TLBWI instructions. This feature is required if Segmentation Control is implemented and is required for FTLB/VTLB MMUs; otherwise, it is optional.

For Release 3 processors that implement TLB invalidate instructions, the code to initialize the TLB is much simpler: just write each TLB entry with the *EntryHi<sub>EHINV</sub>* bit set.

```
* InitTLB
 * Initialize the TLB to a power-up state, quaranteeing that all entries
 * are unique and invalid.
 * Arguments:
     a0 = Maximum TLB index (from MMUSize field of C0 Config1)
  Returns:
    No value
 * Restrictions:
      This routine must be called in unmapped space
      Write Each TLB entry with EntryHi.EHINV=1
 * Notes:
        The Hazard macros used in the code below expand to the appropriate
         number of SSNOPs in an implementation of Release 1 of the
         Architecture, and to an ehb in an implementation of Release 2 of
         the Architecture. See , "CPO Hazards," on page 105 for
         more additional information.
*/
InitTLB:
* Clear PageMask, EntryLo0 and EntryLo1 so that valid bits are off, PFN values
 * are zero, and the default page size is used.
                           /* Clear out PFN and valid bits */
  mtc0 zero, C0 EntryLo0
        zero, CO EntryLol
   mtc0
                                 /* Clear out mask register */
   mtc0 zero, CO PageMask
  ori
         t0, zero, 0x400
                                  /* Set EHINV bit, Clear VPN2 field */
  mtc0 t0, C0 EntryHi
10:
         a0, C0 Index
                                  /* Use this as next TLB index */
  mtc0
   TLBW Write Hazard()
                                  /* Clear Index hazard (ssnop/ehb in R1/2) */
                                  /* Write the TLB entry */
   tlbwi
  bne
        a0, zero, 10b
                                  /* Branch if more TLB entries to do */
   addiu a0, -1
                                  /* Decrement the TLB index
 * Clear Index and EntryHi simply to leave the state constant for all
 * returns
  mtc0 zero, C0 Index
   mtc0 zero, C0 EntryHi
                                  /* Return to caller */
   jr
         ra
   nop
```

#### 4.9.4 Address Translation

Release 2 of the Architecture introduced support for 1 kB pages. For clarity in the discussion below, take the following terms in the general sense to include the new Release 2 features:

| Term Used Below | Release 2 Substitution | Comment                                                                                                                                                            |
|-----------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VPN2            | VPN2    VPN2X          | Release 2 (and subsequent releases) implementations that support 1 kB pages concatenate the VPN2 and VPN2X fields to form the virtual page number for a 1 kB page. |
| Mask            | Mask    MaskX          | Release 2 (and subsequent releases) implementations that support 1 kB pages concatenate the Mask and MaskX fields to form the don't care mask for 1 kB pages.      |

When an address translation is requested, the virtual page number and the current process ASID are presented to the TLB. All entries are checked simultaneously for a match, which occurs when all of the following conditions are true:

- The current process ASID (as obtained from the *EntryHi* register) matches the ASID field in the TLB entry, or the G bit is set in the TLB entry.
- The appropriate bits of the virtual page number match the corresponding bits of the VPN2 field stored within the TLB entry. The "appropriate" number of bits is determined by the Mask fields in each entry by ignoring each bit in the virtual page number and the TLB VPN2 field corresponding to those bits that are set in the Mask fields. This lets each entry of the TLB support a different page size, as determined by the *PageMask* register at the time that the TLB entry was written. If the recommended *PageMask* register is not implemented, the TLB operation is as if the PageMask register had been written with the encoding for a 4 kB page.

If a TLB entry matches the address and ASID presented, the corresponding PFN, C, V, and D bits (and optionally RI and XI bits) are read from the translation section of the TLB entry. Which of the two PFN entries is read is a function of the virtual address bit immediately to the right of the section masked with the Mask entry.

The valid and dirty bits (and optionally RI and XI bits) determine the final success of the translation. If the valid bit is off, the entry is not valid, and a TLB Invalid exception is raised. If the dirty bit is off and the reference was a store, a TLB Modified exception is raised. If there is an address match with a valid entry and no dirty exception, the PFN and the cache coherency bits are appended to the offset-within-page bits of the address to form the final physical address with attributes. If the RI bit is implemented and is set, and the reference was a load, a TLB Invalid (or TLBRI) exception is raised. If the XI bit is implemented and is set, and the reference was an instruction fetch, a TLB invalid (or TLBXI) exception is raised.

For clarity, the TLB lookup processes have been separated into two sets of pseudo code:

- 1. One used by an implementation of Release 1 of the Architecture, or an implementation of Release 2 (and subsequent releases) of the Architecture that does not include 1 kB page support (as denoted by *Config3<sub>SP</sub>*). This instance is called the "4 kB TLB Lookup".
- 2. One used by an implementation of Release 2 (and subsequent releases) of the Architecture that includes 1 kB page support. This instance is called the "1 kB TLB Lookup".

### The 4 kB TLB Lookup pseudo code is:

```
found \leftarrow 0
for i in 0...TLBEntries-1
    if ((TLB[i]_{VPN2} \text{ and not } (TLB[i]_{Mask})) = (va_{31..13} \text{ and not } (TLB[i]_{Mask}))) and
       (TLB[i]_G \text{ or } (TLB[i]_{ASID} = EntryHi_{ASID})) \text{ then}
       # EvenOddBit selects between even and odd halves of the TLB as a function of
       # the page size in the matching TLB entry. Not all page sizes need
       \# be implemented on all processors, so the case below uses an `x' to
       # denote don't-care cases. The actual implementation would select
       # the even-odd bit in a way that is compatible with the page sizes
       # actually implemented.
       case TLB[i]_{Mask}
           0b0000 0000 0000 0000: EvenOddBit \leftarrow 12 /* 4KB page */
           0b0000 0000 0000 0011: EvenOddBit ← 14 /* 16KB page */
           0b0000 0000 0000 11xx: EvenOddBit \leftarrow 16 /* 64KB page */
           0b0000 0000 0011 xxxx: EvenOddBit ← 18 /* 256KB page */
           0b0000 0000 11xx xxxx: EvenOddBit \leftarrow 20 /* 1MB page */
           0b0000 0011 xxxx xxxx: EvenOddBit ← 22 /* 4MB page */
           0b0000 11xx xxxx xxxx: EvenOddBit \leftarrow 24 /* 16MB page */
           0b0011 xxxx xxxx xxxx: EvenOddBit \leftarrow 26 /* 64MB page */
           Obl1xx xxxx xxxx xxxx: EvenOddBit ← 28 /* 256MB page */
           otherwise: UNDEFINED
        endcase
        if va_{EvenOddBit} = 0 then
           pfn \leftarrow TLB[i]_{PFN0}
           v \leftarrow \text{TLB[i]}_{V0}
           c \leftarrow TLB[i]_{C0}
           d \leftarrow TLB[i]_{D0}
           if (Config3_{RXI} or Config3_{SM}) then
               ri \leftarrow TLB[i]_{RI0}
               xi \leftarrow TLB[i]_{XI0}
           endif
        else
           pfn \leftarrow TLB[i]_{pFN1}
           v \leftarrow TLB[i]_{V1}
           c \leftarrow TLB[i]_{C1}
           d \leftarrow TLB[i]_{D1}
           if (Config3_{RXI} \text{ or } Config3_{SM}) then
               ri \leftarrow TLB[i]_{RI1}
               xi \leftarrow TLB[i]_{XI1}
           endif
        endif
        if v = 0 then
           SignalException(TLBInvalid, reftype)
       endif
        if (Config3_{\mbox{RXI}} or Config3_{\mbox{SM}}) then
           if (ri = 1) and (reftype = load) then
               if (xi = 0) and (IsPCRelativeLoad(PC))
                    # PC relative loads are allowed where execute is allowed
               else
                    if (PageGrain_{IEC} = 0)
                        SignalException(TLBInvalid, reftype)
                       SignalException(TLBRI, reftype)
                    endif
               endif
           endif
```

```
if (xi = 1) and (reftype = fetch) then
                   if (PageGrain_{TEC} = 0)
                       SignalException(TLBInvalid, reftype)
                       SignalException(TLBXI, reftype)
                   endif
               endif
           endif
           if (d = 0) and (reftype = store) then
               SignalException (TLBModified)
           \# pfn<sub>PABITS-1-12..0</sub> corresponds to pa<sub>PABITS-1..12</sub>
           pa \leftarrow pfn_{PABITS-1-12..EvenOddBit-12} | va_{EvenOddBit-1..0}
            found \leftarrow 1
           break
        endif
    endfor
    if found = 0 then
        SignalException(TLBMiss, reftype)
The 1 kB TLB Lookup pseudo code is:
    found \leftarrow 0
    for i in 0...TLBEntries-1
        if ((TLB[i]_{VPN2} \text{ and not } (TLB[i]_{Mask})) = (va_{31..13} \text{ and not } (TLB[i]_{Mask}))) and
           (TLB[i]_G \text{ or } (TLB[i]_{ASID} = EntryHi_{ASID})) \text{ then}
           # EvenOddBit selects between even and odd halves of the TLB as a function of
           # the page size in the matching TLB entry. Not all pages sizes need
           \# be implemented on all processors, so the case below uses an 'x' to
           # denote don't-care cases. The actual implementation would select
           # the even-odd bit in a way that is compatible with the page sizes
           # actually implemented.
           case TLB[i]<sub>Mask</sub>
               0b0000 0000 0000 0000 00: EvenOddBit ← 10 /* 1KB page */
               0b0000 0000 0000 0000 11: EvenOddBit ← 12 /* 4KB page */
               0b0000 0000 0000 0011 xx: EvenOddBit ← 14 /* 16KB page */
               0b0000 0000 0000 11xx xx: EvenOddBit \leftarrow 16 /* 64KB page */
               0b0000 0000 0011 xxxx xx: EvenOddBit ← 18 /* 256KB page */
               0b0000 0000 11xx xxxx xx: EvenOddBit \leftarrow 20 /* 1MB page */
               0b0000 0011 xxxx xxxx xx: EvenOddBit \leftarrow 22 /* 4MB page */
               0b0000 11xx xxxx xxxx xx: EvenOddBit \leftarrow 24 /* 16MB page */
               Ob0011 xxxx xxxx xxxx xx: EvenOddBit ← 26 /* 64MB page */
               0b11xx xxxx xxxx xxxx xx: EvenOddBit \leftarrow 28 /* 256MB page */
               otherwise: UNDEFINED
            endcase
            if va_{EvenOddBit} = 0 then
               pfn \leftarrow TLB[i]_{PFN0}
               v \leftarrow \text{TLB[i]}_{V0}
               c \leftarrow TLB[i]_{C0}
               d \leftarrow TLB[i]_{D0}
               if (Config3_{RXI} or Config3_{SM}) then
                   ri \leftarrow TLB[i]_{RI0}
                   xi \leftarrow TLB[i]_{XI0}
               endif
           else
               pfn ← TLB[i]<sub>PFN1</sub>
               v \leftarrow TLB[i]_{V1}
```

```
c \leftarrow TLB[i]_{C1}
            d \leftarrow TLB[i]_{D1}
            if (Config3_{\mbox{RXI}} or Config3_{\mbox{SM}}) then
                 ri \leftarrow TLB[i]_{RI1}
                 xi \leftarrow TLB[i]_{XI1}
            endif
        endif
        if v = 0 then
            SignalException(TLBInvalid, reftype)
        endif
        if (\text{Config3}_{\text{RXI}} \text{ or } \text{Config3}_{\text{SM}}) then
            if (ri = 1) and (reftype = load) then
                 if (xi = 0) and (IsPCRelativeLoad(PC))
                     # PC relative loads are allowed where execute is allowed
                     if (PageGrain_{IEC} = 0)
                         SignalException(TLBInvalid, reftype)
                         SignalException(TLBRI, reftype)
                     endif
                 endif
            endif
            if (xi = 1) and (reftype = fetch) then
                 if (PageGrain_{IEC} = 0)
                     SignalException(TLBInvalid, reftype)
                     SignalException(TLBXI, reftype)
                 endif
            endif
        endif
        if (d = 0) and (reftype = store) then
            SignalException(TLBModified)
        endif
        \# \ \mathrm{pfn}_{\mathit{PABITS-1-10...0}} corresponds to \mathrm{pa}_{\mathit{PABITS-1...10}}
        pa \leftarrow pfn_{PABITS-1-10..EvenOddBit-10} \mid va_{EvenOddBit-1..0}
        found \leftarrow 1
        break
    endif
endfor
if found = 0 then
    SignalException(TLBMiss, reftype)
{\tt endif}
```

Table 4.4 demonstrates how the physical address is generated as a function of the page size of the TLB entry that matches the virtual address. The "Even/Odd Select" column of Table 4.4 indicates which virtual address bit is used to select between the even (EntryLo0) or odd (EntryLo1) entry in the matching TLB entry. The "PA<sub>(PABITS-1)..0</sub> Generated From" columns specify how the physical address is generated from the selected PFN and the offset-in-page bits in the virtual address. In this column, PFN is the physical page number as loaded into the TLB from the EntryLo0 or EntryLo1 registers, and has one of two bit ranges:

| PFN Range                      | PA Range                  | Comment                                                                                                        |
|--------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------|
| PFN <sub>(PABITS-1)-12</sub> 0 | PA <sub>PABITS-1 12</sub> | Release 1 implementation, or Release 2 (and subsequent releases) implementation without support for 1 kB pages |

| PFN Range                      | PA Range                  | Comment                                         |
|--------------------------------|---------------------------|-------------------------------------------------|
| PFN <sub>(PABITS-1)-10 0</sub> | PA <sub>PABITS-1 10</sub> | Release 2 (and subsequent releases) implementa- |
| , , , ,                        |                           | tion with support for 1 kB pages enabled        |

**Table 4.4 Physical Address Generation** 

|           |                    | PA <sub>(PABITS-1)0</sub> G                                                             | Generated From:                                              |
|-----------|--------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Page Size | Even/Odd<br>Select | 1 kB Page Support Unavailable<br>(Release 1) or<br>Disabled (Release 2 &<br>subsequent) | Release 2 (and subsequent)<br>with 1 kB Page Support Enabled |
| 1 kB      | VA <sub>10</sub>   | Not Applicable                                                                          | PFN <sub>(PABITS-1)-10 0</sub>    VA <sub>9 0</sub>          |
| 4 kB      | VA <sub>12</sub>   | $PFN_{(PABITS-1)-12\ 0} \parallel VA_{11\ 0}$                                           | PFN <sub>(PABITS-1)-10 2</sub>    VA <sub>11 0</sub>         |
| 16 kB     | VA <sub>14</sub>   | PFN <sub>(PABITS-1)-12 2</sub>    VA <sub>13 0</sub>                                    | PFN <sub>(PABITS-1)-10 4</sub>    VA <sub>13 0</sub>         |
| 64 kB     | VA <sub>16</sub>   | PFN <sub>(PABITS-1)-12 4</sub>    VA <sub>15 0</sub>                                    | PFN <sub>(PABITS-1)-10 6</sub>    VA <sub>15 0</sub>         |
| 256 kB    | VA <sub>18</sub>   | PFN <sub>(PABITS-1)-12 6</sub>    VA <sub>17 0</sub>                                    | PFN <sub>(PABITS-1)-10 8</sub>    VA <sub>17 0</sub>         |
| 1 MB      | VA <sub>20</sub>   | PFN <sub>(PABITS-1)-12 8</sub>    VA <sub>19 0</sub>                                    | PFN <sub>(PABITS-1)-10 10</sub>    VA <sub>190</sub>         |
| 4 MB      | VA <sub>22</sub>   | PFN <sub>(PABITS-1)-12 10</sub>    VA <sub>21 0</sub>                                   | PFN <sub>(PABITS-1)-10 12</sub>    VA <sub>21 0</sub>        |
| 16 MB     | VA <sub>24</sub>   | PFN <sub>(PABITS-1)-12 12</sub>    VA <sub>23 0</sub>                                   | PFN <sub>(PABITS-1)-10 14</sub>    VA <sub>23 0</sub>        |
| 64 MB     | VA <sub>26</sub>   | PFN <sub>(PABITS-1)-12 14</sub>    VA <sub>25 0</sub>                                   | PFN <sub>(PABITS-1)-10 16</sub>    VA <sub>25 0</sub>        |
| 256 MB    | VA <sub>28</sub>   | PFN <sub>(PABITS-1)-12 16</sub>    VA <sub>27 0</sub>                                   | PFN <sub>(PABITS-1)-10 18</sub>    VA <sub>27 0</sub>        |

# 4.10 Segmentation Control

As an optional alternative to fixed memory segmentation, a programmable segmentation control feature has been added to Release 3. This improves the flexibility of the MIPS32 virtual address space.

In the traditional MIPS32 virtual address memory map, the mappability and cacheability attributes of segments are mostly fixed. For example, useg has its mappability attribute fixed while kseg0/1 have their cacheability and mappability attributes fixed. Segmentation Control replaces these fixed attributes with programmable controls for these attributes.

The Segmentation Control system can be used to implement a fully translated flat address space, or used to alter the relative size of cached and uncached windows into the physical address space.

The existence of the unmapped segments in the virtual address map prevents a MIPS CPU from being fully virtualized. Another use of Segmentation Control is to remove the unmapped segments from the virtual address map. Future support for CPU virtualization would require Segmentation Control.

With Segmentation Control, address translation begins by matching a virtual address to the region specified in a Segment Configuration. The virtual address space is therefore definable as the set of memory regions specified by Segment Configurations. The behavior and attributes of each region are also specified by Segment Configurations. Six Segment Configurations are defined, fully mapping the virtual address space.

If Segmentation Control is implemented, the Segment Configurations are always active. Coprocessor 0 registers SegCtl0, SegCtl1, and SegCtl2 contain six Segment Configurations. Config5 contains additional control and configuration fields.

The attributes of a Segment Configuration are:

- Access permissions from user, kernel, and supervisor modes
- Enable mapping (address translation) using the MMU specified in Config<sub>MT</sub>
- Physical address when mapping is disabled
- Cache attribute when mapping is disabled
- Force to unmapped, uncached when Status<sub>ERL</sub>=1

Besides the segments controlled by SegCtl\* registers, the reset and BEV exceptions may use another segment which is active only in kernel mode. Please read Section 4.10.1 "Exception Behavior under Segmentation Control" for an explanation on how exceptions interact with programmable segmentation.

On reset, Segment Configuration default is implementation specific. A configuration backward compatible with MIPS32 legacy fixed segmentation is defined by Table 9.29

Segment configuration access control modes are specified in *Table 9.28* 

Operation of MIPS32Segmentation Control is described below:

```
/* Inputs
* vAddr - Virtual Address
* pLevel - Privilege level - USER, SUPER, KERNEL
* IorD - Access type - INSTRUCTION or DATA
* LorS - Access type - LOAD or STORE
* Outputs
* mapped - segment is mapped
* pAddr - physical address (valid when unmapped)
         - cache attribute (valid when unmapped)
* Exceptions: Address Error
*/
subroutine SegmentLookup(vAddr, pLevel, IorD, LorS) :
   Index \leftarrow vAddr[31:29]
   pAddr ← vAddr
   case Index
      7: CFG ← SegCtl0.CFG0
      6:
             CFG
                   ← SegCtl0.CFG1
      5:
             CFG
                   ← SegCtl1.CFG2
            CFG
                   ← SegCtl1.CFG3
      4:
      3:
             CFG
                   ← SegCtl2.CFG4
      2:
             CFG
                 \leftarrow SegCtl2.CFG4
      1:
             CFG
                  ← SegCtl2.CFG5
      0:
             CFG
                   ← SegCtl2.CFG5
   endcase
```

```
AM
                 ← CFG.AM
   EU
                 ← CFG.EU
   PA
                 ← CFG.PA
                  ← CFG.C
   checkAM(AM,pLevel,IorD,LorS)
   # Special case - Error-Unmapped region when ERL=1
   if (EU = 1) and (Status_{\rm ERL}=1) then
       CCA ← 2
                            # uncached
       mapped \leftarrow 0
                            # unmapped
   else
                 ← C
       CCA
       mapped ← isMapped(AM, pLevel, IorD, LorS)
   endif
   # Physical address for unmapped use
   if (mapped = 0) then
       # in a large (1GB) segment, drop the low order bit.
       if (Index < 4) then
          pAddr[35:30] \leftarrow PA >> 1
       else
          pAddr[35:29] \leftarrow PA
       endif
   else
       (CCA, pAddr) ← TLBLookup (vAddr)
   endif
   return (mapped, pAddr, CCA)
endsub
# Access mode check
subroutine checkAM(AM, pLevel, IorD, LorS)
   case AM
       UK:
                 seg_err ← (pLevel != KERNEL)
       MK:
               seg_err ← (pLevel != KERNEL)
       MSK:
               seg_err ← (pLevel = USER)
       MUSK:
               seg_err \leftarrow 0
       MUSUK: seg err \leftarrow 0
                 seg err ← (pLevel = USER)
                 seg err \leftarrow 0
       UUSK:
       default: seg_err \leftarrow UNDEFINED
   endcase
   if (seg err != 0) then
       segmentError(IorD, LorS)
   endif
endsub
subroutine isMapped(AM, pLevel, IorD, LorS)
   case AM
       UK:
                 mapped \leftarrow 0
       MK:
                 mapped \leftarrow 1
                 mapped \leftarrow 1
       MSK:
      MUSK:
                 mapped \leftarrow 1
       MUSUK:
                 mapped ← (pLevel != KERNEL)
       USK:
                 mapped \leftarrow 0
       UUSK:
                 mapped \leftarrow 0
```

```
default: mapped ← UNDEFINED
  endcase
  return mapped
endsub

subroutine segmentError(IorD, LorS)
  if (IorD = INSTRUCTION) then
    reftype ← FETCH
  else
    if (LorS = LOAD) then
       reftype ← LOAD
    else
       reftype ← STORE
    endif
  endif
  SignalException(AddrError, reftype)
endsub
```

See Section 9.15 "SegCtl0 (CP0 Register 5, Select 2)".

The presence of this facility is indicated by the SC field in the *Config3* register. See Section 9.48 "Configuration Register 3 (CP0 Register 16, Select 3)".

Debug mode behavior is retained in dseg.

## 4.10.1 Exception Behavior under Segmentation Control

### 4.10.1.1 Terminology

For this section discussing exception behavior under Segmentation Control, these terms are used:

Legacy Memory map - A MIPS32 Virtual/Physical memory system as described by Section 4.3 on page 26.

Non-Reset Exceptions - exceptions which would use EBase for the vector location when Status<sub>BEV</sub>=0

Overlay Segment - A memory segment with these properties:

- Totally managed by hardware, not software programmable.
- Intercepts memory requests before they are dealt with by the rest of the virtual memory system.
- Is active only in specific execution modes.

A pre-existing example of an overlay segment is DSEG which is part of the EJTAG debug architecture and is only active in DebugMode. and  $ECR_{ProbeEn}=1$ 

#### 4.10.1.2 Reset and BEV Vector Base Addresses under Segmentation Control

In the legacy memory map, the Reset/BEV vector base is fixed at virtual address 0xBFC0.0000 and physical address 0x1FC0.0000.

In contrast, Segmentation Control does not define a fixed value for the Reset/BEV vector base virtual address. Instead the virtual addresses and physical addresses for Reset/BEV vector base are considered implementation-specific. In

Segmentation Control, the physical address of Reset/BEV vector does not have to be derived from the virtual address by dropping VA[31:29], other mappings are allowed.

### Reset and BEV exceptions - Cacheability and Map-ability

In the legacy memory map, the memory accesses to the Reset/BEV vector region are within KSEG1, which ensures the accesses to this region are always uncached and unmapped.

The architecture requires that the reset and BEV exceptions vector to a memory region which is uncached and unmapped.

### Solution 1 - Uncached and Unmapped Segment always available

This architecture requirement can be satisfied if the system can guarantee these conditions:

- 1. One of the segments always powers up as uncached and unmapped for kernel mode.
- 2. That segment is always kept as uncached and unmapped for kernel mode.
- 3. The reset and BEV vectors always reside in the above mentioned segment.

If these conditions are met, then no special support is needed for reset and BEV exceptions.

### Solution 2 - Overlay Segments for Reset and BEV exceptions

Not all systems may want to maintain the conditions for Solution 1, since Segmentation Control allows for any of the segments to be programmed with any valid cache-ability and mappability attribute.

To meet the architecture requirement without reserving one segment as uncached and unmapped, overlay segments are introduced in Segmentation Control for reset and exceptions while in kernel mode.

These overlay segments allow the reset/BEV regions to be accessed without accessing the caches and TLB during reset and BEV exceptions. That is, when a reset or BEV exception is taken, the overlay segment handles the memory requests for that vector region and the overlay segment attributes over-rides the cacheability and mappability attributes of the regular segment control register.

If Solution 1 is not implemented, the CPU must implement at least one overlay segment for the Reset/BEV vector location. If there is only one overlay segment for the Reset/BEV vector location, it must deal with memory requests as uncached and unmapped.

### Solution 2 - Requirements for Overlay Segments

The starting virtual address, starting physical address and size of this overlay segment are implementation-specific. The overlay segments must be naturally aligned both in the virtual address space as well as the physical address space. The physical address of the overlay segment does not have to be derived from the virtual address of the overlay by dropping VA[31:29], other mappings are allowed.

The overlay segment must be at least 2 kB in size. Implementations would likely choose much larger sizes for the overlay segment to access non-volatile memory and potentially other IO devices.

The overlay segment must be accessible while in kernel-mode ( $Status_{ERL}$ =1 or  $Status_{ERL}$ =1 or  $Status_{ERL}$ =kernel).

### Solution 2 - Option A - Two Overlay Segments for KSEG0/1 legacy behavior

An implementation may optionally support a second overlay segment for the Reset/BEV vector physical address region. The purpose of two overlay segments is to mimic the cached and uncached views made available through KSEG0 and KSEG1 segments in the legacy memory system. After reset, one overlay segment would be given uncached and unmapped access to these vectors while the other overlay segment would give cached and unmapped access to the vectors.

The two overlay segments must meet these requirements:

- The two overlay segments are of the same size.
- The two overlay segments cannot overlap in the virtual address space.
- The two overlay segments must point to the same physical address space.
- Both overlay segments must treat memory accesses as unmapped.
- The overlay segment in which the BEV/Reset vector location resides must come out of reset treating memory accesses as uncached.
- The cache coherency of each overlay segment can be fixed by hardware or programmable through the legacy register fields in *Config* (see next section).

To mimic the legacy KSEG0/KSEG1 behaviors, one overlay segment would be located within the addresses which belong to SEGCTL1<sub>CFG3</sub> (virtual addresses equivalent to legacy KSEG0 segment) and the other overlay segment would be located within the addresses which belong to SEGCTL1<sub>CFG2</sub>(virtual addresses equivalent to legacy KSEG1 segment).

### Solution 2 - Option B - Overly Segments using legacy Coherency Control Register Fields

Segmentation Control allows the legacy  $Config_{KO}$ ,  $Config_{K23}$  and  $Config_{KU}$  fields to control cacheability of their respective non-legacy segments coming out of reset. This is in effect when  $Config5_K = 0$ . If the overlay segment resides in one of these segments, it is optionally allowed for the overlay segment to get its cacheability attribute from the appropriate field (KO, K23, KU) within the Config register. If the BEV/Reset vector resides in a overlay segment which is controlled by that Config register field, then that register field must be set by hardware to uncached CCA value upon reset.

The use of these register fields allows the boot firmware to be run cached after the caches have been initialized. Code should not be executing within the overlay segment while the cache coherency of the overlay segment would be changing through writing the *Config* register field.

For example, if the Reset/BEV overlay segments resides within the segment controlled by  $SEGCTL1_{CFG3}$  (virtual addresses equivalent to legacy KSEG0 segment) and  $Config_{K0}$  is enabled coming out of reset,  $Config_{K0}$  must be reset to the uncached CCA value. When  $Config_{K0}$  is modified, code execution should not be within the  $SEGCTL1_{CFG3}$  segment.

NOTE: This use of these legacy coherency fields within the *Config* register is only meant for systems using legacy virtual address maps. For systems using non-legacy virtual address maps, the recommendation is to disable the legacy coherency fields within the *Config* register.

### Solution 1 or Solution 2 - Option C - Relocation of non-Reset BEV exception vectors after Reset

There might be transitional devices in which the physical address map was inherited from legacy systems, but the virtual address map to be used is set up by programming the Segmentation Control registers. For such transitional devices, it might be useful to relocate the non-Reset BEV exceptions to an address more appropriate for the non-legacy virtual address map. Such capability is allowed by Segmentation Control.

The  $Config5_K$  bit can be used for this purpose. If  $Config5_K = 1$ , it is allowed to relocate the BEV vector base address for non-reset exceptions.

This feature would be used in this fashion:

- 1. Device boots up using legacy reset location (e.g. virtual address 0xBFC0.0000)
- 2. Segmentation Registers are programmed to new non-legacy address map.
- 3. BEV vector base moved to new location using this capability. Non-Reset BEV exceptions would now use this new location.

For the rest of this section, the following names are used:

• EffectiveBEV\_VA - the virtual address of the reset/BEV vector

#### 4.10.1.3 BEV Exceptions under Segmentation Control

As compared to a legacy system, the vector offsets are unchanged while the source of the vector base address is changed.

For Reset/Soft-Reset/NMI, the reset vector is located at virtual address (EffectiveBEV VA).

If  $Status_{BEV}$ =1 during other exceptions, the vectors are located at virtual address (EffectiveBEV\_VA + 0x200 + offset).

### Requirements for Option 2 - Overlay Segments

If there is only one overlay segment for BEV/Reset, then the overlay segment deals with these memory requests as unmapped and uncached. The overlay segment is active in Kernel mode ( $Debug_{DM}$ =0 and ( $Status_{KSU}$ =Kernel or  $Status_{ERL}$ =1) or  $Status_{EXL}$ =1)).

If implemented, the second overlay segment is active at the same time as the first BEV/Reset overlay segment. If there are two overlay segments, the one which contains the reset/BEV vector must use uncached and unmapped behavior coming out of reset. Both overlay segments must use unmapped coherency.

If  $Config5_K = 0$  and the overlay resides in a segment that is controlled by one of the  $Config_{K0}$ ,  $Config_{K23}$  and  $Config_{KU}$  register fields, it is allowed for the appropriate Config register field to control the cacheability attribute of the overlay segment.

### 4.10.1.4 Debug Exceptions under Segmentation Control

### ECR<sub>ProbTrap</sub>=0

As compared to a legacy system, the vector offset is unchanged while the source of the vector base address is changed.

The debug exception vector is located at (EffectiveBEV\_VA + 0x480).

### Requirements for Option 2 - Overlay Segments

The sole debug overlay segment is active when  $ECR_{ProbeEn}=1$  and  $Debug_{DM}=1$ . A second overlay segment is not allowed for Debug exceptions.

The overlay segment deals with these memory requests as unmapped.

If  $Config_K = 0$  and the overlay resides in a segment that is controlled by one of the  $Config_{K0}$ ,  $Config_{K23}$  and  $Config_{KU}$  register fields, it is allowed for the appropriate Config register field to control the cacheability attribute of the overlay segment. Otherwise, the overlay segment deals with these memory requests as uncached.

### $ECR_{ProbTrap}=1$ and $ECR_{En}=1$

The debug exception vector is located at virtual address 0xFF20.0200. This virtual address is the same as in the legacy system.

The memory requests to that region are handled by the Debug overlay segment, which covers the Virtual address region of 0xFF20.0000 to 0xFF3F.FFFF. This overlay segment is active when  $ECR_{ProbeTrap}=1$  and  $ECR_{En}=1$  and  $Debug_{DM}=1$ . This DSEG overlay segment takes precedence over the other overlay segments.

### 4.10.1.5 EBase Exceptions under Segmentation Control

If  $Status_{BEV}$ =0, then exception vectors are located at virtual address ( $Ebase[31:12] \parallel 0x000 + offset$ ). These virtual addresses are the same as those in the legacy system (except now the upper 2 bits of the Ebase register are now also writable.

The memory requests to that region are handled by the appropriate programmable segment.

#### Extended Exception Vector Placement (EBase Register)

The *EBase* register is modified to allow exception vectors to be located anywhere in the address space. See Figure 9.43.

### 4.10.1.6 Cache Error Exceptions under Segmentation Control

The Cache Error Exception operates as defined in the base architecture, with the following additions.

Each Segment Configuration contains an EU bit. When EU=1, the segment becomes uncached and unmapped when  $Status_{ERL}$ =1. On reset, this bit is set for segments covering the range 0x00000000 to 0x7FFFFFFF, to match kuseg behavior.

On a Cache Error exception, the legacy behavior requires that bit 29 of the exception vector is set true when  $Status_{BEV}=0$  and the EBase register is present. This places the exception vector in the uncached kseg1 region.

Setting *Config5*<sub>CV</sub>=1 allows this behavior to be overridden - the exception vector is taken directly from the *EBase* register. This feature should be used alongside Segment Configuration EU fields to ensure that code is executed from an uncached region in the event of a Cache Error exception.

The exception vector is computed as follows:

```
if Status_{BEV} = 1 then PC \leftarrow 0xBFC0 0200 + 0x100 else if ArchitectureRevision \geq 2 then if (Config3_{SC}=1) and (Config5_{CV}=1) then /* Use full value of EBase */ PC \leftarrow EBase_{31...12} \parallel 0x100 else /* EBase_{31...29} ignored, resulting PC always in kseg1 */ PC \leftarrow 101_2 \parallel EBase_{28...12} \parallel 0x100 endif else PC \leftarrow 0xA000 0000 + 0x100 endif endif
```

# 4.11 Enhanced Virtual Addressing

The addition of Segmentation Control and kernel load/store instructions to the MIPS architecture provide the ability to configure virtual address ranges that exceed prior fixed segmentation limits and to access user address space from kernel mode.

The Enhanced Virtual Addressing (EVA) feature is a configuration of Segmentation Control (refer to Section 4.10 "Segmentation Control") and a set of kernel mode load/store instructions allowing direct access to user memory from kernel mode. In EVA, Segmentation Control is programmed to define two address ranges, a 3 GB range with mapped-user, mapped-supervisor and unmapped-kernel access modes and a 1 GB address range with mapped-kernel access mode.

## 4.11.1 EVA Segmentation Control Configuration

EVA is a 2 section partitioning of the 32-bit virtual address space.

- 3.0GB Mapped User, Mapped Supervisor, Unmapped Kernel
- 1.0GB Mapped Kernel

The legacy fixed segmentation of the 32-bit virtual address space limited user addressable memory to 2.0GB as shown in Figure 4.5.

Figure 4.5 Legacy addressability



Where the EVA programmed segmentation of the 32-bit virtual address space extends user addressable memory to 3.0GB as shown in Figure 4.6.

Figure 4.6 EVA addressability



Figure 4.7 shows how the Segmentation Control CFGs remap the legacy fixed partitioning.

Figure 4.7 Legacy to EVA address configuration



To support the EVA configuration, each Segment Configuration field (CFG (defined in "Segmentation Control" on page 40)) must be initialized to define the overall memory map to support a 3GB (mapped user/supervisor, unmapped kernel) memory segment.

To configure Segmentation Control to implement EVA, the AM, PA, C and EU fields of each CFG are programmed as follows in the following table.

**CFG Description** AM PA C EU 0x007 0 1GB Mapped Ker-MK 3 0 nel 1 MK 0x006 3 0 2 3GB Mapped User, MUSUK 3 1 0x005 Supervisor, 3 3 MUSUK 0x004 1 Unmapped Kernel 3 4 MUSUK 0x002 1 Region 5 MUSUK 0x0003 1

**Table 4.5 Segment Configuration for 3GB EVA** 

# 4.11.2 Enhanced Virtual Address (EVA) Instructions

EVA defines a number of new load/store instructions that are used to allow the kernel to access user virtual address space while executing in kernel mode

For example, the kernel can copy data from user address space to kernel physical address space by using these instructions with user virtual addresses. Kernel system-calls from user space can be conveniently changed by replacing normal load/store instructions with these instructions. Switching modes (kernel to user) is an alternative but this is

an issue if the same virtual address is being simultaneously used by the kernel. Further, there is a performance penalty in context-switching.

Limitations on use of the EVA load/store instructions are as follows:

- Only usable from Kernel execution mode.
- Only usable on a memory segment configured with a User access mode (AM).
- The address translation selected will be mapped if possible, else unmapped. More simply, a TLB based address translation is preferred.

Refer to Volume II of the MIPS Architectural Reference manual for further information on the EVA Load/Store instructions. The availability of these instructions are indicated by the *Config5*<sub>EVA</sub> register field.

Table 4.6 lists kernel load/store instructions.

Table 4.6 EVA Load/Store Instructions

| Instruction Mnemonic | Instruction Name            |
|----------------------|-----------------------------|
| CACHEE               | Perform Cache Operation EVA |
| LBE                  | Load Byte EVA               |
| LBUE                 | Load Byte Unsigned EVA      |
| LHE                  | Load Halfword EVA           |
| LHUE                 | Load Halfword Unsigned EVA  |
| LLE                  | Load-Linked EVA             |
| LWE                  | Load Word EVA               |
| LWLE                 | Load Word Left EVA          |
| LWRE                 | Load Word Right EVA         |
| PREFE                | Prefetch EVA                |
| SBE                  | Store Byte EVA              |
| SCE                  | Store Conditional EVA       |
| SHE                  | Store Halfword EVA          |
| SWE                  | Store Word EVA              |
| SWLE                 | Store Word Left EVA         |
| SWRE                 | Store Word Right EVA        |

Table 4.7 lists the type of address translation (mapped/unmapped) performed by EVA load/store instructions according to Segmentation Control access mode (AM) and processor execution mode (defined by StatusKSU = Kernel, Supervisor or User). A Coprocessor 0 unusable exception is thrown if the instruction is executed in other than Kernel mode. An Address Error exception is thrown if the access mode is not allowed.

Table 4.7 Address translation behavior for EVA load/store instructions

| AM- Access Mode | Kernel              | Supervisor          | User                |
|-----------------|---------------------|---------------------|---------------------|
| UK              | Address Error Excpt | COP0 Unusable Excpt | COP0 Unusable Excpt |
| MK              | Address Error Excpt | COP0 Unusable Excpt | COP0 Unusable Excpt |

Table 4.7 Address translation behavior for EVA load/store instructions

| AM- Access Mode | Kernel              | Supervisor          | User                |
|-----------------|---------------------|---------------------|---------------------|
| MSK             | Address Error Excpt | COP0 Unusable Excpt | COP0 Unusable Excpt |
| MUSK            | mapped              | COP0 Unusable Excpt | COP0 Unusable Excpt |
| MUSUK           | mapped              | COP0 Unusable Excpt | COP0 Unusable Excpt |
| USK             | Address Error Excpt | COP0 Unusable Excpt | COP0 Unusable Excpt |
| UUSK            | unmapped            | COP0 Unusable Excpt | COP0 Unusable Excpt |

Table 4.8 lists the type of address translation (mapped/unmapped) performed by ordinary load/store instructions according to Segmentation Control access mode (AM) and processor execution mode (defined by *StatusKSU* = Kernel, Supervisor or User). An Address Error exception is thrown if the access mode is not allowed in the current execution mode.

Table 4.8 Address translation behavior for ordinary load/store instructions

| AM - Access Mode | Kernel   | Supervisor          | User                |
|------------------|----------|---------------------|---------------------|
| UK               | unmapped | Address Error Excpt | Address Error Excpt |
| MK               | mapped   | Address Error Excpt | Address Error Excpt |
| MSK              | mapped   | mapped              | Address Error Excpt |
| MUSK             | mapped   | mapped              | mapped              |
| MUSUK            | unmapped | mapped              | mapped              |
| USK              | unmapped | unmapped            | Address Error Excpt |
| UUSK             | unmapped | unmapped            | unmapped            |

# 4.12 Hardware Page Table Walker

Page Table Walking is the process by which a Page Table Entry (PTE) is located in memory. Hardware acceleration for page table walking is an optional feature in the architecture. The mechanism can be used to replace the software handler for the TLB Refill condition. This hardware mechanism is only used for this fast-path handler. This hardware mechanism is not used for the TLB Invalid handler (or slow-path handler).

The MIPS Privileged Resource Architecture (PRA) includes mechanisms intended for rapid handling of TLB exceptions in software. Following a TLB-related exception, the *Context* register can provide the address of a TLB entry - calculated from the faulting virtual address and a Page Table Base address. This mechanism is effective when the OS page table is single level, the TLB entry is 16 bytes in size, and a 4k physical page size is used. Unfortunately, modern operating systems use multi-level page tables, use different page sizes, and store TLB entries in 8, 16 byte and 32-byte forms.

The existence of the Hardware Page Walking feature is denoted when  $Config3_{PW}=1$ .

The Hardware Page Table Walker feature additionally includes enhancements to page table entry format, as follows:

- 1. Huge Page support in directories (non-leaf levels of the Page Table hierarchy), and Base Page Size for the (Page Table Entry (PTE) levels (leaf levels of the Page Table hierarchy). This is the baseline definition. Inferred size PTEs are supported at non-leaf levels.
- 2. A reserved field has been added to PTEs. This field is for future extensions.

A Huge Page may logically be specified in two ways:

- 1. A Huge Page is a region composed of two power-of-4 pages which have adjacent virtual and physical addresses. Since the even page and the odd page are derived from a single directory entry, they will both inherit the same attributes and all but one of the address bits from the single directory entry. The memory region is divided evenly between the even page and the odd page. The physical address held within the directory entry is aligned to 2 x size of the page (which is a power of 4). This is distinct from *EntryLo0* and *EntryLo1* pairs in the Page Table which are only guaranteed to be adjacent in virtual, but not physical address. They may also have differing page attributes. This method is known as **Adjacent Pages** since the *EntryLo0/1* physical addresses are both derived from one entry and have to be adjacent in the physical address space. This is the default method that is supported by this specification. If an implementation chooses to support Huge Pages in the directory levels, then the Adjacent Page method must be implemented.
- 2. Where a Huge Page is itself a power-of-4 page, it is handled in exactly the same manner as a Base Page in the Page Table. For this case, one directory entry is used for the even page and the adjacent directory entry is used for the odd page. The physical address held within the directory entry is aligned to the size of the page (which is a power of 4). This method is known as **Dual Pages** since each PFN does not have to be adjacent to each other. If an implementation chooses to support Huge Pages in the directory levels, then the Dual Page method is an additional option.

Examples of power-of-4 regions (start with 1 kB and multiply by 4 a number of times): 256 MB, 1 MB, 4 MB, 16 MB, 64 MB, 256 MB, 1GB.

Examples of 2x power-of-4 regions (start with 1 kB and multiply by 4 a number of times; then multiple by 2) 512 MB, 2 MB, 32 MB, 128 MB, 512 MB, 2GB.

Huge Page Support is optional and is indicated by  $PWCtl_{Hugepg}$ =1. If an Implementation supports Huge Pages in the directory levels, it must support the Adjacent Page method. The Dual Page method is optional if Huge Pages are supported. The implementation of Dual Page method is indicated by  $PWCtl_{DPH}$ =1

### 4.12.1 Multi-Level Page Table support

The hardware page table walking system specifies a mechanism for refilling the TLB, independent of the *Context* register. Four additional coprocessor 0 registers are added. The *PWBase* register specifies the per-VPE page table base. The *PWField* and *PWSize* registers specify address generation for up to four levels of page table. The *PWCtl* register controls the behavior of the Page Table Walker. These registers also configure the separation between Page Table Entries (PTEs) in memory and post-load shifting of PTEs.

A multi-level page table system forms a tree structure - the lowest (leaf) elements of which are Page Tables. A Page Table is an array of Page Table Entries. Levels above the Page Tables are known as Directories. A Directory consists of an array of pointers. Each pointer in a Directory is either to another Directory or to a Page Table.

The next figure shows an example of a multi-level page table structure.



Figure 4.8 Page Table Walk Process

Each executing process is typically associated with a separate page table base pointer (*PWBase*). In a single-threaded, uniprocessor system, only one process is active at once. Where multiple CPUs or VPEs are in use, multiple processes execute simultaneously - thus one page table base pointer is required per CPU or VPE. The term 'page table base' refers to the start of a Page Global Directory.

A typical page table structure consists of:

- A per CPU/VPE PWBase register, containing the base of the Page Global Directory.
- Page Global Directories, indexed by upper bits from the faulting address, containing pointers to Page Upper Directories.
- Page Upper Directories, indexed by bits from the faulting address, containing pointers to Page Middle Directories
- Page Middle Directories, indexed by bits from the faulting address, containing pointers to Page Tables.
- Page Tables, indexed by bits from the faulting address, containing Page Table Entry (PTE) pairs.

In some 32-bit systems, the Page Upper Directories and Page Middle Directories are not used. Some systems may wish to exclude certain bits of the faulting address when performing a page table walk. Some systems use bits in the Page Table Entries to store OS-specific flags, which are removed using a shift before writing into EntryLo0/1. Other systems store these flags alongside the PTEs. Some hardware implementations may seek to include more than one page table walker, allowing out-of-order execution to continue despite multiple TLB misses.

The hardware page table walking scheme takes account of all these possibilities.

Figure 4.9 shows the registers and fields used by the page table walking scheme for a four level page table structure.



Figure 4.9 Page Table Walk Process & COP0 Control fields

Hardware page table walking is performed when enabled and a TLB refill condition is detected.

Hardware page table walking is enabled when

// it's globally enabled and

PWCtl<sub>PWEn</sub>=1 and

// There's a page table structure to walk

 $(PWSize_{GDW}>0 \mid PWSize_{UDW}>0 \mid PWSize_{MDW}>0)$ .

Hardware page table walking is not allowed if the CCA of the access is uncached, or if the address matches a MAAR that is non-speculative. CP0 MAAR is defined in Release 5 of the architecture.

Memory reads during hardware page table walking are performed as if they were kernel-mode load instructions. Addresses contained in the *PWBase* register and in memory-resident directories are virtual addresses.

Physical addresses and cache attributes are obtained from the Segment Configuration system when  $Config3_{SC}=1$ , or from the default MIPS segment system when  $Config3_{SC}=0$ .

The hardware page walk write should treat the multiple-hit case the same as a TLBWR. Assuming that the write by design cannot detect all duplicates, then a preferred implementation is to invalidate the single duplicate and then write the TLB. A Machine Check exception may subsequently be taken on a TLBP or lookup of TLB.

#### **Virtual Memory**

If a synchronous exception condition is detected during the hardware page table walk, the HW walking process is aborted and a TLB Refill exception will be taken. This includes synchronous exceptions such as Address Error, Precise Debug Data Break and other TLB exceptions resulting from accesses to mapped regions.

If an asynchronous exception is detected during the hardware page table walk, the HW walking process is aborted and the asynchronous exception is taken. This includes asynchronous exceptions such as NMI, Cache Error, and Interrupts. It also includes the asynchronous Machine Check exception which results from multiple matching entries being present in the TLB following a TLB write.

Implementations are not required to support hardware page table walk reads from mapped regions of the Virtual Address space. If an implementation does not support reads from mapped regions, an attempted access during a page table walk will cause the process to be aborted, and a TLB Refill exception will be taken.

Pointers within Directories are always treated as 32 bit addresses.

Hardware page table walking is performed as follows:

- 1. A temporary pointer is loaded with the contents of the *PWB*ase register
- 2. The native pointer size is set to 4 bytes (32 bits).
- 3. If the Global Directory is disabled by *PWSize<sub>GDW</sub>*=0, skip to the next step.
  - If Huge Pages are supported, check PTEVld bit to determine if entry is PTE. If PTEVld bit is set, write Huge Page into TLB (details left out for brevity, read pseudo-code at end of this section). Page Walking is complete after Huge Page is written to TLB.
  - Extract *PWSize<sub>GDW</sub>* bits from the faulting address, with least-significant bit *PWField<sub>GDI</sub>*. This is the Global Directory index (Gindex). Logical OR onto the temporary pointer, after multiplying (shifting) by the native pointer size. The result is a pointer to a location within the Global Directory.
  - Perform a memory read from the address in the temporary pointer, of the native pointer size. The returned value is placed into the temporary pointer. If an exception is detected, abort.
- 4. If the Upper Directory is disabled by *PWSize<sub>UDW</sub>*=0, skip to the next step.
  - If Huge Pages are supported, check PTEVld bit to determine if entry is PTE. If PTEVld bit is set, write Huge Page into TLB (details left out for brevity, read pseudo-code at end of this section). Page Walking is complete after Huge Page is written to TLB.
  - Extract *PWSize<sub>UDW</sub>* bits from the faulting address, with least-significant bit *PWField<sub>UDI</sub>*. This is the Upper Directory index (Uindex). Logical OR onto the temporary pointer, after multiplying (shifting) by the native pointer size. The result is a pointer to a location within the Upper Directory.
  - Perform a memory read from the address in the temporary pointer, of the native pointer size. The returned value is placed into the temporary pointer. If an exception is detected, abort.
- 5. If the Middle Directory is disabled by *PWSize<sub>MDW</sub>*=0, skip to the next step.
  - If Huge Pages are supported, check PTEVld bit to determine if entry is PTE. If PTEVld bit is set, write Huge Page into TLB (details left out for brevity, read pseudo-code at end of this section). Page Walking is complete after Huge Page is written to TLB.

- Extract *PWSize<sub>MDW</sub>* bits from the faulting address, with least-significant bit *PWField<sub>MDI</sub>*. This is the Middle Directory index (Mindex). Logical OR onto the temporary pointer, after multiplying (shifting) by the native pointer size. The result is a pointer to a location within the Middle Directory.
- Perform a memory read from the address in the temporary pointer, of the native pointer size. The returned value is placed into the temporary pointer. If an exception is detected, abort.
- The temporary pointer now contains the address of the Page Table to be used.
- 6. Extract *PWSize<sub>PTW</sub>* bits from the faulting address, with least-significant bit *PWField<sub>PTI</sub>* This is the Page Table index (PTindex). Multiply (shift) by the native pointer size, then multiply (shift) by the size of the Page Table Entry, specified in *PWSize<sub>PTEW</sub>* 
  - The temporary pointer now contains the address of the first half of the Page Table Entry.
  - Perform a memory read from the address in the temporary pointer, of the native pointer size. The returned
    value is logically shifted right by *PWField<sub>PTEI</sub>* bits. This is the first half of the Page Table Entry. If an exception is detected, abort.
- 7. In the temporary pointer, set the bit located at bit location  $PWField_{PTFT}1$ .
  - The temporary pointer now contains the address of the second half of the Page Table Entry.
  - Perform a memory read from the address in the temporary pointer, of the native pointer size. The returned
    value is shifted right by PWField<sub>PTEI</sub> bits. This is the second half of the Page Table Entry. If an exception is
    detected, abort.
- 8. Write the two halves of the Page Table Entry into the TLB, using the same semantics as the TLBWR (TLB write random) instruction.
- 9. Continue with program execution.

Coprocessor 0 registers which are used by software on TLB refill exceptions are unused by the hardware page table walking process. The registers and fields used by software are BadVAddr, EntryHi, PageMask, EntryLo0, EntryLo1 and Context<sub>BadVPN2</sub>.

### 4.12.2 PTE and Directory Entry Format

All entries are read from in-memory data structures. There are three types of entries in the baseline definition: Directory Pointer, Huge Page non-leaf PTE of inferred size, and leaf PTE of base size. For options other than baseline, the entry type is a function of the table level and the PTEvld field of an entry. For all but the last level table (leaf level), the PTEvld bit is 0 for directory pointers to the next table and 1 for PTEs. In the leaf table, the entry is always a PTE and the PTEvld bit is not used by Hardware Walker. The  $PWCtl_{HugePg}$  register field indicates whether Huge Page non-leaf PTEs are implemented.

All PTEs are shifted right by *PWField<sub>PTEI</sub>* -2 (shifting in zeros at the most significant bit) and then rotated right by 2 bits before forming the page-walker equivalents of *EntryLo0* and *EntryLo1* values. These operations are used to remove the Software-only bits and placing the RI and XI protection bits in the proper bit location before writing the TLB. If the RI and XI bits are implemented and enabled, the HW Page Walker feature requires the RI bit to be placed right of the G bit in the PTE memory format. Similarly, it is required that the XI bit to be placed right of the RI bit in the PTE memory format.

#### **Virtual Memory**

Note that the bit position of PTEvld is not fixed at 0. It can be programmed by the *PWCtl<sub>Psn</sub>* field. If non-leaf PTE entries are available, there will already be a bit used by the software TLB handler to distinguish non-leaf PTE entries from directory pointers. Normally, the PTEvld bit is configured to point to that software bit within the PTE.

A possible programming error to avoid is placing the PTEvld bit within the Directory Pointer field, as any of those address bits may be set and thus not appropriate to be used to distinguish between a Directory Pointer or a non-leaf PTE.

The following figures show an example of 4-byte pointers or PTE entries. The 4-byte width is configured by having  $PWS/ze_{PTEW}=0$ . In this example, 4bits are used for Software-only flags. The following figures assume a PTE format based on  $PWCtl_{Psn}=0$ ,  $PWField_{PTE}=0$  and a Base Page Size of 4k for simplicity.



After shifting out the software bits (3..0) (shifting in zeros at the most significant bit) and then rotating *RI* and *XI* fields into bits 31:30, the PTE matches the *EntryLo* register format. In the non-Leaf PTE, 4-bits which are just left of the *C* field are reserved for future features.

|              |    |    | Fig | ure 4.12 4-l | Byte Rotated         | PTE Fo | rma | ats |   |                  |
|--------------|----|----|-----|--------------|----------------------|--------|-----|-----|---|------------------|
| Comment      | 31 | 30 | 29  |              | 6                    | 53     | 2   | 1   | 0 | Comment          |
| Leaf PTE     | RI | XI |     | PFN          |                      |        | D   | V   | G | Page Size=Base   |
|              | 31 | 30 | 29  | 10           | 9:6                  | 53     | 2   | 1   | 0 |                  |
| Non-leaf PTE | RI | XI |     | PFN          | Reserved (must be 0) | С      | D   | V   | G | Page Size=HgPgSz |

The following figures show an example of 8-byte pointers or PTE entries. The 8-byte width is configured by having *PWSize*<sub>PTEW</sub>=1. This example uses 4-bits for Software-only flags. The use of the wider PTE allows for the use of more *PFN* bits to be used for addressing - the 8-byte PTE format is required when more than 32-bits of physical addressing is to be implemented. Both the non-leaf PTE and directory pointer both take 8-bytes of memory space,

though only 32-bits are actually used for the memory address. The following figures assume a PTE format based on  $PWCtl_{Psn}=0$ ,  $PWField_{PTEI}=6$  and a Base Page Size of 4k for simplicity.



After the software bits (3..0) are right shifted away (shifting in zeros at the most significant bit) and the RI and XI fields are rotated to bits 31:30, the PTE matches the *EntryLo* register format. By setting *PWS/ze*<sub>PTEW</sub>=1 to denote 8-byte PTE entries, the shift operation is done on the entire 8 byte PTE, but only the lower 4-bytes are written into the TLB. In the non-Leaf PTE, 4-bits which are just left of the *C* field are reserved for future features.

| Figure 4.15 8-Byte Rotated PTE Formats |    |    |      |                     |    |   |   |   |                  |
|----------------------------------------|----|----|------|---------------------|----|---|---|---|------------------|
| Comment                                | 31 | 30 | 29   | 6                   | 53 | 2 | 1 | 0 | Comment          |
| Leaf PTE                               | RI | XI | PFN  |                     | С  | D | V | G | Page Size=Base   |
|                                        | 31 | 30 | 2910 | 96                  | 53 | 2 | 1 | 0 |                  |
| Non-leaf PTE                           | RI | XI | PFN  | Rsvd<br>(must be 0) | С  | D | v | G | Page Size=HgPgSz |

Leaf PTEs always occur in pairs (*EntryLo0* and *EntryLo1*). However, non-leaf PTEs (ones which occur in the upper directories) can occur either in pairs (if Dual Page method is enabled) or occur with just one entry (Adjacent Page method).

For the Adjacent Page method, the single non-leaf PTE represent both *EntryLo0* and *EntryLo1* values. When the walker populates the EntryLo registers for a PTE in a directory, the least significant bit above the page size is 0 for *EntryLo0* and 1 for *EntryLo1*. That is, *EntryLo0* and *EntryLo1* represent adjacent physical pages.

#### **Virtual Memory**

For the Dual Page method, the two PTEs are read from the directory level by the Hardware Page Walker.

For Huge Page handling, the size of the Huge Page is inferred from the directory level in which the Huge Page resides. For the Adjacent Page Method, the size of each individual PTE in *EntryLo0* and *EntryLo1* as synthesized from the single Huge Page is always half the inferred size.

If the inferred page size is 2 x power-of-4, then the Adjacent Page Method is used.

If the inferred page size is a power-of-4, then the Dual Page Method is used (if the Dual Page Method is implemented). If the Dual Page method is implemented ( $PWCtl_{DPH}=1$ ), it is implementation-specific whether the PTEVld bit is checked for the second PTE when it is read from memory for writing the second TLB page. The recommended behavior is to check this second PTEVld bit and if it is not set, a Machine Check exception is triggered. The  $PageGrain_{MCCause}$  register field is used to differentiate between different types of Machine Check exceptions.

If the inferred Huge Page size is power-of-4, and the Dual Page Methods is not implemented, it is implementation-specific whether a Machine Check is reported.

An example of Huge Page handling follows. It assumes a leaf PTE size of 4 kB.

- PMD Huge Page =  $2^9$  (*PWSize*<sub>PTW</sub>) \*  $2^12$  (*PWField*<sub>PTI</sub>) =  $2^21$  = 2 MB. Each EntryLo0/1 page is 1 MB, which is a power-of-4 and use the Adjacent Page method.
- PUD Huge Page =  $2^10 (PWSize_{MDW}) * 2^9 (PWSize_{PTW}) * 2^12 (PWField_{PTI}) = 2^31 = 2GB$ . Each EntryLo0/1 page is 1GB, which is a power-of-4 and would use the Adjacent Page method. Note that the index into PMD has been extended to 10 bits from 9 bits. Each PMD table thus has 1K entries instead of the typical 512 entries.

#### See also:

- Section 9.18, "PWBase Register (CP0 Register 5, Select 5)" on page 161
- Section 9.19, "PWField Register (CP0 Register 5, Select 6)" on page 161
- Section 9.20, "PWSize Register (CP0 Register 5, Select 7)" on page 164
- Section 9.22, "PWCtl Register (CP0 Register 6, Select 6)" on page 171

### 4.12.3 Hardware page table walking process

The hardware page table walking process is described in pseudocode as follows:

```
/* Perform hardware page table walk

*
    Memory accesses are performed using the KERNEL privilege level.
    Synchronous exceptions detected on memory accesses cause a silent exit
    from page table walking, resulting in a TLB Refill exception.

*
    Implementations are not required to support page table walk memory
    accesses from mapped memory regions. When an unsupported access is
    attempted, a silent exit is taken, resulting in a TLB Refill exception.

*
    Note that if an exception is caused by AddressTranslation or LoadMemory
    functions, the exception is not taken, a silent exit is taken,
    resulting in a TLB Refill exception.
```

```
* For readability, this pseudo-code does not deal with PTEs of different widths.
 * In reality, implementations will have to deal with the different PTE
 * and directory pointer widths.
 * /
subroutine PageTableWalkRefill(vAddr) :
    if (Config3_{PW} = 0) then
        return(0) # walker is unimplemented
   if (PWCtl_{PWEn}=0) then
       return (0) # walker is disabled
   if !(PWSize_{GDW}>0|PWSize_{UDW}>0|PWSize_{MDW}>0) then
        return (0) # no structure to walk
        # Initial values
    found \leftarrow 0
    encMask \leftarrow 0
   HugePage \leftarrow False
   HgPgBDhit \leftarrow False
   HgPgGDhit \leftarrow False
   HgPgUDhit \leftarrow false
   HgPgMDhit \leftarrow false
   # Native pointer size
   NativeShift \leftarrow 2
                   ← 32
   DSize
   # Indices computed from faulting address
   Gindex
             \leftarrow (vAddr >> PWField<sub>GDI</sub>) and((1<<PWSize<sub>GDW</sub>)-1)
   \label{eq:Uindex} \mbox{$\leftarrow$ (vAddr >> PWField_{UDI})$ and ((1<<PWSize_{UDW})-1)$}
   PTindex \leftarrow (vAddr >> PWField<sub>PTI</sub>) and((1<<PWSize<sub>PTW</sub>)-1)
   # Offsets into tables
   Goffset ← Gindex << NativeShift
   Uoffset ← Uindex << NativeShift
   \texttt{Moffset} \quad \leftarrow \texttt{Mindex} \, << \, \texttt{NativeShift}
   PToffset0 \leftarrow (PTindex >> 1) << (NativeShift + PWSize_{PTEW}+1)
    \texttt{PToffset1} \leftarrow \texttt{PToffset0} \ \texttt{OR} \ (1 << \ (\texttt{NativeShift} + \texttt{PWSize}_{\texttt{PTEW}})) 
   EntryLo0 ← UNPREDICTABLE
   EntryLo1 ← UNPREDICTABLE
   \texttt{Context}_{\texttt{BadVPN2}} \; \leftarrow \texttt{UNPREDICTABLE}
    # Starting address - Page Table Base
   vAddr \leftarrow PWBase
   # Global Directory
    if (PWSize_{GDW} > 0) then
       vAddr
                       \leftarrow vAddr or Goffset
        (pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD, KERNEL)
                       ← LoadMemory(CCA, DSize, pAddr, vAddr, DATA)
```

```
if (t and (1<<PWCtl_{Psn}) && PWCtl_{Hugpq}=1) then # PTEvld is set
       HugePage ← true
       HqPqGDHit ← true
       t \leftarrow t >> PWField<sub>PTEI</sub> - 2 // shift entire PTE
       t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
       w \leftarrow (PWField_{GDI}) - 1
       if ( (PWField_{GDT} \text{ and } 0x1)=1) // check if index is odd e.g. 2x power of 4
       // generate adjacent page from same PTE for odd TLB page
           lsb \leftarrow (1<<w)>> 6
           pw_EntryLo0 ← t and not lsb # lsb=0 even page; note FILL fields are 0
           pw_EntryLo1 ← t or lsb # lsb=1 odd page
       elseif (PWCtl_{DPH} = 1)
       // Dual Pages - figure out whether even or odd page loaded first
           OddPageBit = (1 << PWField_{GDI})
           if (vAddr and OddPageBit)
              pw_EntryLo1 ← t
           else
              pw_EntryLo0 ← t
           endif
       // load second PTE from directory for other TLB page
           vAddr2 ← vAddr xor OddPageBit
           (pAddr2, CCA2) ← AddressTranslation(vAddr2, DATA, LOAD, KERNEL)
           t ← LoadMemory(CCA2, DSize, pAddr2, vAddr2, DATA)
           t \leftarrow t >> PWField<sub>PTEI</sub> - 2 // shift entire PTE
           t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
           if (vAddr and OddPageBit)
              pw EntryLo0 ← t
              pw_EntryLo1 ← t
           endif
       else
           goto ERROR
       endif
       goto REFILL
   else
       vAddr \leftarrow t
   endif
endif
# Upper directory
if (PWSize_{\mathrm{UDW}} > 0) then
                \leftarrow vAddr or Uoffset
   vAddr
   (pAddr, CCA) \leftarrow AddressTranslation(vAddr, DATA, LOAD, KERNEL)
                  ← LoadMemory(CCA, DSize, pAddr, vAddr, DATA)
   if (t and (1<<PWCtl_{\rm Psn}) && PWCtl_{\rm Huppq}=1) then# PTEvld is set
       HugePage ← true
       HgPgUDHit \leftarrow true
       t \ \leftarrow t >> PWField_{PTEI} - 2 // right-shift entire PTE
       t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
       w \leftarrow (PWFIELD_{IIDT}) - 1
       if ( (PWFIELD_{UDI} \text{ and } 0x1) = 0x1) //check if odd e.g. 2x power of 4
       // generate adjacent page from same PTE for odd TLB page
           lsb \leftarrow (1<<w)>> 6 // align PA[12] into EntryLo* register bit 6
           pw_EntryLo0 ← t and not lsb # lsb=0 even page; note FILL fields are 0
           pw_EntryLo1 ← t or lsb # lsb=1 odd page
       elseif (PWCtl_{DPH} = 1)
```

```
// Dual Pages - figure out whether even or odd page loaded first
           OddPageBit = (1 << PWFIELD<sub>UDT</sub>)
           if (vAddr and OddPageBit)
              pw EntryLo1 \leftarrow t
           else
              pw_EntryLo0 ← t
           endif
       // load second PTE from directory for odd TLB page
           vAddr2 ← vAddr xor OddPageBit
           (pAddr2, CCA2) ← AddressTranslation(vAddr2, DATA, LOAD, KERNEL)
           t ← LoadMemory(CCA2, DSize, pAddr2, vAddr2, DATA)
           t \leftarrow t >> PWField<sub>PTEI</sub> - 2 // right-shift entire PTE
           t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
           if (vAddr and OddPageBit)
              pw EntryLo0 ← t
           else
              pw_EntryLo1 ← t
           endif
       else
           goto ERROR
       endif
       goto REFILL
   else
       vAddr \leftarrow t
   endif
endif
# Middle directory
if (PWSize_{MDW} > 0) then
                 \leftarrow vAddr OR Moffset
   vAddr
   (pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD, KERNEL)
   t
                  ← LoadMemory(CCA, DSize, pAddr, vAddr, DATA)
   if (t and (1<<PWCtl_{Psn}) && PWCtl_{Hugpg}=1) then# PTEvld is set
       HugePage ← true
       HgPgMDHit \leftarrow true
       t \leftarrow t >> PWField<sub>PTEI</sub> - 2 // right-shift entire PTE
       t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
       pw_EntryLo0 ← t # note FILL fields are 0
       w \leftarrow (PWField_{MDT}) - 1
       if ( (PWField_{MDI} \text{ and } 0x1) = 0x1) // check if odd e.g. 2x power of 4
       // generate adjacent page from same PTE for odd TLB page
       lsb \leftarrow (1<<w)>> 6 // align PA[12] into EntryLo* register bit 6
       pw EntryLo0 ← t and not lsb # lsb=0 even page; note FILL fields are 0
       pw_EntryLo1 ← t or lsb # lsb=1 odd page
       elseif (PWCtl_{DPH} = 1)
       // Dual Pages - figure out whether even or odd page loaded first
          OddPageBit = (1 << PWField<sub>MDT</sub>)
           if (vAddr and OddPageBit)
              pw EntryLo1 \leftarrow t
           else
              pw_EntryLo0 ← t
           endif
       // load second PTE from directory for odd TLB page
           vAddr2 \leftarrow vAddr xor (1 << (NativeShift + PWSize_{PTEW})
           (pAddr2, CCA2) ← AddressTranslation(vAddr2, DATA, LOAD, KERNEL)
           t ← LoadMemory(CCA2, DSize, pAddr2, vAddr2, DATA)
             \leftarrow t >> PWField<sub>PTEI</sub> - 2 // right-shift entire PTE
           t \leftarrow ROTRIGHT(t, 2) // 32-bit rotate to place RI/XI bits
```

```
if (vAddr and OddPageBit)
                  pw_EntryLo0 ← t
               else
                  pw EntryLo1 \leftarrow t
               endif
           else
               goto ERROR
           endif
           goto REFILL
       else
           vAddr \leftarrow t
       endif
   endif
   # Leaf Level Page Table - First half of PTE pair
            ← vAddr or PToffset0
   (pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD, KERNEL)
                  ← LoadMemory(CCA, DSize, pAddr, vAddr, DATA)
   temp0
   # Leaf Level Page Table - Second half of PTE pair
                 ← vAddr or PToffset1
   (pAddr, CCA) ← AddressTranslation(vAddr, DATA, LOAD, KERNEL)
   temp1
                  ← LoadMemory(CCA, DSize, pAddr, vAddr, DATA)
   # Load Page Table Entry pair into TLB
                  \leftarrow temp0 >> PWField<sub>PTET</sub> - 2 // right-shift entire PTE
   pw EntryLo0 ← ROTRIGHT(temp0, 2) // 32-bit rotate to place RI/XI bits
   temp1
                  \leftarrow temp1 >> PWField<sub>PTEI</sub> - 2 // right-shift entire PTE
   pw_EntryLo1 ← ROTRIGHT(temp1, 2) // 32-bit rotate to place RI/XI bits
REFILL:
   found \leftarrow 1
   m \leftarrow (1 << PWField_{PTT}) - 1
   if (HugePage) then
       # Non-power-of-4 page size halved to provide power-of-4 page size.
       # 1st step: Halve page size (1<<(w-1))</pre>
       switch ({HgPgBDHit,HgPgGDHit,HgPgUDHit,HgPgMDHit})
           case 1000
              m \leftarrow (1 << (PWField_{BDI})) - 1
           case 0100
              m \leftarrow (1 << (PWField_{GDT})) - 1
           case 0010
              m \leftarrow (1 << (PWField_{IIDT})) - 1
           case 0001
              m \leftarrow (1 << (PWField_{MDT})) - 1
       end switch
   endif
   # 2nd step: Normalize mask field to 4KB as smallest base (>>12)
   pw\_PageMask_{Mask} \leftarrow m >> 12
# The hardware page walker inserts a page into the TLB in a manner
# identical to a TLBWR instruction as executed by the software refill handler
   pw_EntryHi = ( vaddr and not 0xfff ) | EntryHi<sub>ASID</sub>
   TLBWriteRandom(pw_EntryHi, pw_EntryLo0, pw_EntryLo1, pw_PageMask)
```

```
return(found)
# If an error/exception condition is detected on a page table
# walk memory access, this function exits with found=0.
#
OnError:
    return(0)
endsub
```

If a page is marked invalid, the hardware refill handler will still fill the page into the TLB. Software can point to invalid PTEs to represent regions that are not mapped. When the Software attempts to use the invalid TLB entry, a TLB invalid exception will be generated.

**Virtual Memory** 

# **Common Device Memory Map**

MIPS processors may include memory-mapped IO devices that are packaged as part of the CPU. An example is the Fast Debug Channel, which is a UART-like communication device that uses the EJTAG probe pins to move data to the external world.

The Common Device Memory Map (CDMM) is a region of physical address space that is reserved for mapping IO device configuration registers within a MIPS processor. The CDMM helps aggregate various device mappings into one area, preventing fragmentation of the memory address space. It also enables the use of access control and memory address translation mechanisms for these device registers. The CDMM occupies a maximum of 32 kB in the physical address map.

The CMDMM is an optional feature of the architecture. Software detects if CDMM is implemented by reading the *Config3<sub>CDMM</sub>* register field (bit 3).

Two blocks are defined for the CDMM -

- CDMMBase A new Coprocessor 0 register that sets the base physical address of the CDMM
- CDMM Access Control and Device Register Block The 32 kB CDMM region is divided into smaller 64-byte aligned blocks called 'Device Register Blocks' (DRBs). Each block has access control and status information in access control and status registers (ACSRs), followed by IO device registers.

For implementations that have multiple VPEs, the IO devices and their ACSRs are instantiated once per VPE, but the *CDMMBase* register is shared among the VPEs.

Implementations are not required to maintain cache coherence for the CDMM region. For that reason, the memory mapped registers located within this region must be accessed only using uncached memory transactions. Accessing these register using a cacheable CCA may result in **UNPREDICTABLE** behavior.

Each of these blocks are now described in detail.

# 5.1 CDMMBase Register

The physical base address for the CDMM facility is defined by a coprocessor 0 register called *CDMMBase*, (CP0 register 15, select 2). This address must be aligned to a 32 kB boundary.

On a 32-bit core with a TLB-based MMU, this region would most likely be mapped to the lower 512 MB of physical memory, allowing kernel-mode unmapped, uncached access via kseg1. User-mode access could be allowed through a TLB mapping using an uncached coherency.

On cores that use a FMT MMU, the region would most likely be mapped to the lower 512 MB and made accessible via kernel mode. Alternatively, if user-mode access is allowed, this region could be mapped to correspond to the kuseg physical address segment.

#### **Common Device Memory Map**

On cores that use a BAT MMU, if only kernel mode access is allowed, the region would be mapped to a physical address region reachable through kseg1 or kseg2/3 (using uncached coherency). If user mode access is allowed, the useg BAT entry must use an uncached coherency.

Please refer to Section 9.42 on page 227 for the description of the CDMMBase register.

# 5.2 CDMM - Access Control and Device Register Blocks

The CDMM is divided into 64-byte aligned segments named 'Device Register Blocks' (DRBs), Each device occupies at least one DRB. If a device needs additional address space, it can occupy multiple contiguous 64-byte blocks, e.g., multiple DRBs which are adjacent in the physical address map. For each device, device type identification and access control information is located in the DRB allocated for the device with the lowest physical address.

Access control information is specified via 'Access Control and Status Registers' (ACSRs) that are found at the start of the DRB allocated for the device with the lowest physical address. The ACSR for a device holds the size of the IO device, and hence also act as a pointer to the start of the next device and its' ACSR. ACSRs are only accessible in kernel mode. The ACSR is followed by the data/control registers for the IO device. Figure 5.1 shows the organization of the CDMM.

Reading any of the IO device registers in either usermode or supervisor mode when such accesses are not allowed, results in all zeros being returned. Writing any of the IO device registers in either usermode or supervisor mode when such accesses are not allowed, results in the write being ignored and the register not being modified. Reading any of the ACSR registers while not in kernel mode results in all zeros being returned. Writing any of the ACSR registers while not in kernel mode results in the write being ignored and the ACSR not being modified.

Since the ACSR act as a pointer that can only increment, the devices must be allocated in the memory space in a specific manner. The first device must be located at the address pointed by the *CDMMBase* register and any subsequent device is allocated in the next available adjacent DRB.

If the Cl bit is set in the CDMMBASE register, the first DRB of the CDMM (at offset 0x0 from the CDMMBase) is reserved for implementation specific use.



Figure 5.1 Example Organization of the CDMM

# 5.2.1 Access Control and Status Registers

The first DRB of a device has 8 bytes of access control address space allocated to it. These 8 bytes can be considered to be two 32-bit registers (on a 32-bit or 64-bit core), or a single 64-bit register (on a 64-bit core). In revision 1.00 of the CDMM, only the lower 32-bits hold access control and status information. The control/status register can be accessed in kernel mode only. Reading this register while not in kernel mode results in all zeros being returned. Writing this register while not in kernel mode results in the write being ignored and the register not being modified.

Figure 5.2 has the format of an Access Control and Status register (shown as a 64-bit register), and Table 5.1 describes the register fields.

Figure 5.2 Access Control and Status Register



Table 5.1 Access Control and Status Register Field Descriptions

| Fie     | lds   |                                                                                                                                         | Read / | Reset  |            |
|---------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|
| Name    | Bits  | Description                                                                                                                             | Write  | State  | Compliance |
| DevType | 31:24 | This field specifies the type of device. A non-zero value indicates the type of device. A zero value indicates the absence of a device. | R      | Preset | Required   |

**Table 5.1 Access Control and Status Register Field Descriptions (Continued)** 

| Fie    | elds        |                                                                                                                                                                                                                                                                          | Read / | Reset  |            |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|
| Name   | Bits        | Description                                                                                                                                                                                                                                                              | Write  | State  | Compliance |
|        |             | This field specifies the number of extra 64-byte blocks allocated to this device. A value of 0 indicates that only one 64-byte block is allocated. This also determines the location of the next device block. A device is limited to 4 kB of memory.                    | R      | Preset | Required   |
| DevRev | 15:12       | This field specifies the revision of device. This field is combined with the DevType field to denote the specific device revision.                                                                                                                                       | R      | Preset | Required   |
| Uw     | 3           | This bit indicates if user-mode write access to this device is enabled. A value of 1 indicates that access is enabled. A value of 0 indicates that access is disabled. An attempt to write to the device while in user mode with access disabled is ignored.             | R/W    | 0      | Required   |
| Ur     | 2           | This bit indicates if user-mode read access to this device is enabled. A value of 1 indicates that access is enabled. A value of 0 indicates that access is disabled. An attempt to read from the device while in user mode with access disabled is ignored.             | R/W    | 0      | Required   |
| Sw     | 1           | This bit indicates if supervisor-mode write access to this device is enabled. A value of 1 indicates that access is enabled. A value of 0 indicates that access is disabled. An attempt to write to the device while in supervisor mode with access disabled is ignored. | R/W    | 0      | Required   |
| Sr     | 0           | This bit indicates if supervisor-mode read access to this device is enabled. A value of 1 indicates that access is enabled. A value of 0 indicates that access is disabled. An attempt to read from the device while in supervisor mode with access disabled is ignored. | R/W    | 0      | Required   |
| 0      | 63:32, 11:4 | Reserved for future use. Ignored on write; returns zero on read.                                                                                                                                                                                                         | R      | 0      | Required   |

# Interrupts and Exceptions

Release 2 of the Architecture added the following features related to the processing of Exceptions and Interrupts:

- The addition of the Coprocessor 0 *EBase* register, which allows the exception vector base address to be modified for exceptions that occur when *Status*<sub>BEV</sub> equals 0. The *EBase* register is required.
- The extension of the Release 1 interrupt control mechanism to include two optional interrupt modes:
  - Vectored Interrupt (VI) mode, in which the various sources of interrupts are prioritized by the processor and
    each interrupt is vectored directly to a dedicated handler. When combined with GPR shadow registers, introduced in the next chapter, this mode significantly reduces the number of cycles required to process an interrupt.
  - External Interrupt Controller (EIC) mode, in which the definition of the coprocessor 0 register fields associated with interrupts changes to support an external interrupt controller. This can support many more prioritized interrupts, while still providing the ability to vector an interrupt directly to a dedicated handler and take advantage of the GPR shadow registers.
- The ability to stop the *Count* register for highly power-sensitive applications in which the *Count* register is not used, or for reduced power mode. This change is required.
- The addition of the DI and EI instructions which provide the ability to atomically disable or enable interrupts. Both instructions are required.
- The addition of the TI and PCI bits in the Cause register to denote pending timer and performance counter interrupts. This change is required.
- The addition of an execution hazard sequence which can be used to clear hazards introduced when software writes to a coprocessor 0 register which affects the interrupt system state.

# 6.1 Interrupts

Release 1 of the Architecture included support for two software interrupts, six hardware interrupts, and two special-purpose interrupts: timer and performance counter. The timer and performance counter interrupts were combined with hardware interrupt 5 in an implementation-dependent manner. Interrupts were handled either through the general exception vector (offset 0x180) or the special interrupt vector (0x200), based on the value of  $Cause_{IV}$  Software was required to prioritize interrupts as a function of the  $Cause_{IV}$  bits in the interrupt handler prologue.

Release 2 of the Architecture adds an upward-compatible extension to the Release 1 interrupt architecture that supports vectored interrupts. In addition, Release 2 adds a new interrupt mode that supports the use of an external interrupt controller by changing the interrupt architecture.

Although a Non-Maskable Interrupt (NMI) includes "interrupt" in its name, it is more correctly described as an NMI exception because it does not affect, nor is it controlled by the processor interrupt system.

#### **Interrupts and Exceptions**

An interrupt is only taken when all of the following are true:

- A specific request for interrupt service is made, as a function of the interrupt mode, described below.
- The *IE* bit in the *Status* register is a one.
- The DM bit in the Debug register is a zero (for processors implementing EJTAG)
- The EXL and ERL bits in the Status register are both zero.

Logically, the request for interrupt service is ANDed with the *IE* bit of the *Status* register. The final interrupt request is then asserted only if both the *EXL* and *ERL* bits in the *Status* register are zero, and the *DM* bit in the *Debug* register is zero, corresponding to a non-exception, non-error, non-debug processing mode, respectively.

## **6.1.1 Interrupt Modes**

An implementation of Release 1 of the Architecture only implements interrupt compatibility mode.

An implementation of Release 2 of the Architecture may implement up to three interrupt modes:

- Interrupt compatibility mode, which acts identically to that in an implementation of Release 1 of the Architecture. This mode is required.
- Vectored Interrupt (VI) mode, which adds the ability to prioritize and vector interrupts to a handler dedicated to that interrupt, and to assign a GPR shadow set for use during interrupt processing. This mode is optional and its presence is denoted by the VInt bit in the *Config3* register.
- External Interrupt Controller (EIC) mode, which redefines the way in which interrupts are handled to provide full support for an external interrupt controller handling prioritization and vectoring of interrupts. This mode is optional and its presence is denoted by the *VEIC* bit in the *Config3* register.

A compatible implementation of Release 2 of the Architecture must implement interrupt compatibility mode, and may optionally implement one or both vectored interrupt modes. Inclusion of the optional modes may be done selectively in the implementation of the processor, or they may always be implemented and be dynamically enabled based on coprocessor 0 control bits. The reset state of the processor is to interrupt compatibility mode such that an implementation of Release 2 of the Architecture is fully compatible with implementations of Release 1 of the Architecture.

Table 6.1 shows the current interrupt mode of the processor as a function of the coprocessor 0 register fields that can affect the mode.

| Status <sub>BEV</sub> | Cause <sub>IV</sub> | IntCtl <sub>VS</sub> | Config3 <sub>VINT</sub> | Config3 <sub>VEIC</sub> | Interrupt Mode                |
|-----------------------|---------------------|----------------------|-------------------------|-------------------------|-------------------------------|
| 1                     | X                   | X                    | X                       | X                       | Compatibility                 |
| X                     | 0                   | X                    | X                       | X                       | Compatibility                 |
| X                     | X                   | =0                   | X                       | X                       | Compatibility                 |
| 0                     | 1                   | ≠0                   | 1                       | 0                       | Vectored Interrupt            |
| 0                     | 1                   | ≠0                   | X                       | 1                       | External Interrupt Controller |

**Table 6.1 Interrupt Modes** 

**Table 6.1 Interrupt Modes (Continued)** 

| Status <sub>BEV</sub> | Cause <sub>IV</sub>    | IntCtl <sub>VS</sub> | Config3 <sub>VINT</sub> | Config3 <sub>VEIC</sub> | Interrupt Mode                                                                                                                      |
|-----------------------|------------------------|----------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 0                     | 1                      | ≠0                   | 0                       | 0                       | Not Allowed - ${\rm IntCtl}_{\rm VS}$ is zero if neither Vectored Interrupt nor External Interrupt Controller mode are implemented. |
| "x'                   | "x" denotes don't care |                      |                         | are                     |                                                                                                                                     |

### 6.1.1.1 Interrupt Compatibility Mode

This is the only interrupt mode for a Release 1 processor and the default interrupt mode for a Release 2 processor. This mode is entered when a Reset exception occurs. In this mode, interrupts are non-vectored and dispatched though exception vector offset 0x180 (if  $Cause_{IV} = 0$ ) or vector offset 0x200 (if  $Cause_{IV} = 1$ ). This mode is in effect if any of the following conditions are true:

- Cause<sub>IV</sub> = 0
- Status<sub>REV</sub> = 1
- $IntCtl_{VS} = 0$ , which would be the case if vectored interrupts are not implemented, or have been disabled.

The current interrupt requests are visible via the IP field in the Cause register on any read of the register (not just after an interrupt exception has occurred). Note that an interrupt request may be deasserted between the time the processor starts the interrupt exception and the time that the software interrupt handler runs. The software interrupt handler must be prepared to handle this condition by simply returning from the interrupt via ERET. A request for interrupt service is generated as shown in Table 6.2.

Table 6.2 Request for Interrupt Service in Interrupt Compatibility Mode

| Interrupt Type                                                        | Interrupt<br>Source | Interrupt Request<br>Calculated From           |
|-----------------------------------------------------------------------|---------------------|------------------------------------------------|
| Hardware Interrupt, Timer Interrupt, or Performance Counter Interrupt | HW5                 | Cause <sub>IP7</sub> and Status <sub>IM7</sub> |
| Hardware Interrupt                                                    | HW4                 | Cause <sub>IP6</sub> and Status <sub>IM6</sub> |
|                                                                       | HW3                 | Cause <sub>IP5</sub> and Status <sub>IM5</sub> |
|                                                                       | HW2                 | Cause <sub>IP4</sub> and Status <sub>IM4</sub> |
|                                                                       | HW1                 | Cause <sub>IP3</sub> and Status <sub>IM3</sub> |
|                                                                       | HW0                 | Cause <sub>IP2</sub> and Status <sub>IM2</sub> |
| Software Interrupt                                                    | SW1                 | Cause <sub>IP1</sub> and Status <sub>IM1</sub> |
|                                                                       | SW0                 | Cause <sub>IP0</sub> and Status <sub>IM0</sub> |

A typical software handler for interrupt compatibility mode might look as follows:

```
/*
 * Assumptions:
 * - Cause<sub>TV</sub> = 1 (if it were zero, the interrupt exception would have to
```

```
be isolated from the general exception vector before getting
                     here)
 * - GPRs k0 and k1 are available (no shadow register switches invoked in
                                        compatibility mode)
 * - The software priority is IP7..IP0 (HW5..HW0, SW1..SW0)
 * Location: Offset 0x200 from exception base
IVexception:
   mfc0 k0, C0_Cause /* Read Cause register for IP bits */ mfc0 k1, C0_Status /* and Status register for IM bits */
   andi k0, k0, M_CauseIM /* Keep only IP bits from Cause */
   and k0, k0, k1 /* and mask with IM bits */
   beq \, k0, zero, Dismiss \, /* no bits set - spurious interrupt */
   clz k0, k0 /* Find first bit set, IP7..IP0; k0 = 16..23 */ xori k0, k0, 0x17 /* 16..23 => 7..0 */ sll k0, k0, VS /* Shift to emulate software IntCtl_{VS} */ la k1, VectorBase /* Get base of 8 interrupt vectors */ addu k0, k0, k1 /* Compute target from base and offset */ jr k0 /* Jump to specific exception routine */
   nop
* Each interrupt processing routine processes a specific interrupt, analogous
* to those reached in VI or EIC interrupt mode. Since each processing routine
* is dedicated to a particular interrupt line, it has the context to know
 * which line was asserted. Each processing routine may need to look further
 * to determine the actual source of the interrupt if multiple interrupt requests
 * are ORed together on a single IP line. Once that task is performed, the
 * interrupt may be processed in one of two ways:
 * - Completely at interrupt level (e.g., a simply UART interrupt). The
     SimpleInterrupt routine below is an example of this type.
 \mbox{\scriptsize \star} - By saving sufficient state and re-enabling other interrupts. In this
    case the software model determines which interrupts are disabled during
    the processing of this interrupt. Typically, this is either the single
   StatusIM bit that corresponds to the interrupt being processed, or some
   collection of other Status<sub>IM</sub> bits so that "lower" priority interrupts are
     also disabled. The NestedInterrupt routine below is an example of this type.
SimpleInterrupt:
/*
* Process the device interrupt here and clear the interupt request
* at the device. In order to do this, some registers may need to be
 \boldsymbol{\star} saved and restored. The coprocessor 0 state is such that an ERET
 * will simply return to the interrupted code.
   eret
                                /* Return to interrupted code */
NestedException:
* Nested exceptions typically require saving the EPC and Status registers,
 * any GPRs that may be modified by the nested exception routine, disabling
* the appropriate IM bits in Status to prevent an interrupt loop, putting
 * the processor in kernel mode, and re-enabling interrupts. The sample code
 * below cannot cover all nuances of this processing and is intended only
```

```
* to demonstrate the concepts.
*/
  /* Save GPRs here, and setup software context */
        k0, C0 EPC /* Get restart address */
                         /* Save in memory */
  SW
        k0, EPCSave
        mfc0
  SW
        k1, ~IMbitsToClear /* Get Im bits to clear for this interrupt */
                           /* this must include at least the IM bit */
                                for the current interrupt, and may include */
                               others */
                              /* Clear bits in copy of Status */
  and
        k0, k0, k1
        k0, zero, S_StatusEXL, (W_StatusKSU+W_StatusERL+W_StatusEXL)
  ins
                              /* Clear KSU, ERL, EXL bits in k0 */
  mtc0 k0, C0 Status
                              /* Modify mask, switch to kernel mode, */
                                 re-enable interrupts */
   * Process interrupt here, including clearing device interrupt.
   * In some environments this may be done with a thread running in
   * kernel or user mode. Such an environment is well beyond the scope of
   * this example.
   */
* To complete interrupt processing, the saved values must be restored
* and the original interrupted code restarted.
*/
  di
                           /* Disable interrupts - may not be required */
        k0, StatusSave
  lw
                          /* Get saved Status (including EXL set) */
                          /* and EPC */
        k1, EPCSave
                         /* Restore the original value */
  mtc0
        k0, C0_Status
        k1, C0_EPC
                           /* and EPC */
  /* Restore GPRs and software state */
                          /* Dismiss the interrupt */
  eret
```

# 6.1.1.2 Vectored Interrupt Mode

Vectored Interrupt mode builds on the interrupt compatibility mode by adding a priority encoder to prioritize pending interrupts and to generate a vector with which each interrupt can be directed to a dedicated handler routine. This mode also allows each interrupt to be mapped to a GPR shadow set for use by the interrupt handler. Vectored Interrupt mode is in effect if all of the following conditions are true:

- Config3<sub>VInt</sub> = 1
- $Config3_{VEIC} = 0$
- $IntCt_{IVS} \neq 0$
- Cause<sub>IV</sub> = 1
- Status<sub>RFV</sub> = 0

### **Interrupts and Exceptions**

In VI interrupt mode, the six hardware interrupts are interpreted as individual hardware interrupt requests. The timer and performance counter interrupts are combined in an implementation-dependent way with the hardware interrupts (with the interrupt with which they are combined indicated by  $IntCtl_{IPTI}$  and  $IntCtl_{IPPCI}$ , respectively) to provide the appropriate relative priority of these interrupts with that of the hardware interrupts. The processor interrupt logic ANDs each of the  $Cause_{IP}$  bits with the corresponding  $Status_{IM}$  bits. If any of these values is 1, and if interrupts are enabled ( $Status_{IE} = 1$ ,  $Status_{EXL} = 0$ , and  $Status_{ERL} = 0$ ), an interrupt is signaled and a priority encoder scans the values in the order shown in Table 6.3.

Table 6.3 Relative Interrupt Priority for Vectored Interrupt Mode

| Relative<br>Priority | Interrupt<br>Type | Interrupt<br>Source | Interrupt Request<br>Calculated From           | Vector Number<br>Generated by<br>Priority Encoder |
|----------------------|-------------------|---------------------|------------------------------------------------|---------------------------------------------------|
| Highest Priority     | Hardware          | HW5                 | Cause <sub>IP7</sub> and Status <sub>IM7</sub> | 7                                                 |
|                      |                   | HW4                 | Cause <sub>IP6</sub> and Status <sub>IM6</sub> | 6                                                 |
|                      |                   | HW3                 | Cause <sub>IP5</sub> and Status <sub>IM5</sub> | 5                                                 |
|                      |                   | HW2                 | Cause <sub>IP4</sub> and Status <sub>IM4</sub> | 4                                                 |
|                      |                   | HW1                 | Cause <sub>IP3</sub> and Status <sub>IM3</sub> | 3                                                 |
|                      |                   | HW0                 | Cause <sub>IP2</sub> and Status <sub>IM2</sub> | 2                                                 |
|                      | Software          | SW1                 | Cause <sub>IP1</sub> and Status <sub>IM1</sub> | 1                                                 |
| Lowest Priority      |                   | SW0                 | Cause <sub>IP0</sub> and Status <sub>IM0</sub> | 0                                                 |

The priority order places a relative priority on each hardware interrupt and places the software interrupts at a priority lower than all hardware interrupts. When the priority encoder finds the highest priority pending interrupt, it outputs an encoded vector number that is used in the calculation of the handler for that interrupt, as described below. This is shown pictorially in Figure 6.1.



Figure 6.1 Interrupt Generation for Vectored Interrupt Mode

Note that an interrupt request may be deasserted between the time the processor detects the interrupt request and the time that the software interrupt handler runs. The software interrupt handler must be prepared to handle this condition by simply returning from the interrupt via ERET.

A typical software handler for vectored interrupt mode bypasses the entire sequence of code following the IVexception label shown for the compatibility mode handler above. Instead, the hardware performs the prioritization, dispatching directly to the interrupt processing routine. Unlike the compatibility mode examples, a vectored interrupt handler may take advantage of a dedicated GPR shadow set to avoid saving any registers. As such, the SimpleInterrupt code shown above need not save the GPRs.

A nested interrupt is similar to that shown for compatibility mode, but may also take advantage of running the nested exception routine in the GPR shadow set dedicated to the interrupt or in another shadow set. Such a routine might look as follows:

```
NestedException:
 * Nested exceptions typically require saving the EPC, Status and SRSCtl registers,
 * setting up the appropriate GPR shadow set for the routine, disabling
 * the appropriate IM bits in Status to prevent an interrupt loop, putting
 * the processor in kernel mode, and re-enabling interrupts. The sample code
 * below cannot cover all nuances of this processing and is intended only
  to demonstrate the concepts.
   /* Use the current GPR shadow set, and setup software context */
   mfc0
         k0, C0 EPC
                          /* Get restart address */
         k0, EPCSave
                            /* Save in memory */
                            /* Get Status value */
   mfc0
         k0, C0 Status
```

```
k0, StatusSave /* Save in memory */
  SW
        k0, C0_SRSCtl
                            /* Save SRSCtl if changing shadow sets */
  mfc0
        k0, SRSCtlSave
        k1, ~IMbitsToClear /* Get Im bits to clear for this interrupt */
                            /* this must include at least the IM bit */
                            /* for the current interrupt, and may include */
                               others */
  and
        k0, k0, k1
                               /* Clear bits in copy of Status */
  /* If switching shadow sets, write new value to SRSCtlpss here */
        k0, zero, S StatusEXL, (W StatusKSU+W StatusERL+W StatusEXL)
                               /* Clear KSU, ERL, EXL bits in k0 */
  mtc0 k0, C0_Status
                               /* Modify mask, switch to kernel mode, */
                               /* re-enable interrupts */
  /*
   * If switching shadow sets, clear only KSU above, write target
   * address to EPC, and do execute an eret to clear EXL, switch
   * shadow sets, and jump to routine
   */
  /* Process interrupt here, including clearing device interrupt */
* To complete interrupt processing, the saved values must be restored
* and the original interrupted code restarted.
*/
  di
                            /* Disable interrupts - may not be required */
        k0, StatusSave
  ٦w
                           /* Get saved Status (including EXL set) */
        k1, EPCSave
                           /* and EPC */
  lw
        k0, C0_Status
                          /* Restore the original value */
  mtc0
        k0, SRSCtlSave
                           /* Get saved SRSCtl */
  lw
        k1, C0_EPC
                            /* and EPC */
  mtc0
        k0, C0 SRSCtl
                            /* Restore shadow sets */
  mtc0
  ehb
                            /* Clear hazard */
  eret
                            /* Dismiss the interrupt */
```

#### 6.1.1.3 External Interrupt Controller Mode

External Interrupt Controller Mode redefines the way that the processor interrupt logic is configured to provide support for an external interrupt controller. The interrupt controller is responsible for prioritizing all interrupts, including hardware, software, timer, and performance counter interrupts, and directly supplying to the processor the vector number (and optionally the priority level) of the highest priority interrupt. EIC interrupt mode is in effect if all of the following conditions are true:

- $Config3_{VEIC} = 1$
- $IntCtl_{VS} \neq 0$
- Cause<sub>IV</sub> = 1
- Status<sub>BEV</sub> = 0

In EIC interrupt mode, the processor sends the state of the software interrupt requests ( $Cause_{IP1...IP0}$ ), the timer interrupt request ( $Cause_{IP1...IP0}$ ), and the performance counter interrupt request ( $Cause_{PCI}$ ) to the external interrupt controller, where it prioritizes these interrupts in a system-dependent way with other hardware interrupts. The interrupt control-

ler can be a hard-wired logic block, or it can be configurable based on control and status registers. This allows the interrupt controller to be more specific or more general as a function of the system environment and needs.

The external interrupt controller prioritizes its interrupt requests and produces the priority level and the vector number of the highest priority interrupt to be serviced. The priority level, called the Requested Interrupt Priority Level (RIPL), is a 6-bit encoded value in the range 0..63, inclusive. A value of 0 indicates that no interrupt requests are pending. The values 1..63 represent the lowest (1) to highest (63) RIPL for the interrupt to be serviced. The interrupt controller passes this value on the 6 hardware interrupt lines, which are treated as an encoded value in EIC interrupt mode. There are several implementation options available for the vector offset:

- 1. The first option is to treat the RIPL value as the vector number for the processor.
- 2. The second option is to send a separate vector number along with the RIPL to the processor.
- 3. A third option is to send an entire vector offset along with the RIPL to the processor.

Status<sub>IPL</sub> (which overlays  $Status_{IM7..IM2}$ ) is interpreted as the Interrupt Priority Level (IPL) at which the processor is currently operating (with a value of zero indicating that no interrupt is currently being serviced). When the interrupt controller requests service for an interrupt, the processor compares RIPL with  $Status_{IPL}$  to determine if the requested interrupt has higher priority than the current IPL. If RIPL is strictly greater than  $Status_{IPL}$ , and interrupts are enabled ( $Status_{IE} = 1$ ,  $Status_{EXL} = 0$ , and  $Status_{ERL} = 0$ ) an interrupt request is signaled to the pipeline. When the processor starts the interrupt exception, it loads RIPL into  $Cause_{RIPL}$  (which overlays  $Cause_{IP7..IP2}$ ) and signals the external interrupt controller to notify it that the request is being serviced. Because  $Cause_{RIPL}$  is only loaded by the processor when an interrupt exception is signaled, it is available to software during interrupt processing. The vector number that the EIC passes into the core is combined with the  $IntCtl_{VS}$  to determine where the interrupt service routines is located. The vector number is not stored in any software visible register. Some implementations may choose to use the RIPL as the vector number, but this is not a requirement.

In EIC interrupt mode, the external interrupt controller is also responsible for supplying the GPR shadow set number to use when servicing the interrupt. As such, the *SRSMap* register is not used in this mode, and the mapping of the vectored interrupt to a GPR shadow set is done by programming (or designing) the interrupt controller to provide the correct GPR shadow set number when an interrupt is requested. When the processor loads an interrupt request into *Cause<sub>RIPL</sub>*, it also loads the GPR shadow set number into *SRSCtl<sub>EICSS</sub>*, which is copied to *SRSCtl<sub>CSS</sub>* when the interrupt is serviced.

The operation of EIC interrupt mode is shown pictorially in Figure 6.2.



Figure 6.2 Interrupt Generation for External Interrupt Controller Interrupt Mode

A typical software handler for EIC interrupt mode bypasses the entire sequence of code following the IVexception label shown for the compatibility mode handler above. Instead, the hardware performs the prioritization, dispatching directly to the interrupt processing routine. Unlike the compatibility mode examples, an EIC interrupt handler may take advantage of a dedicated GPR shadow set to avoid saving any registers. As such, the SimpleInterrupt code shown above need not save the GPRs.

A nested interrupt is similar to that shown for compatibility mode, but may also take advantage of running the nested exception routine in the GPR shadow set dedicated to the interrupt or in another shadow set. It also need only copy  $Cause_{RIPL}$  to  $Status_{IPL}$  to prevent lower priority interrupts from interrupting the handler. Such a routine might look as follows:

```
NestedException:
 * Nested exceptions typically require saving the EPC, Status, and SRSCtl registers,
 * setting up the appropriate GPR shadow set for the routine, disabling
 * the appropriate IM bits in Status to prevent an interrupt loop, putting
 * the processor in kernel mode, and re-enabling interrupts. The sample code
 * below cannot cover all nuances of this processing and is intended only
 * to demonstrate the concepts.
 */
   /* Use the current GPR shadow set, and setup software context */
          k1, C0 Cause
                              /* Read Cause to get RIPL value */
   mfc0
          k0, C0 EPC
                              /* Get restart address */
          k1, k1, S CauseRIPL /* Right justify RIPL field */
   srl
                              /* Save in memory */
   sw
          k0, EPCSave
   mfc0
          k0, C0 Status
                              /* Get Status value */
```

80

```
/* Save in memory */
        k0, StatusSave
  SW
        k0, k1, S_StatusIPL, 6 /* Set IPL to RIPL in copy of Status */
  ins
  mfc0
        k1, C0 SRSCtl /* Save SRSCtl if changing shadow sets */
        k1, SRSCtlSave
  /* If switching shadow sets, write new value to {\tt SRSCtl}_{\tt PSS} here */
  ins
        k0, zero, S_StatusEXL, (W_StatusKSU+W_StatusERL+W_StatusEXL)
                                /* Clear KSU, ERL, EXL bits in k0 */
        k0, C0 Status
                                /* Modify IPL, switch to kernel mode, */
  mtc0
                                /* re-enable interrupts */
   * If switching shadow sets, clear only KSU above, write target
   * address to EPC, and do execute an eret to clear EXL, switch
   * shadow sets, and jump to routine
   */
  /* Process interrupt here, including clearing device interrupt */
* The interrupt completion code is identical to that shown for VI mode above.
```

# 6.1.2 Generation of Exception Vector Offsets for Vectored Interrupts

For vectored interrupts (in either VI or EIC interrupt mode - options 1 & 2), a vector number is produced by the interrupt control logic. This number is combined with  $IntCtl_{VS}$  to create the interrupt offset, which is added to 0x200 to create the exception vector offset. For VI interrupt mode, the vector number is in the range 0..7, inclusive. For EIC interrupt mode, the vector number is in the range 1..63, inclusive (0 being the encoding for "no interrupt"). The  $IntCtl_{VS}$  field specifies the spacing between vector locations. If this value is zero (the default reset state), the vector spacing is zero and the processor reverts to Interrupt Compatibility Mode. A non-zero value enables vectored interrupts, and Table 6.4 shows the exception vector offset for a representative subset of the vector numbers and values of the  $IntCtl_{VS}$  field.

| Table 6.4 Exce | eption Vector Offsets for Vectored Interrupts |
|----------------|-----------------------------------------------|
|                |                                               |

|               | Value of IntCtl <sub>V</sub> |         | e of IntCtl <sub>VS</sub> | l <sub>VS</sub> Field |         |  |
|---------------|------------------------------|---------|---------------------------|-----------------------|---------|--|
| Vector Number | 0b00001                      | 0b00010 | 0b00100                   | 0b01000               | 0b10000 |  |
| 0             | 0x0200                       | 0x0200  | 0x0200                    | 0x0200                | 0x0200  |  |
| 1             | 0x0220                       | 0x0240  | 0x0280                    | 0x0300                | 0x0400  |  |
| 2             | 0x0240                       | 0x0280  | 0x0300                    | 0x0400                | 0x0600  |  |
| 3             | 0x0260                       | 0x02C0  | 0x0380                    | 0x0500                | 0x0800  |  |
| 4             | 0x0280                       | 0x0300  | 0x0400                    | 0x0600                | 0x0A00  |  |
| 5             | 0x02A0                       | 0x0340  | 0x0480                    | 0x0700                | 0x0C00  |  |
| 6             | 0x02C0                       | 0x0380  | 0x0500                    | 0x0800                | 0x0E00  |  |
| 7             | 0x02E0                       | 0x03C0  | 0x0580                    | 0x0900                | 0x1000  |  |
|               |                              | •       |                           |                       |         |  |
|               | •                            |         |                           |                       |         |  |
| 61            | 0x09A0                       | 0x1140  | 0x2080                    | 0x3F00                | 0x7C00  |  |
| 62            | 0x09C0                       | 0x1180  | 0x2100                    | 0x4000                | 0x7E00  |  |
| 63            | 0x09E0                       | 0x11C0  | 0x2180                    | 0x4100                | 0x8000  |  |

The general equation for the exception vector offset for a vectored interrupt is:

```
\texttt{vectorOffset} \leftarrow \texttt{0x200} + (\texttt{vectorNumber} \times (\texttt{IntCtl}_{\texttt{VS}} \parallel \texttt{0b00000}))
```

# 6.1.2.1 Software Hazards and the Interrupt System

Software writes to certain coprocessor 0 register fields may change the conditions under which an interrupt is taken. This creates a coprocessor 0 (CP0) hazard, as described in the chapter "CP0 Hazards" on page 105. In Release 1 of the Architecture, there was no architecturally-defined method for bounding the number of instructions which would be executed after the instruction which caused the interrupt state change and before the change to the interrupt state was seen. In Release 2 of the Architecture, the EHB instruction was added, and this instruction can be used by software to clear the hazard.

Table 6.5 lists the CP0 register fields which can cause a change to the interrupt state (either enabling interrupts which were previously disabled or disabling interrupts which were previously enabled).

| Instruction(s) | CP0 Register Written | CP0 Register Field(s)<br>Modified |
|----------------|----------------------|-----------------------------------|
| MTC0           | Status               | IM, IPL, ERL, EXL, IE             |
| EI, DI         | Status               | IE                                |
| MTC0           | Cause                | IP <sub>1 0</sub>                 |
| MTC0           | PerfCnt Control      | IE                                |
| MTC0           | PerfCnt Counter      | Event Count                       |

Table 6.5 Interrupt State Changes Made Visible by EHB

An EHB, executed after one of these fields is modified by the listed instruction, makes the change to the interrupt state visible no later than the instruction following the EHB.

In the following example, a change to the Cause<sub>IM</sub> field is made visible by an EHB:

Similarly, the effects of an DI instruction are made visible by an EHB:

# 6.2 Exceptions

Normal execution of instructions may be interrupted when an exception occurs. Such events can be generated as a by-product of instruction execution (e.g., an integer overflow caused by an add instruction or a TLB miss caused by a load instruction), or by an event not directly related to instruction execution (e.g., an external interrupt). When an exception occurs, the processor stops processing instructions, saves sufficient state to resume the interrupted instruction stream, enters Kernel Mode, and starts a software exception handler. The saved state and the address of the software exception handler are a function of both the type of exception, and the current state of the processor.

# **6.2.1 Exception Priority**

Table 6.6 lists all possible exceptions, and the relative priority of each, highest to lowest.

**Table 6.6 Priority of Exceptions** 

| Exception                         | Description                                                                                                                                                                                                                                                                                                 | Туре                 |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Reset                             | The Cold Reset signal was asserted to the processor                                                                                                                                                                                                                                                         | Asynchronous         |
| Soft Reset                        | The Reset signal was asserted to the processor                                                                                                                                                                                                                                                              | Reset                |
| Debug Single Step                 | An EJTAG Single Step occurred. Prioritized above other exceptions, including asynchronous exceptions, so that one can single-step into interrupt (or other asynchronous) handlers.                                                                                                                          | Synchronous<br>Debug |
| Debug Interrupt                   | An EJTAG interrupt (EjtagBrk or DINT) was asserted.                                                                                                                                                                                                                                                         | Asynchronous         |
| Imprecise Debug Data Break        | An imprecise EJTAG data break condition was asserted.                                                                                                                                                                                                                                                       | Debug                |
| Nonmaskable Interrupt (NMI)       | The NMI signal was asserted to the processor.                                                                                                                                                                                                                                                               | Asynchronous         |
| Machine Check                     | An internal inconsistency was detected by the processor.                                                                                                                                                                                                                                                    |                      |
| Interrupt                         | An enabled interrupt occurred.                                                                                                                                                                                                                                                                              |                      |
| Deferred Watch                    | A watch exception, deferred because <i>EXL</i> was one when the exception was detected, was asserted after <i>EXL</i> went to zero.                                                                                                                                                                         |                      |
| Debug Instruction Break           | An EJTAG instruction break condition was asserted. Prioritized above instruction fetch exceptions to allow break on illegal instruction addresses.                                                                                                                                                          | Synchronous<br>Debug |
| Watch - Instruction fetch         | A watch address match was detected on an instruction fetch. Prioritized above instruction fetch exceptions to allow watch on illegal instruction addresses.                                                                                                                                                 | Synchronous          |
| Address Error - Instruction fetch | A non-word-aligned address was loaded into PC.                                                                                                                                                                                                                                                              |                      |
| TLB Refill - Instruction fetch    | A TLB miss occurred on an instruction fetch.                                                                                                                                                                                                                                                                |                      |
| TLB Invalid - Instruction fetch   | The valid bit was zero in the TLB entry mapping the address referenced by an instruction fetch.                                                                                                                                                                                                             |                      |
| TLB Execute-Inhibit               | An instruction fetch matched a valid TLB entry which had the XI bit set.                                                                                                                                                                                                                                    |                      |
| Cache Error - Instruction fetch   | A cache error occurred on an instruction fetch.                                                                                                                                                                                                                                                             |                      |
| Bus Error - Instruction fetch     | A bus error occurred on an instruction fetch.                                                                                                                                                                                                                                                               |                      |
| SDBBP                             | An EJTAG SDBBP instruction was executed.                                                                                                                                                                                                                                                                    | Synchronous<br>Debug |
| Instruction Validity Exceptions   | An instruction could not be completed because it was not allowed access to the required resources, or was illegal: Coprocessor Unusable, Reserved Instruction. If both exceptions occur on the same instruction, the Coprocessor Unusable Exception takes priority over the Reserved Instruction Exception. | Synchronous          |
| Execution Exception               | An instruction-based exception occurred: Integer overflow, trap, system call, breakpoint, floating-point, coprocessor 2 exception.                                                                                                                                                                          |                      |
| Precise Debug Data Break          | A precise EJTAG data break on load/store (address match only) or a data break on store (address+data match) condition was asserted. Prioritized above data fetch exceptions to allow break on illegal data addresses.                                                                                       | Synchronous<br>Debug |

**Table 6.6 Priority of Exceptions (Continued)** 

| Exception                   | Description                                                                                                                                                        | Туре               |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| Watch - Data access         | A watch address match was detected on the address referenced by a load or store. Prioritized above data fetch exceptions to allow watch on illegal data addresses. | Synchronous        |
| Address error - Data access | An unaligned address, or an address that was inaccessible in the current processor mode was referenced, by a load or store instruction                             |                    |
| TLB Refill - Data access    | A TLB miss occurred on a data access                                                                                                                               |                    |
| TLB Invalid - Data access   | The valid bit was zero in the TLB entry mapping the address referenced by a load or store instruction                                                              |                    |
| TLB Read-Inhibit            | A data read access matched a valid TLB entry whose RI bit is set.                                                                                                  |                    |
| TLB Modified - Data access  | The dirty bit was zero in the TLB entry mapping the address referenced by a store instruction                                                                      |                    |
| Cache Error - Data access   | A cache error occurred on a load or store data reference                                                                                                           | Synchronous        |
| Bus Error - Data access     | A bus error occurred on a load or store data reference                                                                                                             | or<br>Asynchronous |

The "Type" column of Table 6.7 describes the type of exception. Table 6.8 explains the characteristics of each exception type.

**Table 6.7 Exception Type Characteristics** 

| Exception Type     | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous Reset | Denotes a reset-type exception that occurs asynchronously to instruction execution.  These exceptions always have the highest priority to guarantee that the processor can always be placed in a runnable state.                                                                                                                                                                                                                                                                          |
| Asynchronous Debug | Denotes an EJTAG debug exception that occurs asynchronously to instruction execution. These exceptions have very high priority with respect to other exceptions because of the desire to enter Debug Mode, even in the presence of other exceptions, both asynchronous and synchronous.                                                                                                                                                                                                   |
| Asynchronous       | Denotes any other type of exception that occurs asynchronously to instruction execution. These exceptions are shown with higher priority than synchronous exceptions mainly for notational convenience. If one thinks of asynchronous exceptions as occurring between instructions, they are either the lowest priority relative to the previous instruction, or the highest priority relative to the next instruction. The ordering of the table above considers them in the second way. |
| Synchronous Debug  | Denotes an EJTAG debug exception that occurs as a result of instruction execution, and is reported precisely with respect to the instruction that caused the exception. These exceptions are prioritized above other synchronous exceptions to allow entry to Debug Mode, even in the presence of other exceptions.                                                                                                                                                                       |
| Synchronous        | Denotes any other exception that occurs as a result of instruction execution, and is reported precisely with respect to the instruction that caused the exception. These exceptions tend to be prioritized below other types of exceptions, but there is a relative priority of synchronous exceptions with each other.                                                                                                                                                                   |

# **6.2.2 Exception Vector Locations**

The Reset, Soft Reset, and NMI exceptions are always vectored to location 0xBFC0.0000. EJTAG Debug exceptions are vectored to location 0xBFC0.0480, or to location 0xFF20.0200 if the ProbTrap bit is zero or one, respectively, in the EJTAG\_Control\_register.

Addresses for all other exceptions are a combination of a vector offset and a vector base address. In Release 1 of the architecture, the vector base address was fixed. In Release 2 of the architecture (and subsequent releases), software is allowed to specify the vector base address via the *EBase* register for exceptions that occur when *Status*<sub>BEV</sub> equals 0. Table 6.8 gives the vector base address as a function of the exception and whether the *BEV* bit is set in the *Status* register. Table 6.9 gives the offsets from the vector base address as a function of the exception. Note that the *IV* bit in the *Cause* register causes Interrupts to use a dedicated exception vector offset, rather than the general exception vector. For implementations of Release 2 of the Architecture (and subsequent releases), Table 6.4 gives the offset from the base address in the case where *Status*<sub>BEV</sub> = 0 and *Cause*<sub>IV</sub> = 1. For implementations of Release 1 of the architecture in which *Cause*<sub>IV</sub> = 1, the vector offset is as if *IntCtl*<sub>VS</sub> were 0.

Table 6.10 combines these two tables into one that contains all possible vector addresses as a function of the state that can affect the vector selection. To avoid complexity in the table, the vector address value assumes that the *EBase* register, as implemented in Release 2 devices, is not changed from its reset state and that  $IntCtl_{VS}$  is 0.

In Release 2 of the Architecture (and subsequent releases), software must guarantee that  $EBase_{15..12}$  contains zeros in all bit positions less than or equal to the most significant bit in the vector offset. This situation can only occur when a vector offset greater than 0xFFF is generated when an interrupt occurs with VI or EIC interrupt mode enabled. The operation of the processor is **UNDEFINED** if this condition is not met.

Table 6.8 Exception Vector Base Addresses

|                                                               | Status <sub>BEV</sub>                                                                                                                                                                                            |             |  |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| Exception                                                     | 0                                                                                                                                                                                                                | 1           |  |  |
| Reset, Soft Reset, NMI                                        | 0xBFC                                                                                                                                                                                                            | 0.0000      |  |  |
| EJTAG Debug (with ProbTrap = 0 in the EJTAG_Control_register) | 0xBFC                                                                                                                                                                                                            | 0.0480      |  |  |
| EJTAG Debug (with ProbTrap = 1 in the EJTAG_Control_register) | 0xFF20.0200                                                                                                                                                                                                      |             |  |  |
| Cache Error                                                   | For Release 1 of the architecture:  0xA000.0000  For Release 2 of the architecture:  EBase <sub>31 30</sub>    1    EBase <sub>28 12</sub>     0x000  Note that EBase <sub>31 30</sub> have the fixed value 0b10 | 0xBFC0.0200 |  |  |
| Other                                                         | For Release 1 of the architecture:  0x8000.0000  For Release 2 of the architecture:  EBase <sub>31 12</sub>    0x000  Note that EBase <sub>31 30</sub> have the fixed value 0b10                                 | 0xBFC0.0200 |  |  |

**Table 6.9 Exception Vector Offsets** 

| Exception                  | Vector Offset |  |
|----------------------------|---------------|--|
| TLB Refill, <i>EXL</i> = 0 | 0x000         |  |

Table 6.9 Exception Vector Offsets (Continued)

| Exception                   | Vector Offset                                                                                                   |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------|--|
| Cache error                 | 0x100                                                                                                           |  |
| General Exception           | 0x180                                                                                                           |  |
| Interrupt, $Cause_{IV} = 1$ | 0x200 (In Release 2 implementations, this is the base of the vectored interrupt table when $Status_{BEV} = 0$ ) |  |
| Reset, Soft Reset, NMI      | None (Uses Reset Base Address)                                                                                  |  |

**Table 6.10 Exception Vectors** 

|                        |                       |                       |                     |                   | Vector                                                                                                      |
|------------------------|-----------------------|-----------------------|---------------------|-------------------|-------------------------------------------------------------------------------------------------------------|
| Exception              | Status <sub>BEV</sub> | Status <sub>EXL</sub> | Cause <sub>IV</sub> | EJTAG<br>ProbTrap | For Release 2 Implementations, assumes that EBase retains its reset state and that IntCtI <sub>VS</sub> = 0 |
| Reset, Soft Reset, NMI | Х                     | X                     | X                   | X                 | 0xBFC0.0000                                                                                                 |
| EJTAG Debug            | X                     | X                     | X                   | 0                 | 0xBFC0.0480                                                                                                 |
| EJTAG Debug            | X                     | X                     | X                   | 1                 | 0xFF20.0200                                                                                                 |
| TLB Refill             | 0                     | 0                     | X                   | X                 | 0x8000.0000                                                                                                 |
| TLB Refill             | 0                     | 1                     | X                   | X                 | 0x8000.0180                                                                                                 |
| TLB Refill             | 1                     | 0                     | X                   | X                 | 0xBFC0.0200                                                                                                 |
| TLB Refill             | 1                     | 1                     | X                   | X                 | 0xBFC0.0380                                                                                                 |
| Cache Error            | 0                     | X                     | X                   | X                 | 0xA000.0100                                                                                                 |
| Cache Error            | 1                     | Х                     | X                   | X                 | 0xBFC0.0300                                                                                                 |
| Interrupt              | 0                     | 0                     | 0                   | X                 | 0x8000.0180                                                                                                 |
| Interrupt              | 0                     | 0                     | 1                   | X                 | 0x8000.0200                                                                                                 |
| Interrupt              | 1                     | 0                     | 0                   | X                 | 0xBFC0.0380                                                                                                 |
| Interrupt              | 1                     | 0                     | 1                   | X                 | 0xBFC0.0400                                                                                                 |
| All others             | 0                     | X                     | X                   | X                 | 0x8000.0180                                                                                                 |
| All others             | 1                     | X                     | X                   | X                 | 0xBFC0.0380                                                                                                 |
| 'x' denotes don't care |                       |                       |                     |                   |                                                                                                             |

# 6.2.3 General Exception Processing

With the exception of Reset, Soft Reset, NMI, cache error, and EJTAG Debug exceptions, which have their own special processing as described below, exceptions have the same basic processing flow:

• If the *EXL* bit in the *Status* register is zero, the *EPC* register is loaded with the PC at which execution will be restarted and the *BD* bit is set appropriately in the *Cause* register (see Table 9.52 on page 209). The value loaded into the *EPC* register is dependent on whether the processor implements the MIPS16 ASE, and whether the instruction is in the delay slot of a branch or jump which has delay slots. Table 6.11 shows the value stored in each of the CP0 PC registers, including *EPC*. For implementations of Release 2 of the Architecture if *Status*<sub>BEV</sub> =

0, the CSS field in the SRSCtl register is copied to the PSS field, and the CSS value is loaded from the appropriate source.

If the EXL bit in the Status register is set, the EPC register is not loaded and the BD bit is not changed in the Cause register. For implementations of Release 2 of the Architecture, the SRSCtl register is not changed.

| MIPS16<br>Implemented? | In Branch/Jump<br>Delay Slot? | Value stored in EPC/ErrorEPC/DEPC                                                                                                                    |
|------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| No                     | No                            | Address of the instruction                                                                                                                           |
| No                     | Yes                           | Address of the branch or jump instruction (PC-4)                                                                                                     |
| Yes                    | No                            | Upper 31 bits of the address of the instruction, combined with the <i>ISA Mode</i> bit                                                               |
| Yes                    | Yes                           | Upper 31 bits of the branch or jump instruction (PC-2 in the MIPS16 ISA Mode and PC-4 in the 32-bit ISA Mode), combined with the <i>ISA Mode</i> bit |

- The CE, and ExcCode fields of the Cause registers are loaded with the values appropriate to the exception. The CE field is loaded, but not defined, for any exception type other than a coprocessor unusable exception.
- The EXL bit is set in the Status register.
- The processor is started at the exception vector.

The value loaded into *EPC* represents the restart address for the exception and need not be modified by exception handler software in the normal case. Software need not look at the *BD* bit in the *Cause* register unless it wishes to identify the address of the instruction that actually caused the exception.

Note that individual exception types may load additional information into other registers. This is noted in the description of each exception type below.

#### **Operation:**

```
^{\prime \star} If Status_{	ext{EXI}} is 1, all exceptions go through the general exception vector ^{\star \prime}
/* and neither EPC nor Cause nor SRSCtl are modified */
if Status_{EXI} = 1 then
   vectorOffset ← 0x180
else
    if InstructionInBranchDelaySlot then
       EPC ← restartPC/* PC of branch/jump */
       Cause_{RD} \leftarrow 1
    else
                                            /* PC of instruction */
        EPC \leftarrow restartPC
       Cause_{BD} \leftarrow 0
    endif
    /* Compute vector offsets as a function of the type of exception */
   \texttt{NewShadowSet} \leftarrow \texttt{SRSCtl}_{\texttt{ESS}}
                                            /* Assume exception, Release 2 only */
    if ExceptionType = TLBRefill then
       vectorOffset \leftarrow 0x000
    elseif (ExceptionType = Interrupt) then
```

```
if (Cause_{IV} = 0) then
             vectorOffset \leftarrow 0x180
         else
             if (Status_{BEV} = 1) or (IntCtl_{VS} = 0) then
                  vectorOffset \leftarrow 0x200
             else
                  if Config3_{VEIC} = 1 then
                      if (EIC_option1)
                          \texttt{VecNum} \leftarrow \texttt{Cause}_{\texttt{RIPL}}
                      elseif (EIC_option2)
                          VecNum ← EIC_VecNum_Signal
                      endif
                      NewShadowSet \leftarrow SRSCtl_{EICSS}
                  else
                      VecNum ← VIntPriorityEncoder()
                      \texttt{NewShadowSet} \leftarrow \texttt{SRSMap}_{\texttt{IPL}} \times_{\texttt{4+3..IPL}} \times_{\texttt{4}}
                  endif
                  if (EIC_option3)
                      \texttt{vectorOffset} \leftarrow \texttt{EIC\_VectorOffset\_Signal}
                      \texttt{vectorOffset} \leftarrow \texttt{0x200} + (\texttt{VecNum} \times (\texttt{IntCtl}_{\texttt{VS}} \parallel \texttt{0b00000}))
             endif /* if (Status<sub>BEV</sub> = 1) or (IntCtl<sub>VS</sub> = 0) then */
         endif /* if (Cause<sub>IV</sub> = 0) then */
    endif /* elseif (ExceptionType = Interrupt) then */
    /* Update the shadow set information for an implementation of */
    /* Release 2 of the architecture */
    if (ArchitectureRevision \geq 2) and (SRSCtl_{\rm HSS} > 0) and (Status_{\rm BEV} = 0) then
        SRSCtl_{PSS} \leftarrow SRSCtl_{CSS}
         SRSCtl_{CSS} \leftarrow NewShadowSet
endif /* if Status_{EXI} = 1 then */
Cause_{CE} \leftarrow FaultingCoprocessorNumber
Cause_{ExcCode} \leftarrow ExceptionType
Status_{EXL} \leftarrow 1
/* Calculate the vector base address */
if Status_{BEV} = 1 then
    vectorBase \leftarrow 0xBFC0.0200
else
    if ArchitectureRevision \geq 2 then
        /\star The fixed value of {\tt EBase}_{{\tt 31..30}} forces the base to be in kseg0 or kseg1 \star/
        vectorBase \leftarrow EBase<sub>31..12</sub> \parallel 0x000
    else
        vectorBase \leftarrow 0x8000.0000
    endif
endif
/* Exception PC is the sum of vectorBase and vectorOffset. Vector */
/* offsets > 0xFFF (vectored or EIC interrupts only), require */
/* that {\tt EBase}_{15...12} have zeros in each bit position less than or */
/st equal to the most significant bit position of the vector offset st/
PC \leftarrow vectorBase_{31...30} \parallel (vectorBase_{29...0} + vectorOffset_{29...0})
                                    /* No carry between bits 29 and 30 */
```

# 6.2.4 EJTAG Debug Exception

An EJTAG Debug Exception occurs when one of a number of EJTAG-related conditions is met. Refer to the EJTAG Specification for details of this exception.

#### **Entry Vector Used**

0xBFC0 0480 if the *ProbTrap* bit is zero in the *EJTAG\_Control\_register*; 0xFF20 0200 if the *ProbTrap* bit is one.

# 6.2.5 Reset Exception

A Reset Exception occurs when the Cold Reset signal is asserted to the processor. This exception is not maskable. When a Reset Exception occurs, the processor performs a full reset initialization, including aborting state machines, establishing critical state, and generally placing the processor in a state in which it can execute instructions from uncached, unmapped address space. On a Reset Exception, only the following registers have defined state:

- The Random register is initialized to the number of TLB entries minus one. The Random register is deprecated in Release 6.
- The Wired register is initialized to zero.
- The Config, Config1, Config2, and Config3 registers are initialized with their boot state.
- The RP, BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- Watch register enables and Performance Counter register interrupt enables are cleared.
- The ErrorEPC register is loaded with the restart PC, as described in Table 6.11. Note that this value may or may
  not be predictable if the Reset Exception was taken as the result of power being applied to the processor because
  PC may not have a valid value in that case. In some implementations, the value loaded into ErrorEPC register
  may not be predictable on either a Reset or Soft Reset Exception.
- PC is loaded with 0xBFC0 0000.

# Cause Register ExcCode Value

None

#### **Additional State Saved**

None

#### **Entry Vector Used**

Reset (0xBFC0 0000)

# Operation

```
Status_{TS} \leftarrow 0
                                          # This bit becomes reserved in Release 6
Status_{SR} \leftarrow 0
\texttt{Status}_{\texttt{NMI}} \; \leftarrow \; \texttt{0}
Status_{ERL} \leftarrow 1
\texttt{IntCtl}_{\texttt{VS}} \, \leftarrow \, \texttt{0}
SRSCtl_{HSS} \leftarrow HighestImplementedShadowSet
\text{SRSCtl}_{\text{ESS}} \; \leftarrow \; \mathbf{0}
SRSCtl_{PSS} \leftarrow 0
SRSCtl_{CSS} \leftarrow 0
SRSMap \leftarrow 0
Cause_{DC} \leftarrow 0
EBase_{ExceptionBase} \leftarrow 0
Config ← ConfigurationState
Config_{K0} \leftarrow 2
                                          # Suggested - see Config register description
Config1 ← ConfigurationState
Config2 ← ConfigurationState
Config3 \leftarrow ConfigurationState
WatchLo[n]_{T} \leftarrow 0
                                          # For all implemented Watch registers
WatchLo[n]_R \leftarrow 0
                                          # For all implemented Watch registers
WatchLo[n]_W \leftarrow 0
                                          # For all implemented Watch registers
PerfCnt.Control[n]<sub>IE</sub> \leftarrow 0
                                          # For all implemented PerfCnt registers
if InstructionInBranchDelaySlot then
    ErrorEPC ← restartPC # PC of branch/jump
else
    ErrorEPC ← restartPC # PC of instruction
endif
PC ← 0xBFC0 0000
```

# 6.2.6 Soft Reset Exception

A Soft Reset Exception occurs when the Reset signal is asserted to the processor. This exception is not maskable. When a Soft Reset Exception occurs, the processor performs a subset of the full reset initialization. Although a Soft Reset Exception does not unnecessarily change the state of the processor, it may be forced to do so in order to place the processor in a state in which it can execute instructions from uncached, unmapped address space. Since bus, cache, or other operations may be interrupted, portions of the cache, memory, or other processor state may be inconsistent.

The primary difference between the Reset and Soft Reset Exceptions is in actual use. The Reset Exception is typically used to initialize the processor on power-up, while the Soft Reset Exception is typically used to recover from a non-responsive (hung) processor. The semantic difference is provided to allow boot software to save critical coprocessor 0 or other register state to assist in debugging the potential problem. As such, the processor may reset the same state when either reset signal is asserted, but the interpretation of any state saved by software may be very different.

In addition to any hardware initialization required, the following state is established on a Soft Reset Exception:

- The RP, BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- Watch register enables and Performance Counter register interrupt enables are cleared.
- The ErrorEPC register is loaded with the restart PC, as described in Table 6.11.
- PC is loaded with 0xBFC0 0000.

#### Cause Register ExcCode Value

None

#### Additional State Saved

None

### **Entry Vector Used**

Reset (0xBFC0 0000)

#### Operation

```
# 1KB page support implemented
PageMask_{MaskX} \leftarrow 0
                                         # 1KB page support implemented
PageGrain_{ESP} \leftarrow 0
EntryHi_{VPN2X} \leftarrow 0
                                          # 1KB page support implemented
Config_{K0} \leftarrow 2
                                          # Suggested - see Config register description
Status_{RP} \leftarrow 0
                                           # This bit becomes reserved in Release 6
Status_{BEV} \leftarrow 1
                                            # This bit becomes reserved in Release 6
Status_{TS} \leftarrow 0
\mathsf{Status}_{\mathsf{SR}} \, \leftarrow \, \mathsf{1}
Status_{NMI} \leftarrow 0
\texttt{Status}_{\texttt{ERL}} \, \leftarrow \, \mathbf{1}
\texttt{WatchLo[n]}_{\texttt{I}} \leftarrow \texttt{0}
                                          # For all implemented Watch registers
WatchLo[n]_R \leftarrow 0
                                          # For all implemented Watch registers
\texttt{WatchLo[n]}_{\,W} \,\leftarrow\,\, 0
                                         # For all implemented Watch registers
PerfCnt.Control[n]<sub>IE</sub> \leftarrow 0
                                           # For all implemented PerfCnt registers
if InstructionInBranchDelaySlot then
    \texttt{ErrorEPC} \leftarrow \texttt{restartPC} \ \# \ \texttt{PC} \ \texttt{of} \ \texttt{branch/jump}
else
    ErrorEPC ← restartPC # PC of instruction
endif
PC ← 0xBFC0 0000
```

# 6.2.7 Non Maskable Interrupt (NMI) Exception

A non maskable interrupt exception occurs when the NMI signal is asserted to the processor.

Although described as an interrupt, it is more correctly described as an exception because it is not maskable. An NMI occurs only at instruction boundaries, so does not do any reset or other hardware initialization. The state of the cache, memory, and other processor state is consistent and all registers are preserved, with the following exceptions:

- The BEV, TS, SR, NMI, and ERL fields of the Status register are initialized to a specified state.
- The *ErrorEPC* register is loaded with restart PC, as described in Table 6.11.
- PC is loaded with 0xBFC0 0000.

#### Cause Register ExcCode Value

None

#### Additional State Saved

None

#### **Entry Vector Used**

Reset (0xBFC0 0000)

#### **Operation**

```
\begin{array}{l} {\rm Status_{BEV}} \leftarrow 1 \\ {\rm Status_{TS}} \leftarrow 0 \\ {\rm Status_{SR}} \leftarrow 0 \\ {\rm Status_{SR}} \leftarrow 0 \\ {\rm Status_{NMI}} \leftarrow 1 \\ {\rm Status_{ERL}} \leftarrow 1 \\ {\rm if \ InstructionInBranchDelaySlot \ then} \\ {\rm \ ErrorEPC} \leftarrow {\rm \ restartPC} \ \# \ PC \ of \ branch/jump \\ {\rm else} \\ {\rm \ ErrorEPC} \leftarrow {\rm \ restartPC} \ \# \ PC \ of \ instruction \\ {\rm \ endif} \\ {\rm \ PC} \leftarrow 0xBFC0 \ 0000 \\ \end{array}
```

# 6.2.8 Machine Check Exception

A machine check exception occurs when the processor detects an internal inconsistency.

The following conditions cause a machine check exception:

Detection of multiple matching entries in the TLB in a TLB-based MMU. If the Hardware Page Table Walker
feature is implemented and the Directory-level Huge page feature is supported and the Dual Page method is also
supported, and if the first accessed PTE entry has PTEVId bit set and the second accessed PTE entry has PTEVId
bit clear.

#### Cause Register ExcCode Value

MCheck (See Table 9.53 on page 212)

#### **Additional State Saved**

Depends on the condition that caused the exception. See the descriptions above.

If there are multiple causes for the machine check exception, then the *PageGrain*<sub>MCCause</sub> register field is used to distinguish which condition caused the exception.

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.9 Address Error Exception

An address error exception occurs under the following circumstances:

- An instruction is fetched from an address that is not aligned on a word boundary.
- A load or store word instruction is executed in which the address is not aligned on a word boundary.
- A load or store halfword instruction is executed in which the address is not aligned on a halfword boundary.
- A reference is made to a kernel address space from User Mode or Supervisor Mode.
- A reference is made to a supervisor address space from User Mode.

Release 6 supports misaligned load/store handling. Whether an Address Error is generated is implementation-dependent, as described in Appendix B of *Volume I-A* of the MIPS Architecture documentation set.

Note that in the case of an instruction fetch that is not aligned on a word boundary, the PC is updated before the condition is detected. Therefore, both *EPC* and *BadVAddr* point at the unaligned instruction address.

# Cause Register ExcCode Value

AdEL: Reference was a load or an instruction fetch

AdES: Reference was a store See Table 9.53 on page 212.

#### **Additional State Saved**

| Register State          | Value           |
|-------------------------|-----------------|
| BadVAddr                | failing address |
| Context <sub>VPN2</sub> | UNPREDICTABLE   |
| EntryHi <sub>VPN2</sub> | UNPREDICTABLE   |
| EntryLo0                | UNPREDICTABLE   |
| EntryLo1                | UNPREDICTABLE   |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.10 TLB Refill Exception

A TLB Refill exception occurs in a TLB-based MMU when no TLB entry matches a reference to a mapped address space and the *EXL* bit is zero in the *Status* register. Note that this is distinct from the case in which an entry matches but has the valid bit off, in which case a TLB Invalid exception occurs.

### Cause Register ExcCode Value

TLBL: Reference was a load or an instruction fetch

TLBS: Reference was a store See Table 9.53 on page 212.

#### **Additional State Saved**

| Register State | Value                                                                                                                                                                                                                                     |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| BadVAddr       | Failing address                                                                                                                                                                                                                           |  |
| Context        | If $Config3_{CTXTC}$ bit is set, then the bits of the $Context$ register corresponding to the set bits of the $VirtualIndex$ field of the $ContextConfig$ register are loaded with the highorder bits of the virtual address that missed. |  |
|                | If $Config3_{CTXTC}$ bit is clear, then the $BadVPN2$ field contains $VA_{31\ 13}$ of the failing address                                                                                                                                 |  |
| EntryHi        | The <i>VPN2</i> field contains VA <sub>31 13</sub> of the failing address; the ASID field contains the ASID of the reference that missed.                                                                                                 |  |

| Register State |               | Value |
|----------------|---------------|-------|
| EntryLo0       | UNPREDICTABLE |       |
| EntryLo1       | UNPREDICTABLE |       |

#### **Entry Vector Used**

- TLB Refill vector (offset 0x000) if  $Status_{EXL} = 0$  at the time of exception.
- General exception vector (offset 0x180) if  $Status_{EXL} = 1$  at the time of exception

# 6.2.11 Execute-Inhibit Exception

An Execute-Inhibit exception occurs when the virtual address of an instruction fetch matches a TLB entry whose XI bit is set. This exception type can only occur if the XI bit is implemented within the TLB and is enabled, this is denoted by the PageGrain<sub>XIE</sub> bit.

#### Cause Register ExcCode Value

if  $PageGrain_{IEC} == 0$  TLBL

if  $PageGrain_{IEC} == 1 TLBXI$ 

See Table 9.53 on page 212.

#### **Additional State Saved**

| Register State | Value                                                                                                                                                                                                                                                                                                                                                             |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BadVAddr       | Failing address                                                                                                                                                                                                                                                                                                                                                   |
| Context        | If Config3 <sub>CTXTC</sub> bit is set, then the bits of the Context register corresponding to the set bits of the VirtualIndex field of the ContextConfig register are loaded with the high-order bits of the virtual address that missed.  If Config3 <sub>CTXTC</sub> bit is clear, then the BadVPN2 field contains VA <sub>31,13</sub> of the failing address |
| EntryHi        | The VPN2 field contains $VA_{31\ 13}$ of the failing address; the ASID field contains the ASID of the reference that missed.                                                                                                                                                                                                                                      |
| EntryLo0       | UNPREDICTABLE                                                                                                                                                                                                                                                                                                                                                     |
| EntryLo1       | UNPREDICTABLE                                                                                                                                                                                                                                                                                                                                                     |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.12 Read-Inhibit Exception

An Read-Inhibit exception occurs when the virtual address of a memory load reference matches a TLB entry whose RI bit is set. This exception type can only occur if the RI bit is implemented within the TLB and is enabled, this is denoted by the *PageGrain*<sub>RIE</sub> bit. MIPS16 PC-relative loads are a special case and are not affected by the RI bit.

#### Cause Register ExcCode Value

if  $PageGrain_{IEC} == 0$  TLBL

if  $PageGrain_{IEC} == 1$  TLBRI

See Table 9.53 on page 212.

#### Additional State Saved

| Register State | Value                                                                                                                                                                                                                                       |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BadVAddr       | Failing address                                                                                                                                                                                                                             |
| Context        | If Config3 <sub>CTXTC</sub> bit is set, then the bits of the Context register corresponding to the set bits of the VirtualIndex field of the ContextConfig register are loaded with the high-order bits of the virtual address that missed. |
|                | If $Config3_{CTXTC}$ bit is clear, then the $BadVPN2$ field contains $VA_{31\ 13}$ of the failing address                                                                                                                                   |
| EntryHi        | The VPN2 field contains VA <sub>31 13</sub> of the failing address; the ASID field contains the ASID of the reference that missed.                                                                                                          |
| EntryLo0       | UNPREDICTABLE                                                                                                                                                                                                                               |
| EntryLo1       | UNPREDICTABLE                                                                                                                                                                                                                               |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.13 TLB Invalid Exception

A TLB invalid exception occurs when a TLB entry matches a reference to a mapped address space, but the matched entry has the valid bit off.

Note that the condition in which no TLB entry matches a reference to a mapped address space and the *EXL* bit is one in the *Status* register is indistinguishable from a TLB Invalid Exception, in the sense that both use the general exception vector and supply an ExcCode value of TLBL or TLBS. The only way to distinguish these two cases is by probing the TLB for a matching entry (using TLBP).

If the RI and XI bits are implemented within the TLB and the *PageGrain*<sub>IEC</sub> bit is clear, then this exception also occurs if a valid, matching TLB entry is found with the RI bit set on a memory load reference, or with the XI bit set on an instruction fetch memory reference. MIPS16 PC-relative loads are a special case and are not affected by the RI bit.

### Cause Register ExcCode Value

TLBL: Reference was a load or an instruction fetch

TLBS: Reference was a store See Table 9.52 on page 209.

### **Additional State Saved**

| Register State | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BadVAddr       | Failing address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Context        | If $Config3_{CTXTC}$ bit is set, then the bits of the $Context$ register corresponding to the set bits of the $VirtualIndex$ field of the $ContextConfig$ register are loaded with the high-order bits of the $VirtualIndex$ field |
|                | If $Config3_{CTXTC}$ bit is clear, then the $BadVPN2$ field contains $VA_{31\ 13}$ of the failing address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| EntryHi        | The VPN2 field contains VA <sub>31 13</sub> of the failing address; the ASID field contains the ASID of the reference that missed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| EntryLo0       | UNPREDICTABLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| EntryLo1       | UNPREDICTABLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.14 TLB Modified Exception

A TLB modified exception occurs on a *store* reference to a mapped address when the matching TLB entry is valid, but the entry's D bit is zero, indicating that the page is not writable.

# Cause Register ExcCode Value

Mod (See Table 9.52 on page 209)

# **Additional State Saved**

| Register State | Value                                                                                                                                                                                                                                       |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BadVAddr       | Failing address                                                                                                                                                                                                                             |
| Context        | If Config3 <sub>CTXTC</sub> bit is set, then the bits of the Context register corresponding to the set bits of the VirtualIndex field of the ContextConfig register are loaded with the high-order bits of the virtual address that missed. |
|                | If $Config3_{CTXTC}$ bit is clear, then the $BadVPN2$ field contains $VA_{31\ 13}$ of the failing address                                                                                                                                   |
| EntryHi        | The VPN2 field contains VA <sub>31 13</sub> of the failing address; the ASID field contains the ASID of the reference that missed.                                                                                                          |
| EntryLo0       | UNPREDICTABLE                                                                                                                                                                                                                               |
| EntryLo1       | UNPREDICTABLE                                                                                                                                                                                                                               |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.15 Cache Error Exception

A cache error exception occurs when an instruction or data reference detects a cache tag or data error, or a parity or ECC error is detected on the system bus when a cache miss occurs. This exception is not maskable. Because the error was in a cache, the exception vector is to an unmapped, uncached address.

### Cause Register ExcCode Value

N/A

#### Additional State Saved

| Register State | Value       |
|----------------|-------------|
| CacheErr       | Error state |
| ErrorEPC       | Restart PC  |

### **Entry Vector Used**

Cache error vector (offset 0x100)

#### **Operation**

```
CacheErr ← ErrorState
\texttt{Status}_{\texttt{ERL}} \, \leftarrow \, \mathbf{1}
\hbox{if } {\tt InstructionInBranchDelaySlot } \ \hbox{then} \\
    ErrorEPC restartPC # PC of branch/jump
else
    ErrorEPC restartPC # PC of instruction
endif
if Status_{BEV} = 1 then
    PC \leftarrow 0xBFC0 0200 + 0x100
else
    if ArchitectureRevision \ge 2 then
         /* The fixed value of {\tt EBase}_{{\tt 31..30}} and bit 29 forced to a 1 puts the */
         /* vector in kseg1 */
         PC \leftarrow EBase_{31..30} \parallel 1 \parallel EBase_{28..12} \parallel 0x100
    else
        PC \leftarrow 0xA000 0000 + 0x100
    endif
endif
```

# 6.2.16 Bus Error Exception

A bus error occurs when an instruction, data, or prefetch access makes a bus request (due to a cache miss or an uncacheable reference) and that request is terminated in an error. Note that parity errors detected during bus transactions are reported as cache error exceptions, not bus error exceptions.

#### Cause Register ExcCode Value

IBE: Error on an instruction reference

DBE: Error on a data reference

### **Interrupts and Exceptions**

See Table 9.53 on page 212.

#### **Additional State Saved**

None

#### **Entry Vector Used**

General exception vector (offset 0x180)

# **6.2.17 Integer Overflow Exception**

An integer overflow exception occurs when selected integer instructions result in a 2's complement overflow.

#### Cause Register ExcCode Value

Ov (See Table 9.53 on page 212)

#### **Additional State Saved**

None

### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.18 Trap Exception

A trap exception occurs when a trap instruction results in a TRUE value.

### Cause Register ExcCode Value

Tr (See Table 9.53 on page 212)

### **Additional State Saved**

None

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.19 System Call Exception

A system call exception occurs when a SYSCALL instruction is executed.

#### Cause Register ExcCode Value

Sys (See Table 9.52 on page 209)

#### **Additional State Saved**

None

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.20 Breakpoint Exception

A breakpoint exception occurs when a BREAK instruction is executed.

#### Cause Register ExcCode Value

Bp (See Table 9.53 on page 212)

#### **Additional State Saved**

None

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.21 Reserved Instruction Exception

A Reserved Instruction Exception occurs if any of the following conditions is true:

- An instruction was executed that specifies an encoding of the opcode field that is flagged with "\*" (reserved),
   "β" (higher-order ISA), or an unimplemented "ε" (Module/ASE).
- An instruction was executed that specifies a SPECIAL opcode encoding of the function field that is flagged with
  "\*" (reserved), or "β" (higher-order ISA).
- An instruction was executed that specifies a *REGIMM* opcode encoding of the rt field that is flagged with "\*" (reserved).
- An instruction was executed that specifies an unimplemented *SPECIAL2* opcode encoding of the function field that is flagged with an unimplemented "θ" (partner available), or an unimplemented "σ" (EJTAG).
- An instruction was executed that specifies a COPz opcode encoding of the rs field that is flagged with "\*" (reserved), "β" (higher-order ISA), or an unimplemented "ε" (Module/ASE), assuming that access to the coprocessor is allowed. If access to the coprocessor is not allowed, a Coprocessor Unusable Exception occurs instead. For the COP1 opcode, some implementations of previous ISAs reported this case as a Floating-Point Exception, setting the Unimplemented Operation bit in the Cause field of the FCSR register.
- An instruction was executed that specifies an unimplemented COPO opcode encoding of the function field when
  rs is CO that is flagged with "\*" (reserved), or an unimplemented "σ" (EJTAG), assuming that access to coprocessor 0 is allowed. If access to the coprocessor is not allowed, a Coprocessor Unusable Exception occurs
  instead.
- An instruction was executed that specifies a COP1 opcode encoding of the function field that is flagged with "\*" (reserved), "β" (higher-order ISA), or an unimplemented "ε" (Module/ASE), assuming that access to coprocessor 1 is allowed. If access to the coprocessor is not allowed, a Coprocessor Unusable Exception occurs instead. Some implementations of previous ISAs reported this case as a Floating-Point Exception, setting the Unimplemented Operation bit in the Cause field of the FCSR register.

#### Cause Register ExcCode Value

RI (See Table 9.53 on page 212)

#### **Additional State Saved**

None

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.22 Coprocessor Unusable Exception

A coprocessor unusable exception occurs if any of the following conditions is true:

- A COP0 or Cache instruction was executed while the processor was running in a mode other than Debug Mode or Kernel Mode, and the *CU0* bit in the *Status* register was a zero
- A COP1, COP1X,LWC1, SWC1, LDC1, SDC1 or MOVCI (Special opcode function field encoding) instruction was executed and the *CU1* bit in the *Status* register was a zero.
- A COP2, LWC2, SWC2, LDC2, or SDC2 instruction was executed, and the *CU2* bit in the *Status* register was a zero. COP2 instructions include MFC2, DMFC2, CFC2, MFHC2, MTC2, DMTC2, CTC2, MTHC2.

NOTE: In Release 2 of the MIPS32 Architecture, the use of COP3 as a user-defined coprocessor has been removed. The use of COP3 is reserved for the future extension of the architecture.

## Cause Register ExcCode Value

CpU (See Table 9.52 on page 209)

#### **Additional State Saved**

| Register State      | Value                                           |
|---------------------|-------------------------------------------------|
| Cause <sub>CE</sub> | unit number of the coprocessor being referenced |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.23 Floating-Point Exception

A floating-point exception is initiated by the floating-point coprocessor to signal a floating-point exception.

### Register ExcCode Value

FPE (See Table 9.52 on page 209)

#### **Additional State Saved**

| Register State | Value                                               |
|----------------|-----------------------------------------------------|
| FCSR           | indicates the cause of the floating-point exception |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.24 Coprocessor 2 Exception

A coprocessor 2 exception is initiated by coprocessor 2 to signal a precise coprocessor 2 exception.

#### Register ExcCode Value

C2E (See Table 9.52 on page 209)

#### **Additional State Saved**

Defined by the coprocessor

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.25 Watch Exception

The watch facility provides a software debugging vehicle by initiating a watch exception when an instruction or data reference matches the address information stored in the *WatchHi* and *WatchLo* registers. A watch exception is taken immediately if the *EXL* and *ERL* bits of the *Status* register are both zero. If either bit is a one at the time that a watch exception would normally be taken, the *WP* bit in the *Cause* register is set, and the exception is deferred until both the *EXL* and *ERL* bits in the *Status* register are zero. Software may use the *WP* bit in the *Cause* register to determine if the *EPC* register points at the instruction that caused the watch exception, or if the exception actually occurred while in kernel mode.

If the EXL or ERL bits are one in the Status register and a single instruction generates both a watch exception (which is deferred by the state of the EXL and ERL bits) and a lower-priority exception, the lower priority exception is taken.

Watch exceptions are never taken if the processor is executing in Debug Mode. Should a watch register match while the processor is in Debug Mode, the exception is inhibited and the WP bit is not changed.

It is implementation-dependent whether a data watch exception is triggered by a prefetch or cache instruction whose address matches the *Watch* register address match conditions. A watch triggered by a SC instruction does so even if the store would not complete because the *LL* bit is zero.

#### Register ExcCode Value

WATCH (See Table 9.52 on page 209)

#### Additional State Saved

| Register State      | Value                                                                                                                           |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Cause <sub>WP</sub> | Indicates that the watch exception was deferred until after both $Status_{EXL}$ and $Status_{ERL}$ were zero. This bit directly |
|                     | causes a watch exception, so software must clear this bit as part of the exception handler to prevent a watch exception         |
|                     | loop at the end of the current handler execution.                                                                               |

#### **Entry Vector Used**

General exception vector (offset 0x180)

# 6.2.26 Interrupt Exception

The interrupt exception occurs when an enabled request for interrupt service is made. See Section 6.1 on page 71 for more information.

# Register ExcCode Value

Int (See Table 9.53 on page 212)

### **Additional State Saved**

| Register State |                     | Value                                      |
|----------------|---------------------|--------------------------------------------|
|                | Cause <sub>IP</sub> | indicates the interrupts that are pending. |

# **Entry Vector Used**

General exception vector (offset 0x180) if the *IV* bit in the *Cause* register is zero.

Interrupt vector (offset 0x200) if the *IV* bit in the *Cause* register is one.

# **GPR Shadow Registers**

The capability in this chapter is targeted at removing the need to save and restore GPRs on entry to high priority interrupts or exceptions, and to provide specified processor modes with the same capability. This is done by introducing multiple copies of the GPRs, called *shadow sets*, and allowing privileged software to associate a shadow set with entry to Kernel Mode via an interrupt vector or exception. The normal GPRs are logically considered shadow set zero.

The number of GPR shadow sets is implementation-dependent and may range from one (the normal GPRs) to an architectural maximum of 16. The highest number actually implemented is indicated by the SRSCtl<sub>HSS</sub> field, and all shadow sets between 0 and SRSCtl<sub>HSS</sub>, inclusive must be implemented. If this field is zero, only the normal GPRs are implemented.

# 7.1 Introduction to Shadow Sets

Shadow sets are new copies of the GPRs that can be substituted for the normal GPRs on entry to Kernel Mode via an interrupt or exception. Once a shadow set is bound to a Kernel Mode entry condition, reference to GPRs work exactly as one would expect, but they are redirected to registers that are dedicated to that condition. Privileged software may need to reference all GPRs in the register file, even specific shadow registers that are not visible in the current mode. The RDPGPR and WRPGPR instructions are used for this purpose. The CSS field of the SRSCtl register provides the number of the current shadow register set, and the PSS field of the SRSCtl register provides the number of the previous shadow register set (that which was current before the last exception or interrupt occurred).

If the processor is operating in VI interrupt mode, binding of a vectored interrupt to a shadow set is done by writing to the *SRSMap* register. If the processor is operating in EIC interrupt mode, the binding of the interrupt to a specific shadow set is provided by the external interrupt controller, and is configured in an implementation-dependent way. Binding of an exception or non-vectored interrupt to a shadow set is done by writing to the ESS field of the *SRSCtl* register. When an exception or interrupt occurs, the value of SRSCtl<sub>CSS</sub> is copied to SRSCtl<sub>PSS</sub>, and SRSCtl<sub>CSS</sub> is set to the value taken from the appropriate source. On an ERET, the value of SRSCtl<sub>PSS</sub> is copied back into SRSCtl<sub>CSS</sub> to restore the shadow set of the mode to which control returns. More precisely, the rules for updating the fields in the *SRSCtl* register on an interrupt or exception are as follows:

- 1. No field in the SRSCt/ register is updated if any of the following conditions are true. In this case, steps 2 and 3 are skipped.
  - The exception is one that sets Status<sub>ERL</sub>: NMI or cache error.
  - The exception causes entry into EJTAG Debug Mode
  - Status<sub>REV</sub> = 1
  - Status<sub>FXI</sub> = 1
- 2. SRSCtl<sub>CSS</sub> is copied to SRSCtl<sub>PSS</sub>

#### **GPR Shadow Registers**

- 3. SRSCtl<sub>CSS</sub> is updated from one of the following sources:
  - The appropriate field of the SRSMap register, based on IPL, if the exception is an interrupt, Cause<sub>IV</sub> = 1, IntCtl<sub>VSS</sub>  $\neq$  0, Config3<sub>VEIC</sub> = 0, and Config3<sub>VInt</sub> = 1. These are the conditions for a vectored interrupt.
  - The EICSS field of the SRSCtl register if the exception is an interrupt,  $Cause_{IV} = 1$ ,  $IntCtl_{VSS} \neq 0$ , and  $Config3_{VEIC} = 1$ . These are the conditions for a vectored EIC interrupt.
  - The ESS field of the SRSCtl register in any other case. This is the condition for a non-interrupt exception, or a non-vectored interrupt.

Similarly, the rules for updating the fields in the SRSCtl register at the end of an exception or interrupt are as follows:

- 1. No field in the SRSCt/register is updated if any of the following conditions is true. In this case, step 2 is skipped.
  - A DERET is executed
  - An ERET is executed with  $Status_{ERL} = 1$  or  $Status_{REV} = 1$
- 2. SRSCtl<sub>PSS</sub> is copied to SRSCtl<sub>CSS</sub>

These rules have the effect of preserving the SRSCtl register in any case of a nested exception or one which occurs before the processor has been fully initialize ( $Status_{REV} = 1$ ).

Privileged software may switch the current shadow set by writing a new value into SRSCtl<sub>PSS</sub>, loading *EPC* with a target address, and doing an ERET.

# 7.2 Support Instructions

**Table 7.1 Instructions Supporting Shadow Sets** 

| Mnemonic | Function                          | MIPS64 Only? |
|----------|-----------------------------------|--------------|
| RDPGPR   | Read GPR From Previous Shadow Set | No           |
| WRPGPR   | Write GPR to Shadow Set           | No           |

# **CP0 Hazards**

# 8.1 Introduction

Because resources controlled via Coprocessor 0 affect the operation of various pipeline stages of a MIPS32/microMIPS32 processor, manipulation of these resources may produce results that are not detectable by subsequent instructions for some number of execution cycles. When no hardware interlock exists between one instruction that causes an effect that is visible to a second instruction, a *CP0 hazard* exists.

In Release 1 of the MIPS32® Architecture, CP0 hazards were relegated to implementation-dependent cycle-based solutions, primarily based on the SSNOP instruction. Since that time, it has become clear that this is an insufficient and error-prone practice that must be addressed with a firm compact between hardware and software. As such, new instructions have been added to Release 2 of the architecture which act as explicit barriers that eliminate hazards. To the extent that it was possible to do so, the new instructions have been added in such a way that they are backward-compatible with existing MIPS processors.

# 8.2 Types of Hazards

In privileged software, there are two different types of hazards: execution hazards and instruction hazards. Both are defined below.

Implementations using Release 1 of the architecture should refer to their Implementation documentation for the required instruction "spacing" that is required to eliminate these hazards.

Note that, for superscalar MIPS implementations, the number of instructions issued per cycle may be greater than one, and thus that the duration of the hazard in instructions may be greater than the duration in cycles. It is for this reason that MIPS32 Release 1 defines the SSNOP instruction to convert instruction issues to cycles in a superscalar design.

### 8.2.1 Possible Execution Hazards

Execution hazards are those created by the execution of one instruction, and seen by the execution of another instruction. Table 8.1 lists the possible execution hazards that might exist when there are no hardware interlocks.

 Producer
 →
 Consumer
 Hazard On

  $Hazards \ Related \ to \ the \ TLB$  →
 TLBR, TLBWI, TLBWR
 EntryHi

**Table 8.1 Possible Execution Hazards** 

**Table 8.1 Possible Execution Hazards (Continued)** 

| Producer              | $\rightarrow$     | Consumer                                                                           | Hazard On                                                                                                                                                                  |
|-----------------------|-------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MTC0                  | $\rightarrow$     | TLBWI,<br>TLBWR                                                                    | EntryLo0,<br>EntryLo1,<br>Index,<br>PageMask,<br>PageGrain                                                                                                                 |
| MTCO                  | $\rightarrow$     | TLBWR                                                                              | Wired                                                                                                                                                                      |
| MTC0                  | $\rightarrow$     | TLBP,<br>Load or Store Instruction                                                 | EntryHi <sub>ASID</sub>                                                                                                                                                    |
| MTC0                  | $\rightarrow$     | Load/store affected by new state                                                   | EntryHi <sub>ASID</sub> ,<br>WatchHi,<br>WatchLo,<br>Config                                                                                                                |
| TLBP                  | $\rightarrow$     | MFC0, TLBWI                                                                        | Index                                                                                                                                                                      |
| TLBR                  | $\rightarrow$     | MFC0                                                                               | EntryHi,<br>EntryLo0,<br>EntryLo1,<br>PageMask                                                                                                                             |
| TLBWI,<br>TLBWR       | $\rightarrow$     | TLBP, TLBR, Load/store using new TLB entry                                         | TLB entry                                                                                                                                                                  |
| Hazards Related to Ex | xceptions or Inte | errupts                                                                            |                                                                                                                                                                            |
| MTC0                  | $\rightarrow$     | Coprocessor instruction execution depends on the new value of Status <sub>CU</sub> | $\operatorname{Status}_{\operatorname{CU}}$                                                                                                                                |
| MTC0                  | $\rightarrow$     | ERET                                                                               | DEPC,<br>EPC,<br>ErrorEPC,<br>Status                                                                                                                                       |
| MTC0                  | $\rightarrow$     | Interrupted Instruction                                                            | Cause <sub>IP</sub> , Cause <sub>IV</sub> Compare, Count, PerfCnt Control <sub>IE</sub> , PerfCnt Counter, Status <sub>IE</sub> , Status <sub>IM</sub> EBase SRSCtl SRSMap |
|                       |                   |                                                                                    | - T                                                                                                                                                                        |
| EI, DI                | $\rightarrow$     | Interrupted Instruction                                                            | Status <sub>IE</sub> , Status <sub>IM</sub>                                                                                                                                |
| EI, DI Other Hazards  | $\rightarrow$     | Interrupted Instruction                                                            | Status <sub>IE</sub> ,                                                                                                                                                     |
|                       | $\rightarrow$     | Interrupted Instruction  MFC0                                                      | Status <sub>IE</sub> ,                                                                                                                                                     |
| Other Hazards         |                   |                                                                                    | Status <sub>IE</sub> ,<br>Status <sub>IM</sub>                                                                                                                             |

**Table 8.1 Possible Execution Hazards (Continued)** 

| Producer | $\rightarrow$ | Consumer | Hazard On                  |
|----------|---------------|----------|----------------------------|
| MTC0     | $\rightarrow$ | MFC0     | any CoProcessor 0 register |

# 8.2.2 Possible Instruction Hazards

Instruction hazards are those created by the execution of one instruction, and seen by the instruction fetch of another instruction. Table 8.2 lists the possible instruction hazards when there are no hardware interlocks.

**Table 8.2 Possible Instruction Hazards** 

| Producer                    | $\rightarrow$              | Consumer                                                                                                                  | Hazard On                                                  |  |  |
|-----------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|
| Hazards Related to          | Hazards Related to the TLB |                                                                                                                           |                                                            |  |  |
| MTC0                        | $\rightarrow$              | Instruction fetch seeing the new value                                                                                    | EntryHi <sub>ASID</sub> ,<br>WatchHi,<br>WatchLo<br>Config |  |  |
| MTC0                        | $\rightarrow$              | Instruction fetch seeing the new value (including a change to ERL followed by an instruction fetch from the useg segment) | Status                                                     |  |  |
| TLBWI,<br>TLBWR             | $\rightarrow$              | Instruction fetch using new TLB entry                                                                                     | TLB entry                                                  |  |  |
| Hazards Related to<br>Entry | Writin                     | g the Instruction Stream or Modifying an In                                                                               | nstruction Cache                                           |  |  |
| Instruction stream writes   | $\rightarrow$              | Instruction fetch seeing the new instruction stream                                                                       | Cache entries                                              |  |  |
| CACHE                       | $\rightarrow$              | Instruction fetch seeing the new instruction stream                                                                       | Cache entries                                              |  |  |
| Other Hazards               |                            |                                                                                                                           |                                                            |  |  |
| MTC0                        | $\rightarrow$              | RDPGPR<br>WRPGPR                                                                                                          | SRSCtl <sub>PSS</sub> <sup>1</sup>                         |  |  |

<sup>1.</sup> This is not precisely a hazard on the instruction fetch. Rather it is a hazard on a modification to the previous GPR context field, followed by a previous-context reference to the GPRs. It is considered an instruction hazard rather than an execution hazard because some implementation may require that the previous GPR context be established early in the pipeline, and execution hazards are not meant to cover this case.

# 8.3 Hazard Clearing Instructions and Events

Table 8.3 lists the instructions designed to eliminate hazards.

**Table 8.3 Hazard Clearing Instructions** 

| Mnemonic | Function                                     | Supported<br>Architecture |
|----------|----------------------------------------------|---------------------------|
| DERET    | Clear both execution and instruction hazards | EJTAG                     |

| Mnemonic           | Function                                                                             | Supported<br>Architecture |
|--------------------|--------------------------------------------------------------------------------------|---------------------------|
| ЕНВ                | Clear execution hazard                                                               | Release 2<br>onwards      |
| ERET               | Clear both execution and instruction hazards                                         | All                       |
| IRET               | Clear both execution and instruction hazards when not chaining to another interrupt. | MCU ASE                   |
| JALR.HB            | Clear both execution and instruction hazards                                         | Release 2<br>onwards      |
| JR.HB              | Clear both execution and instruction hazards                                         | Release 2<br>onwards      |
| SSNOP              | Superscalar No Operation                                                             | Release 1<br>onwards      |
| SYNCI <sup>1</sup> | Synchronize caches after instruction stream write                                    | Release 2 onwards         |

**Table 8.3 Hazard Clearing Instructions (Continued)** 

DERET, ERET, and SSNOP are available in Release 1 of the Architecture; EHB, JALR.HB, JR.HB, and SYNCI were added in Release 2 of the Architecture. In both Release 1 and Release 2 of the Architecture, DERET and ERET clear both execution and instruction hazards and they are the only timing-independent instructions which will do this in both releases of the architecture.

Even though DERET and ERET clear hazards between the execution of the instruction and the target instruction stream, an execution hazard may still be created between a write of the DEPC, EPC, ErrorEPC, or Status registers and the DERET or ERET instruction.

In addition, an exception or interrupt also clears both execution and instruction hazards between the instruction that created the hazard and the first instruction of the exception or interrupt handler. Said another way, no hazards remain visible by the first instruction of an exception or interrupt handler.

# 8.3.1 MIPS32 Instruction Encoding

The EHB instruction is encoded using a variant of the NOP/SSNOP encoding. This encoding was chosen for compatibility with the Release 1 SSNOP instruction, such that existing software may be modified to be compatible with both Release 1 and Release 2 implementations. See the EHB instruction description for additional information.

The JALR.HB and JR.HB instructions are encoding using bit 10 of the *hint* field of the JALR and JR instructions. These encodings were chosen for compatibility with existing MIPS implementations, including many which pre-date the MIPS32 architecture. Because a pipeline flush clears hazards on most early implementations, the JALR.HB or JR.HB instructions can be included in existing software for backward and forward compatibility. See the JALR.HB and JR.HB instructions for additional information.

The SYNCI instruction is encoded using a new encoding of the REGIMM opcode. This encoding was chosen because it causes a Reserved Instruction exception on all Release 1 implementations. As such, kernel software running on processors that don't implement Release 2 can emulate the function using the CACHE instruction.

<sup>1.</sup> SYNCI synchronizes caches after an instruction stream write, and before execution of that instruction stream. As such, it is not precisely a coprocessor 0 hazard, but is included here for completeness.

## 8.3.2 microMIPS32 Instruction Encoding

The EHB and SSNOP instructions are encoded using a variant of the NOP encoding. See the EHB and SSNOP instruction description for additional information.

### **CP0 Hazards**

# **Coprocessor 0 Registers**

The Coprocessor 0 (CP0) registers provide the interface between the ISA and the PRA. Each register is discussed below, with the registers presented in numerical order, first by register number, then by select field number.

# 9.1 Coprocessor 0 Register Summary

Table 9.1 lists the CP0 registers in numerical order. The individual registers are described later in this document. If the compliance level is qualified (e.g., "*Required* (TLB MMU)"), it applies only if the qualifying condition is true. The Sel column indicates the value to be used in the field of the same name in the MFC0 and MTC0 instructions.

Table 9.1 Coprocessor 0 Registers in Numerical Order

| Register<br>Number | Sel <sup>1</sup> | Register Name | Function                                                                                         | Reference                       | Compliance Level                                               |
|--------------------|------------------|---------------|--------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------|
| 0                  | 0                | Index         | Index into the TLB array                                                                         | Section 9.4 on page 119         | Required (TLB<br>MMU); Optional (Oth-<br>ers)                  |
| 0                  | 1                | MVPControl    | Per-processor register containing global MIPS® MT configuration data                             | MIPS®MT Module<br>Specification | Required (MIPS MT<br>Module); Optional<br>(Others)             |
| 0                  | 2                | MVPConf0      | Per-processor multi-VPE dynamic configuration information                                        | MIPS®MT Module<br>Specification | Required (MIPS MT<br>Module); Optional<br>(Others)             |
| 0                  | 3                | MVPConf1      | Per-processor multi-VPE dynamic configuration information                                        | MIPS®MT Module<br>Specification | Optional                                                       |
| 1                  | 0                | Random        | Randomly generated index into the TLB array                                                      | Section 9.6 on page 123         | Required (TLB MMU) Optional (Others) (Pre-Release 6); Required |
|                    |                  |               |                                                                                                  |                                 | (Release 6)                                                    |
| 1                  | 1                | VPEControl    | Per-VPE register containing relatively volatile thread configuration data                        | MIPS®MT Module<br>Specification | Required (MIPS MT<br>Module); Optional<br>(Others)             |
| 1                  | 2                | VPEConf0      | Per-VPE multi-thread configuration information                                                   | MIPS®MT Module<br>Specification | Required (MIPS MT<br>Module); Optional<br>(Others)             |
| 1                  | 3                | VPEConf1      | Per-VPE multi-thread configuration information                                                   | MIPS®MT Module<br>Specification | Optional                                                       |
| 1                  | 4                | YQMask        | Per-VPE register defining which YIELD qualifier bits may be used without generating an exception | MIPS®MT Module<br>Specification | Required (MIPS MT<br>Module); Optional<br>(Others)             |

Table 9.1 Coprocessor 0 Registers in Numerical Order (Continued)

| Register<br>Number | Sel <sup>1</sup> | Register Name | Function                                                                                                                                                                | Reference                                                | Compliance Level                                   |
|--------------------|------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------|
| 1                  | 5                | VPESchedule   | Per-VPE register to manage scheduling of a VPE within a processor                                                                                                       | MIPS®MT Module<br>Specification                          | Optional                                           |
| 1                  | 6                | VPEScheFBack  | Per-VPE register to provide scheduling feedback to software                                                                                                             | MIPS®MT Module<br>Specification                          | Optional                                           |
| 1                  | 7                | VPEOpt        | Per-VPE register to provide control over optional features, such as cache partitioning control                                                                          | MIPS®MT Module<br>Specification                          | Optional                                           |
| 2                  | 0                | EntryLo0      | Low-order portion of the TLB entry for even-numbered virtual pages                                                                                                      | Section 9.7 on page 125                                  | Required (TLB<br>MMU); Optional (Oth-<br>ers)      |
| 2                  | 1                | TCStatus      | Per-TC status information, including copies of thread-specific bits of <i>Status</i> and <i>EntryHi</i> registers.                                                      | MIPS®MT Module<br>Specification                          | Required (MIPS MT<br>Module); Optional<br>(Others) |
| 2                  | 2                | TCBind        | Per-TC information about TC ID and VPE binding                                                                                                                          | MIPS®MT Module<br>Specification                          | Required (MIPS MT<br>Module); Optional<br>(Others) |
| 2                  | 3                | TCRestart     | Per-TC value of restart instruction address<br>for the associated thread of execution                                                                                   | MIPS®MT Module<br>Specification                          | Required (MIPS MT<br>Module); Optional<br>(Others) |
| 2                  | 4                | TCHalt        | Per-TC register controlling Halt state of TC                                                                                                                            | MIPS®MT Module<br>Specification                          | Required (MIPS MT<br>Module); Optional<br>(Others) |
| 2                  | 5                | TCContext     | Per-TC read/write storage for operating system use                                                                                                                      | MIPS®MT Module<br>Specification                          | Required (MIPS MT<br>Module); Optional<br>(Others) |
| 2                  | 6                | TCSchedule    | Per-TC register to manage scheduling of a TC                                                                                                                            | MIPS®MT Module<br>Specification                          | Optional                                           |
| 2                  | 7                | TCScheFBack   | Per-TC register to provide scheduling feed-<br>back to software                                                                                                         | MIPS®MT Module<br>Specification                          | Optional                                           |
| 3                  | 0                | EntryLo1      | Low-order portion of the TLB entry for odd-numbered virtual pages                                                                                                       | Section 9.7 on page 125                                  | Required (TLB<br>MMU); Optional (Others)           |
| 3                  | 7                | TCOpt         | Per-TC register to provide control over optional features, such as cache partitioning control                                                                           | MIPS®MT Module<br>Specification                          | Optional                                           |
| 4                  | 0                | Context       | Pointer to page table entry in memory                                                                                                                                   | Section 9.9 on page 137                                  | Required (TLB<br>MMU); Optional (Others)           |
| 4                  | 1                | ContextConfig | Context register configuration                                                                                                                                          | SmartMIPS ASE Specification and Section 9.10 on page 141 | Required (SmartMIPS<br>ASE); Optional (Others)     |
| 4                  | 2                | UserLocal     | User information that can be written by privileged software and read via RDHWR register 29. If the processor implements the MIPS® MT Module, this is a per-TC register. | Section 9.11 on page 143                                 | Recommended<br>(Release 2)<br>Required (Release 6) |

Table 9.1 Coprocessor 0 Registers in Numerical Order (Continued)

| Register<br>Number | Sel <sup>1</sup> | Register Name | Function                                                                                 | Reference                                                      | Compliance Level                                     |
|--------------------|------------------|---------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------|
| 4                  | 3                |               | XContext register configuration in 64-bit implementations                                |                                                                | Reserved                                             |
| 5                  | 0                | PageMask      | Control for variable page size in TLB entries                                            | Section 9.13 on page 147                                       | Required (TLB<br>MMU); Optional (Oth-<br>ers)        |
| 5                  | 1                | PageGrain     | Control for small page support                                                           | Section 9.14 on page<br>151 and SmartMIPS<br>ASE Specification | Required (SmartMIPS<br>ASE); Optional<br>(Release 2) |
| 5                  | 2                | SegCtl0       | Programmable Control for Segments 0 & 1                                                  | Section 9.15 on page 157                                       | Optional                                             |
| 5                  | 3                | SegCtl1       | Programmable Control for Segments 2 & 3                                                  | Section 9.16 on page 157                                       | Optional                                             |
| 5                  | 4                | SegCtl2       | Programmable Control for Segments 4 & 5                                                  | Section 9.17 on page 157                                       | Optional                                             |
| 5                  | 5                | PWBase        | Page Table Base Address for Hardware<br>Page Walker                                      | Section 9.18 on page 161                                       | Optional                                             |
| 5                  | 6                | PWField       | Bit indices of pointers for Hardware Page<br>Walker                                      | Section 9.19 on page 161                                       | Optional                                             |
| 5                  | 7                | PWSize        | Size of pointers for Hardware Page Walker                                                | Section 9.20 on page 164                                       | Optional                                             |
| 6                  | 0                | Wired         | Controls the number of fixed ("wired") TLB entries                                       | Section 9.21 on page 169                                       | Required (TLB<br>MMU); Optional (Oth-<br>ers)        |
| 6                  | 1                | SRSConf0      | Per-VPE register indicating and optionally controlling shadow register set configuration | MIPS®MT Module<br>Specification                                | Required (MIPS MT<br>Module); Optional<br>(Others)   |
| 6                  | 2                | SRSConf1      | Per-VPE register indicating and optionally controlling shadow register set configuration | MIPS®MT Module<br>Specification                                | Optional                                             |
| 6                  | 3                | SRSConf2      | Per-VPE register indicating and optionally controlling shadow register set configuration | MIPS®MT Module<br>Specification                                | Optional                                             |
| 6                  | 4                | SRSConf3      | Per-VPE register indicating and optionally controlling shadow register set configuration | MIPS®MT Module<br>Specification                                | Optional                                             |
| 6                  | 5                | SRSConf4      | Per-VPE register indicating and optionally controlling shadow register set configuration | MIPS®MT Module<br>Specification                                | Optional                                             |
| 6                  | 6                | PWCtl         | HW Page Walker Control                                                                   | Section 9.22 on page 171                                       | Optional                                             |
| 7                  | 0                | HWREna        | Enables access via the RDHWR instruction to selected hardware registers                  | Section 9.23 on page 175                                       | Required (Release 2)                                 |
| 7                  | 1-7              |               | Reserved for future extensions                                                           |                                                                | Reserved                                             |
| 8                  | 0                | BadVAddr      | Reports the address for the most recent address-related exception                        | Section 9.24 on page 177                                       | Required                                             |

**Table 9.1 Coprocessor 0 Registers in Numerical Order (Continued)** 

| Register<br>Number | Sel <sup>1</sup> | Register Name | Function                                                                         | Reference                         | Compliance Level                                         |
|--------------------|------------------|---------------|----------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------|
| 8                  | 1                | BadInstr      | Reports the instruction which caused the most recent exception.                  | Section 9.25 on page 179          | Optional (Pre-Release 6)                                 |
|                    |                  |               |                                                                                  |                                   | Required (Release 6)                                     |
| 8                  | 2                | BadInstrP     | Reports the branch instruction if a delay slot caused the most recent exception. | Section 9.26 on page 181          | Optional (Pre-Release 6)                                 |
|                    |                  |               |                                                                                  |                                   | Required (Release 6)                                     |
| 9                  | 0                | Count         | Processor cycle count                                                            | Section 9.27 on page<br>183       | Required                                                 |
| 9                  | 6-7              |               | Available for implementation-dependent user                                      | Section 9.28 on page 183          | implementation-dependent                                 |
| 10                 | 0                | EntryHi       | High-order portion of the TLB entry                                              | Section 9.29 on page 185          | Required (TLB<br>MMU); Optional (Oth-<br>ers)            |
| 10                 | 4                | GuestCtl1     | GuestID of virtualized Guest                                                     | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module; Optional<br>(Others)       |
| 10                 | 5                | GuestCtl2     | Guest Interrupt Control                                                          | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module; Optional<br>(Others)       |
| 10                 | 6                | GuestCtl3     | Guest Shadow Register Set Control                                                | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module; Optional<br>(Others)       |
| 11                 | 0                | Compare       | Timer interrupt control                                                          | Section 9.30 on page 187          | Required                                                 |
| 11                 | 4                | GuestCtl0Ext  | Extension of GuestCtl0                                                           | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module; Optional<br>(Others)       |
| 11                 | 6-7              |               | Available for implementation-dependent user                                      | Section 9.31 on page 187          | implementation-depen-<br>dent                            |
| 12                 | 0                | Status        | Processor status and control                                                     | Section 9.32 on page 189          | Required                                                 |
| 12                 | 1                | IntCtl        | Interrupt system status and control                                              | Section 9.33 on page 199          | Required (Release 2)                                     |
| 12                 | 2                | SRSCtl        | Shadow register set status and control                                           | Section 9.34 on page 203          | Required (Release 2)                                     |
| 12                 | 3                | SRSMap        | Shadow set IPL mapping                                                           | Section 9.35 on page 207          | Required (Release 2<br>and shadow sets imple-<br>mented) |
| 12                 | 4                | View_IPL      | Contiguous view of IM and IPL fields.                                            | MIPS® MCU ASE<br>Specification    | Required (MIPS MCU<br>ASE); Optional (Oth-<br>ers)       |
| 12                 | 5                | SRSMap2       | Shadow set IPL mapping                                                           | MIPS® MCU ASE<br>Specification    | Required (MIPS MCU<br>ASE); Optional (Others)            |

Table 9.1 Coprocessor 0 Registers in Numerical Order (Continued)

| Register<br>Number | Sel <sup>1</sup> | Register Name | Function                                                        | Reference                         | Compliance Level                                    |
|--------------------|------------------|---------------|-----------------------------------------------------------------|-----------------------------------|-----------------------------------------------------|
| 12                 | 6                | GuestCtl0     | Control of Virtualized Guest OS                                 | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module); Optional<br>(Others) |
| 12                 | 7                | GTOffset      | Guest Timer Offset                                              | MIPS® VZE Module<br>Specification | Required (MIPS VZE<br>Module); Optional<br>(Others) |
| 13                 | 0                | Cause         | Cause of last general exception                                 | Section 9.36 on page 209          | Required                                            |
| 13                 | 4                | View_RIPL     | Contiguous view of IP and RIPL fields.                          | MIPS® MCU ASE<br>Specification    | Required (MIPS MCU<br>ASE); Optional (Others)       |
| 13                 | 5                | NestedExc     | Nested exception Support - EXL, ERL values at current exception | Section 9.37 on page 215          | Optional                                            |
| 14                 | 0                | EPC           | Program counter at last exception                               | Section 9.38 on page 217          | Required                                            |
| 14                 | 2                | NestedEPC     | Nested exception Support - Program Counter at current exception | Section 9.39 on page 219          | Optional                                            |
| 15                 | 0                | PRId          | Processor identification and revision                           | Section 9.40 on page 221          | Required                                            |
| 15                 | 1                | EBase         | Exception vector base register                                  | Section 9.41 on page 223          | Required (Release 2)                                |
| 15                 | 2                | CDMMBase      | Common Device Memory Map Base register                          | Section 9.42 on page 227          | Optional                                            |
| 15                 | 3                | CMGCRBase     | Coherency Manager Global Control Register Base register         | Section 9.43 on page 229          | Optional                                            |
| 16                 | 0                | Config        | Configuration register                                          | Section 9.45 on page 233          | Required                                            |
| 16                 | 1                | Config1       | Configuration register 1                                        | Section 9.46 on page 237          | Required                                            |
| 16                 | 2                | Config2       | Configuration register 2                                        | Section 9.47 on page 241          | Optional                                            |
| 16                 | 3                | Config3       | Configuration register 3                                        | Section 9.48 on page 245          | Optional                                            |
| 16                 | 3                | Config4       | Configuration register 4                                        | Section 9.49 on page 253          | Optional                                            |
| 16                 | 4                | Config5       | Configuration register 5                                        | Section 9.50 on page 259          | Optional                                            |
| 16                 | 6-7              |               | Available for implementation-dependent user                     | Section 9.51 on page 267          | implementation-dependent                            |
| 17                 | 0                | LLAddr        | Load linked address                                             | Section 9.52 on page 269          | Optional                                            |
| 18                 | 0-n              | WatchLo       | Watchpoint address                                              | Section 9.55 on page 279          | Optional                                            |

Table 9.1 Coprocessor 0 Registers in Numerical Order (Continued)

| Register<br>Number | Sel <sup>1</sup> | Register Name     | Function                                      | Reference                | Compliance Level                                                                                               |
|--------------------|------------------|-------------------|-----------------------------------------------|--------------------------|----------------------------------------------------------------------------------------------------------------|
| 19                 | 0-n              | WatchHi           | Watchpoint control                            | Section 9.56 on page 281 | Optional                                                                                                       |
| 20                 | 0                |                   | XContext in 64-bit implementations            |                          | Reserved                                                                                                       |
| 21                 | all              |                   | Reserved for future extensions.               |                          | Reserved                                                                                                       |
| 22                 | all              |                   | Available for implementation-dependent use    | Section 9.57 on page 283 | implementation-depen-<br>dent                                                                                  |
| 23                 | 0                | Debug             | EJTAG Debug register                          | EJTAG Specification      | Optional                                                                                                       |
| 23                 | 1                | TraceControl      | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 23                 | 2                | TraceControl2     | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 23                 | 3                | UserTraceData1    | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 23                 | 4                | TraceIBPC         | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 23                 | 5                | TraceDBPC         | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 23                 | 6                | Debug2            | EJTAG Debug2 register                         | EJTAG Specification      | Optional                                                                                                       |
| 24                 | 0                | DEPC              | Program counter at last EJTAG debug exception | EJTAG Specification      | Optional                                                                                                       |
| 24                 | 2                | TraceContol3      | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 24                 | 3                | UserTraceData2    | PDtrace control register                      | PDtrace Specification    | Optional                                                                                                       |
| 25                 | 0-n              | PerfCnt           | Performance counter interface                 | Section 9.61 on page 291 | Recommended                                                                                                    |
| 26                 | 0                | ErrCtl            | Parity/ECC error control and status           | Section 9.62 on page 295 | Optional                                                                                                       |
| 27                 | 0-3              | CacheErr          | Cache parity error control and status         | Section 9.63 on page 297 | Optional                                                                                                       |
| 28                 | even<br>selects  | TagLo             | Low-order portion of cache tag interface      | Section 9.64 on page 299 | Required (Cache)                                                                                               |
| 28                 | odd<br>selects   | DataLo            | Low-order portion of cache data interface     | Section 9.65 on page 301 | Optional                                                                                                       |
| 29                 | even<br>selects  | TagHi             | High-order portion of cache tag interface     | Section 9.66 on page 303 | Required (Cache)                                                                                               |
| 29                 | odd<br>selects   | DataHi            | High-order portion of cache data interface    | Section 9.67 on page 305 | Optional                                                                                                       |
| 30                 | 0                | ErrorEPC          | Program counter at last error                 | Section 9.68 on page 307 | Required                                                                                                       |
| 31                 | 0                | DESAVE            | EJTAG debug exception save register           | EJTAG Specification      | Optional                                                                                                       |
| 31                 | 2-7              | KScratch <i>n</i> | Scratch Registers for Kernel Mode             | Section 9.70 on page 311 | Pre-Release 6: Optional; KScratch1 at select 2 and KScratch2 at select 3 are recommended. Release 6: Required. |

<sup>1.</sup> Any select (Sel) value not explicitly noted as available for implementation-dependent use is reserved for future use by the Architecture.

### 9.2 Notation

For each register described below, field descriptions include the read/write properties of the field, and the reset state of the field. For the read/write properties of the field, the following notation is used:

Table 9.2 Read/Write Bit Field Notation

| Read/Write<br>Notation | Hardware Interpretation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Software Interpretation                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R/W                    | A field in which all bits are readable and writable Hardware updates of this field are visible by soft ble by hardware read. If the Reset State of this field is "Undefined", eith before the first read will return a predictable value definition of <b>UNDEFINED</b> behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ware read. Software updates of this field are visi-<br>ner software or hardware must initialize the value                                                                                                                                                                                                                                                                                                                                          |
| R                      | A field which is either static or is updated only by hardware. If the Reset State of this field is either "0", "Preset", or "Externally Set", hardware initializes this field to zero or to the appropriate state, respectively, on powerup. The term "Preset" is used to suggest that the processor establishes the appropriate state, whereas the term "Externally Set" is used to suggest that the state is established via an external source (e.g., personality pins or initialization bit stream). These terms are suggestions only, and are not intended to act as a requirement on the implementation. If the Reset State of this field is "Undefined", hardware updates this field only under those conditions specified in the description of the field. | A field to which the value written by software is ignored by hardware. Software may write any value to this field without affecting hardware behavior. Software reads of this field return the last value updated by hardware. If the Reset State of this field is "Undefined", software reads of this field result in an UNPRE-DICTABLE value except after a hardware update done under the conditions specified in the description of the field. |
| 0                      | A field which hardware does not update, and for which hardware can assume a zero value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | A field to which the value written by software must be zero. Software writes of non-zero values to this field may result in <b>UNDEFINED</b> behavior of the hardware. Software reads of this field return zero as long as all previous software writes are zero.  If the Reset State of this field is "Undefined", software must write this field with zero before it is guaranteed to read as zero.                                              |

# 9.3 Writing CPU Registers

With certain restrictions, software may assume that it can validly write the value read from a coprocessor 0 register back to that register without having unintended side effects. This rule means that software can read a register, modify one field, and write the value back to the register without having to consider the impact of writes to other fields. Processor designers should take this into consideration when using coprocessor 0 register fields that are reserved for implementations and make sure that the use of these bits is consistent with software assumptions.

The most significant exception to this rule is a situation in which the processor modifies the register between the software read and write, such as might occur if an exception or interrupt occurs between the read and write. Software must guarantee that such an event does not occur.

#### **Coprocessor 0 Registers**

Release 6 limits the number of cases where software can cause UNDEFINED or UNPREDICTABLE behavior. For example, in Release 6, for writes to a defined COP0 register field that may have reserved encodings, writes of unsupported values cause the write to be ignored by hardware. This means that no field in the COP0 register is modified unless all fields meet the conditions for writing. An exception to this rule is that if a field is reserved, then a write of a non-zero value to the reserved field is ignored but by itself does not cause the entire write to be dropped.

### 9.4 Index Register (CP0 Register 0, Select 0)

Compliance Level: Required for TLB-based MMUs; Optional otherwise.

The *Index* register is a 32-bit read/write register which contains the index used to access the TLB for TLBP, TLBR, and TLBWI instructions. The width of the index field is implementation-dependent as a function of the number of TLB entries that are implemented. The minimum value for TLB-based MMUs is Ceiling(Log2(TLBEntries)). For example, six bits are required for a TLB with 48 entries).

For Pre-Release 6: The operation of the processor is **UNDEFINED** if a value greater than or equal to the number of TLB entries is written to the *Index* register.

For Release 6: Hardware leaves the *Index* field unchanged if a value greater than, or equal to, the number of TLB entries is written to the *Index* register.

Figure 9.1 shows the format of the *Index* register; Table 9.3 describes the *Index* register fields.

Figure 9.1 Index Register Format



#### **Table 9.3 Index Register Field Descriptions**

| Fields |       |                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                         |                                            |             |            |
|--------|-------|-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------|------------|
| Name   | Bits  |                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                             | Read/Write                                 | Reset State | Compliance |
| P      | 31    | of the TLBP in<br>match occurred<br>to allow softwa<br>cleared the bit.<br>TLBWR to wri | Hardware writes this bit during execution struction to indicate whether a TLB I. Release 6 requires that this bit be R/W are to set the bit to 1 after a TLBP has Implementations may use P=0 to cause a te to a TLB entry other than that indexed eld. Hardware ignores a write of 0 to this  Meaning  A match occurred, and the <i>Index</i> field contains the index of the matching | R<br>(Pre-Release 6)<br>R/W<br>(Release 6) | Undefined   | Required   |
|        |       | 1                                                                                       | No match occurred and the Index field is UNPREDICTABLE                                                                                                                                                                                                                                                                                                                                  |                                            |             |            |
| 0      | 30. n | Must be written                                                                         | n as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                        | 0                                          | 0           | Reserved   |

**Table 9.3 Index Register Field Descriptions (Continued)** 

| Fields    |  |                                                                                                                                                                                                                                                                                                                            |            |             |            |
|-----------|--|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------------|
| Name Bits |  | Description                                                                                                                                                                                                                                                                                                                | Read/Write | Reset State | Compliance |
| Index     |  | TLB index. Software writes this field to provide the index to the TLB entry referenced by the TLBR and TLBWI instructions.  Hardware writes this field with the index of the matching TLB entry during execution of the TLBP instruction. If the TLBP fails to find a match, the contents of this field are UNPREDICTABLE. | R/W        | Undefined   | Required   |

# 9.5 VPControl (CP0 Register 0, Select 4)

**Compliance Level:** *Required.* if Release 6 Virtual Processor based Multi-threading supported (i.e., *Config5*<sub>VP</sub>=1).

CP0 Virtual Processor Control register provides control and configuration support for Release 6 multi-threading.

Figure 9.2 shows the format of the VPControl register; Table 9.4 describes the VPControl register fields.

### Figure 9.2 VPControl Register Format



#### **Table 9.4 VPControl Register Field Descriptions**

| Fields |      |                                                                                                                                                                                                                                                                                                                                                                                                               | Read/ |             |            |
|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                   | Write | Reset State | Compliance |
| 0      | 31:1 | 0                                                                                                                                                                                                                                                                                                                                                                                                             | 0     | 0           | Reserved   |
| DIS    | 0    | For a VP that reads <i>VPControl</i> all other VPs on the core have been disabled if <i>VPControl</i> DIS=1.  A DVP instruction executed on this virtual processor has disabled fetch on all other virtual processors in the physical core. An EVP instruction is the only means to subsequently clear DIS.  See definition of Release 6 multi-threading DVP and EVP instructions for supporting information. | R     | 0           | Required   |

# 9.6 Random Register (CP0 Register 1, Select 0)

**Compliance Level:** Required for TLB-based MMUs; Optional otherwise. Pre-Release 6 only; deprecated in Release 6.

The *Random* register is a read-only register whose value is used to index the TLB during a TLBWR instruction. The width of the Random field is calculated in the same manner as that described for the *Index* register above.

The value of the register varies between an upper and lower bound as follow:

- A lower bound is set by the number of TLB entries reserved for exclusive use by the operating system (the contents of the *Wired* register). The entry indexed by the *Wired* register is the first entry available to be written by a TLB Write Random operation.
- An upper bound is set by the total number of TLB entries minus 1.

Within the required constraints of the upper and lower bounds, the manner in which the processor selects values for the *Random* register is implementation-dependent.

The processor initializes the *Random* register to the upper bound on a Reset Exception, and when the *Wired* register is written.

Figure 9.3 shows the format of the Random register; Table 9.5 describes the Random register fields.

Figure 9.3 Random Register Format



**Table 9.5 Random Register Field Descriptions** 

| Fields |       |                                                | Read/ |                 |            |  |  |
|--------|-------|------------------------------------------------|-------|-----------------|------------|--|--|
| Name   | Bits  | Description                                    |       | Reset State     | Compliance |  |  |
| 0      | 31. n | Must be written as zero; returns zero on read. | 0     | 0               | Reserved   |  |  |
| Random | n-10  | TLB Random Index                               | R     | TLB Entries - 1 | Required   |  |  |

## 9.7 EntryLo0, EntryLo1 (CP0 Registers 2 and 3, Select 0)

Compliance Level: EntryLo0 is Required for a TLB-based MMU; Optional otherwise.

Compliance Level: EntryLo1 is Required for a TLB-based MMU; Optional otherwise.

The pair of *EntryLo* registers act as the interface between the TLB and the TLBP, TLBR, TLBWI, and TLBWR instructions. *EntryLo0* holds the entries for even pages and *EntryLo1* holds the entries for odd pages.

Software may determine the value of *PABITS* by writing all ones to the *EntryLo0* or *EntryLo1* registers and reading the value back. Bits read as "1" from the *PFN* field allow software to determine the boundary between the *PFN* and *Fill* fields to calculate the value of *PABITS*.

The contents of the *EntryLo0* and *EntryLo1* registers are not defined after an address error exception, and some fields may be modified by hardware during the address-error exception sequence. Software writes to the *EntryHi* register (via MTC0) do not cause the implicit update of address-related fields in the *BadVAddr* or *Context* registers.

For Release 1 of the Architecture, Figure 9-4 shows the format of the *EntryLo0* and *EntryLo1* registers; Table 9.6 describes the *EntryLo0* and *EntryLo1* register fields.

For Release 2 of the Architecture, Figure 9-5 shows the format of the *EntryLo0* and *EntryLo1* registers; Table 9.7 describes the *EntryLo0* and *EntryLo1* register fields. Release 2 of the architecture added support for physical address spaces beyond 36 bits in range and support for 1 kB pages.

For Release 3 of the Architecture, Figure 9-6 shows the format of the *EntryLo0* and *EntryLo1* registers; Table 9.9 describes the *EntryLo0* and *EntryLo1* register fields. Release 3 of the architecture added support for Read-Inhibit and Execute-Inhibit page protection bits. In Release 5 of the Architecture, *EntryLo0* and *EntryLo1* registers may be optionally extended by 32 bits to support a physical address size greater than 36 bits. A 36-bit PAE is supported in the base architecture; the capability of providing greater than a 36-bit PA in MIPS32 is termed Extended Physical Address (XPA). The practical lower limit of XPA is 40 bits, while the natural upper limit is 59 bits, as determined by the MIPS64 Architecture. The size of XPA within the range of 37 bits and 59 bits is implementation-dependent.

Software can access the 32-bit extension with the new MTHC0 and MFHC0 instructions defined in Release 5.

Software can detect support for XPA and for the *EntryLo0* and *EntryLo1* formats shown in Figure 9-7 by reading *Config3*<sub>LPA</sub>. Software can enable XPA using *PageGrain*<sub>ELPA</sub>.

Figure 9-4 EntryLo0, EntryLo1 Register Format in Release 1 of the Architecture

| 31 30 | 29 6 | 5 | 3 | 2 | 1 | 0 |
|-------|------|---|---|---|---|---|
| Fill  | PFN  |   | С | D | V | G |

Table 9.6 EntryLo0, EntryLo1 Register Field Descriptions in Release 1 of the Architecture

| Fie  | elds |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Read / |             |                       |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Write  | Reset State | Compliance            |
| Fill | 3130 | These bits are ignored on write and return zero on read. The boundaries of this field change as a function of the value of <i>PABITS</i> . See Table 9.8 for more information.                                                                                                                                                                                                                                                                                                                                                       | R      | 0           | Required              |
| PFN  | 296  | Page Frame Number. Corresponds to bits <i>PABITS</i> -112 of the physical address, where <i>PABITS</i> is the width of the physical address in bits. The boundaries of this field change as a function of the value of <i>PABITS</i> . See Table 9.8 for more information.                                                                                                                                                                                                                                                           | R/W    | Undefined   | Required              |
| С    | 53   | Cacheability and Coherency Attribute of the page. See Table 9.12 below.                                                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W    | Undefined   | Required              |
| D    | 2    | "Dirty" bit, indicating that the page is writable. If this bit is a one, stores to the page are permitted. If this bit is a zero, stores to the page cause a TLB Modified exception. Kernel software may use this bit to implement paging algorithms that require knowing which pages have been written. If this bit is always zero when a page is initially mapped, the TLB Modified exception that results on any store to the page can be used to update kernel data structures that indicate that the page was actually written. | R/W    | Undefined   | Required              |
| V    | 1    | Valid bit, indicating that the TLB entry, and thus the virtual page mapping are valid. If this bit is a one, accesses to the page are permitted. If this bit is a zero, accesses to the page cause a TLB Invalid exception.                                                                                                                                                                                                                                                                                                          | R/W    | Undefined   | Required              |
| G    | 0    | Global bit. On a TLB write, the logical AND of the G bits from both <i>EntryLo0</i> and <i>EntryLo1</i> becomes the G bit in the TLB entry. If the TLB entry G bit is a one, ASID comparisons are ignored during TLB matches. On a read from a TLB entry, the G bits of both <i>EntryLo0</i> and <i>EntryLo1</i> reflect the state of the TLB G bit.                                                                                                                                                                                 | R/W    | Undefined   | Required (TLB<br>MMU) |

Figure 9-5 EntryLo0, EntryLo1 Register Format in Release 2 of the Architecture

| 31 30 | 29 6 | 5 | 3 | 2 | 1 | 0 |
|-------|------|---|---|---|---|---|
| Fill  | PFN  |   | С | D | V | G |

Table 9.7 EntryLo0, EntryLo1 Register Field Descriptions in Release 2 of the Architecture

| Fie  | elds |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Read / |             |                       |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Write  | Reset State | Compliance            |
| Fill | 3130 | These bits are ignored on write and return zero on read. The boundaries of this field change as a function of the value of <i>PABITS</i> . See Table 9.8 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R      | 0           | Required              |
| PFN  | 296  | Page Frame Number. This field contains the physical page number corresponding to the virtual page. If the processor is enabled to support 1 kB pages ( $Config3_{SP} = 1$ and $PageGrain_{ESP} = 1$ ), the $PFN$ field corresponds to bits 3310 of the physical address (the field is shifted left by 2 bits relative to the Release 1 definition to make room for $PA_{11\ 10}$ ). If the processor is not enabled to support 1 kB pages ( $Config3_{SP} = 0$ or $PageGrain_{ESP} = 0$ ), the $PFN$ field corresponds to bits 3512 of the physical address. The boundaries of this field change as a function of the value of $PABITS$ . See Table 9.8 for more information. | R/W    | Undefined   | Required              |
| С    | 53   | The definition of this field is unchanged from Release 1. See Table 9.6 above and Table 9.12 below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W    | Undefined   | Required              |
| D    | 2    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required              |
| V    | 1    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required              |
| G    | 0    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required (TLB<br>MMU) |

Table 9.8 shows the movement of the *Fill* and *PFN* fields as a function of 1 kB page support enabled, and the value of *PABITS*. Note that in implementations of Release 1 of the Architecture, there is no support for 1 kB pages, so only the first row of the table applies to Release 1.

Table 9.8 EntryLo Field Widths as a Function of PABITS

| 1 kB<br>Page        |                         | Corresponding Entry                                                                                |                                                                                                                                                  |                        |
|---------------------|-------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Support<br>Enabled? | <i>PABITS</i> Value     | Fill Field                                                                                         | PFN Field                                                                                                                                        | Release 2<br>Required? |
| No                  | 36 ≥ <i>PABITS</i> > 12 | 31(30-(36- <i>PABITS</i> ))<br>Example:<br>3130 if <i>PABITS</i> = 36<br>317 if <i>PABITS</i> = 13 | (29-(36- <i>PABITS</i> ))6<br>Example:<br>296 if <i>PABITS</i> = 36<br>66 if <i>PABITS</i> = 13<br>EntryLo <sub>29 6</sub> = PA <sub>35 12</sub> | No                     |

Table 9.8 EntryLo Field Widths as a Function of PABITS (Continued)

| 1 kB<br>Page        |                         | Corresponding Entry                                                                                | orresponding EntryLo Field Bit Ranges                                                                                                            |                        |  |
|---------------------|-------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--|
| Support<br>Enabled? | <i>PABITS</i> Value     | Fill Field                                                                                         | PFN Field                                                                                                                                        | Release 2<br>Required? |  |
| Yes                 | 34 ≥ <i>PABITS</i> > 10 | 31(30-(34- <i>PABITS</i> ))<br>Example:<br>3130 if <i>PABITS</i> = 34<br>317 if <i>PABITS</i> = 11 | (29-(34- <i>PABITS</i> ))6<br>Example:<br>296 if <i>PABITS</i> = 34<br>66 if <i>PABITS</i> = 11<br>EntryLo <sub>29 6</sub> = PA <sub>33 10</sub> | Yes                    |  |

Figure 9-6 EntryLo0, EntryLo1 Register Format in Release 3 of the Architecture

| 31 | 30 | 29 6 | 5 | 3 | 2 | 1 | 0 |
|----|----|------|---|---|---|---|---|
| RI | XI | PFN  |   | С | D | V | G |

Table 9.9 EntryLo0, EntryLo1 Register Field Descriptions in Release 3 of the Architecture

| Fie  | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Read / |             |                                                                                                                 |
|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Write  | Reset State | Compliance                                                                                                      |
| Fill | 3130 | These bits are ignored on write and return zero on read. The boundaries of this field change as a function of the value of <i>PABITS</i> . See Table 9.8 for more information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | R      | 0           | Required if RI<br>and XI fields are<br>not imple-<br>mented.                                                    |
| RI   | 31   | Read Inhibit. If this bit is set in a TLB entry, an attempt, other than a MIPS16 PC-relative load, to read data on the virtual page causes a TLB Invalid or a TLBRI exception, even if the <i>V</i> (Valid) bit is set. The <i>RI</i> bit is writable only if the <i>RIE</i> bit of the <i>PageGrain</i> register is set. If the <i>RIE</i> bit of <i>PageGrain</i> is not set, the <i>RI</i> bit of <i>EntryLo0/EntryLo1</i> is set to zero on any write to the register, regardless of the value written.  This bit is optional and its existence is denoted by the <i>Config3<sub>RXI</sub></i> or <i>Config3<sub>SM</sub></i> register fields. | R/W    | 0           | Required by SmartMIPS ASE; Optional otherwise  If not implemented, this bit location is part of the Fill field. |

Table 9.9 EntryLo0, EntryLo1 Register Field Descriptions in Release 3 of the Architecture

| Fie  | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Read / |             |                                                                                                                 |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Write  | Reset State | Compliance                                                                                                      |
| XI   | 30   | Execute Inhibit. If this bit is set in a TLB entry, an attempt to fetch an instruction or to load MIPS16 PC-relative data from the virtual page causes a TLB Invalid or a TLBXI exception, even if the V (Valid) bit is set. The XI bit is writable only if the XIE bit of the PageGrain register is set. If the XIE bit of PageGrain is not set, the XI bit of EntryLo0/EntryLo1 is set to zero on any write to the register, regardless of the value written.  This bit is optional and its existence is denoted by the Config3 <sub>RXI</sub> or Config3 <sub>SM</sub> register fields.                                                                                    | R/W    | 0           | Required by SmartMIPS ASE; Optional otherwise  If not implemented, this bit location is part of the Fill field. |
| PFN  | 296  | Page Frame Number. This field contains the physical page number corresponding to the virtual page. If the processor is enabled to support 1 kB pages ( $Config3_{SP} = 1$ and $PageGrain_{ESP} = 1$ ), the $PFN$ field corresponds to bits 3310 of the physical address (the field is shifted left by 2 bits relative to the Release 1 definition to make room for $PA_{11\ 10}$ ). If the processor is not enabled to support 1 kB pages ( $Config3_{SP} = 0$ or $PageGrain_{ESP} = 0$ ), the $PFN$ field corresponds to bits 3512 of the physical address. The boundaries of this field change as a function of the value of $PABITS$ . See Table 9.8 for more information. | R/W    | Undefined   | Required                                                                                                        |
| С    | 53   | The definition of this field is unchanged from Release 1. See Table 9.6 above and Table 9.12 below.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W    | Undefined   | Required                                                                                                        |
| D    | 2    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required                                                                                                        |
| V    | 1    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required                                                                                                        |
| G    | 0    | The definition of this field is unchanged from Release 1. See Table 9.6 above.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W    | Undefined   | Required (TLB<br>MMU)                                                                                           |

Figure 9-7 applies to Table 9.10, specifically to MIPS32 support for XPA (PA > 36 bits), and it shows the natural upper limit of XPA. If only 40-bit XPA is supported, the most-significant bit of *PFNX* is *EntryLo0[35]* and *EntryLo1[35]*.

Figure 9-7 EntryLo0, EntryLo1 Register Format in Release 5

| 63 |       | 55   | 54   |   |   | 36 | 35 |   |   | 32 |
|----|-------|------|------|---|---|----|----|---|---|----|
|    |       | Fill | PFNX |   |   |    |    |   |   |    |
| RI | XI    |      | PFN  |   |   | С  |    | D | V | G  |
| 31 | 30 29 |      |      | 6 | 5 |    | 3  | 2 | 1 | 0  |

Table 9.10 EntryLo0, EntryLo1 Register Field Descriptions in Release 5 of the Architecture

| Fie  | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Dood /          |             |                                                        |
|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|--------------------------------------------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read /<br>Write | Reset State | Compliance                                             |
| Fill | 6355 | These bits are ignored on write and return zero on read. The boundaries of this field change as a function of the value of <i>PABITS</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R               | 0           | Required for XPA; Optional otherwise                   |
| PFNX | 5432 | Page Frame Number Extension. If the processor is enabled to support XPA ( $Config3_{LPA} = 1$ and $PageGrain_{ELPA} = 1$ ) this field is concatenated with the $PFN$ field to form the full page frame number corresponding to the physical address, thereby providing up to 59 bits of physical address. If the processor is enabled to support 1 kB pages ( $Config3_{SP} = 1$ and $PageGrain_{ESP} = 1$ ), the combined $PFNX \parallel PFN$ fields corresponds to bits $PABITS-110$ of the physical address (the field is shifted left by 2 bits relative to the Release 1 definition to make room for $PA_{11}$ 10). If the processor is not enabled to support 1 kB pages ( $Config3_{SP} = 0$ or $PageGrain_{ESP} = 0$ ), the combined $PFNX \parallel PFN$ fields corresponds to 0b00 $\parallel$ bits $PABITS-112$ of the physical address (the field is unshifted and the upper two bits must be written as zero). The boundaries of this field change as a function of the value of $PABITS$ . See Table 9.11 for more information. If support for large physical addresses is not enabled ( $Config3_{LPA} = 0$ or $PageGrain_{ELPA} = 0$ ), these bits are ignored on write and return 0 on read, thereby providing full backward compatibility with implementations of Release 1 of the Architecture. To ensure backward compatibility with pre-Release 5 software that does not support XPA, MTC0 is required to zero out the extension bits if $Config5_{MVH} = 1$ . | R/W             | Undefined   | Required for XPA; Optional otherwise                   |
| RI   | 31   | Read Inhibit. If this bit is set in a TLB entry, an attempt, other than a MIPS16 PC-relative load, to read data on the virtual page causes a TLB Invalid or a TLBRI exception, even if the V (Valid) bit is set. The RI bit is writable only if the RIE bit of the PageGrain register is set. If the RIE bit of PageGrain is not set, the RI bit of EntryLo0/EntryLo1 is set to zero on any write to the register, regardless of the value written.  This bit is optional and its existence is denoted by the Config3 <sub>RXI</sub> or Config3 <sub>SM</sub> register fields.  If not implemented, then reads of this field return 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R/W             | 0           | Required by<br>SmartMIPS<br>ASE; Optional<br>otherwise |

Table 9.10 EntryLo0, EntryLo1 Register Field Descriptions in Release 5 of the Architecture

| Fie  | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Read / |             |                                                        |
|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|--------------------------------------------------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Write  | Reset State | Compliance                                             |
| XI   | 30   | Execute Inhibit. If this bit is set in a TLB entry, an attempt to fetch an instruction or to load MIPS16 PC-relative data from the virtual page causes a TLB Invalid or a TLBXI exception, even if the V (Valid) bit is set. The XI bit is writable only if the XIE bit of the PageGrain register is set. If the XIE bit of PageGrain is not set, the XI bit of EntryLo0/EntryLo1 is set to zero on any write to the register, regardless of the value written.  This bit is optional and its existence is denoted by the Config3 <sub>RXI</sub> or Config3 <sub>SM</sub> register fields.  If not implemented, then reads of this field return 0. | R/W    | 0           | Required by<br>SmartMIPS<br>ASE; Optional<br>otherwise |
| PFN  | 296  | Page Frame Number. This field contains the physical page number corresponding to the virtual page If the processor is enabled to support 1 kB pages ( $Config3_{SP} = 1$ and $PageGrain_{ESP} = 1$ ), the $PFN$ field corresponds to bits 3310 of the physical address (the field is shifted left by 2 bits relative to the Release 1 definition to make room for $PA_{11\ 10}$ ). If the processor is not enabled to support 1 kB pages ( $Config3_{SP} = 0$ or $PageGrain_{ESP} = 0$ ), the $PFN$ field corresponds to bits 3512 of the physical address. The boundaries of this field change as a function of the value of $PABITS$ .           | R/W    | Undefined   | Required                                               |
| С    | 53   | The definition of this field is unchanged from Release 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W    | Undefined   | Required                                               |
| D    | 2    | The definition of this field is unchanged from Release 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W    | Undefined   | Required                                               |
| V    | 1    | The definition of this field is unchanged from Release 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W    | Undefined   | Required                                               |
| G    | 0    | The definition of this field is unchanged from Release 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W    | Undefined   | Required (TLB<br>MMU)                                  |

Table 9.11 shows the movement of the *Fill*, *PFNX*, and *PFN* fields as a function of 1 kB page support enabled, and the value of *PABITS*, in Release 5. Note that in implementations of the Architecture, *PABITS* can never be larger than 36 bits and there is no support for 1 kB pages, so only the second row of the table applies in Release 1.

Table 9.11 EntryLo Field Widths as a Function of PABITS in Release 5

| 1 kB Page<br>Support |                         | Correspo                                                                                                     | Required                                                                                                                                                                    |                                                                                                                                                  |           |  |
|----------------------|-------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|
| Enabled?             | PABITS Value            | Fill Field PFNX Field PFN Field                                                                              |                                                                                                                                                                             | PFN Field                                                                                                                                        | Release   |  |
| No                   | 59 ≥ <i>PABITS</i> > 36 | 63(55-(59- <i>PABITS</i> ))<br>Example:<br>6355 if <i>PABITS</i> = 59<br>6333 if <i>PABITS</i> = 37          | (54-(59- <i>PABITS</i> ))32<br>Example:<br>5432 if <i>PABITS</i> = 59<br>3232 if <i>PABITS</i> = 37<br>EntryLo <sub>54</sub> 32 = PA <sub>59</sub> 36                       | 296<br>EntryLo <sub>29 6</sub> = PA <sub>35 12</sub>                                                                                             | Release 5 |  |
|                      | 36 ≥ <i>PABITS</i> > 12 | 63(32-(36- <i>PABITS</i> ))<br>Example:<br>6332 if <i>PABITS</i> = 36<br>6332 & 297 if<br><i>PABITS</i> = 13 | Displaced by the Fill<br>Field                                                                                                                                              | (29-(36- <i>PABITS</i> ))6<br>Example:<br>296 if <i>PABITS</i> = 36<br>66 if <i>PABITS</i> = 13<br>EntryLo <sub>29 6</sub> = PA <sub>35 12</sub> | Release 1 |  |
| Yes                  | 59 ≥ <i>PABITS</i> > 34 | 63(57-(59- <i>PABITS</i> ))<br>Example:<br>6357 if <i>PABITS</i> = 59<br>6333 if <i>PABITS</i> = 35          | (56-(59- <i>PABITS</i> ))32<br>Example:<br>5632 if <i>PABITS</i> = 59<br>3332 if <i>PABITS</i> = 35<br>EntryLo <sub>56</sub> <sub>32</sub> = PA <sub>59</sub> <sub>34</sub> | 296<br>EntryLo <sub>29 6</sub> = PA <sub>33 10</sub>                                                                                             | Release 5 |  |
|                      | 34 ≥ <i>PABITS</i> > 10 | 63(32-(34- <i>PABITS</i> ))<br>Example:<br>6332 if <i>PABITS</i> = 34<br>6332 & 297 if<br><i>PABITS</i> = 11 | Displaced by the Fill<br>Field                                                                                                                                              | (29-(34- <i>PABITS</i> ))6<br>Example:<br>296 if <i>PABITS</i> = 34<br>66 if <i>PABITS</i> = 11<br>EntryLo <sub>29 6</sub> = PA <sub>33 10</sub> | Release 2 |  |

#### **Programming Note:**

In implementations of Release 2 of the Architecture (and any release prior to Release 6), the PFNX (Release 5 for MIPS32) and PFN fields of both the EntryLo0 and EntryLo1 registers must be written with zero, and the TLB must be flushed before each instance in which the value of the PageGrain register is changed. This operation must be carried out while running in an unmapped address space. The operation of the processor is **UNDEFINED** if this sequence is not done.

For Release 6, this is not a requirement because support for *EntryHI<sub>EHINV</sub>* is mandatory. Instead, software must invalidate the TLB entries explicitly using TLBWI with *EntryHI<sub>EHINV</sub>*=1.

Table 9.12 lists the encoding of the *C* field of the *EntryLo0* and *EntryLo1* registers and the *K0* field of the *Config* register. An implementation may choose to implement a subset of the cache coherency attributes shown, but must implement at least encodings 2 and 3 such that software can always depend on these encodings working appropriately.

In other cases of Pre-Release 6 implementations, the operation of the processor is **UNDEFINED** if software uses a TLB mapping (either for an instruction fetch or for a load/store instruction) that was created with a C field encoding which is RESERVED for the implementation. In Release 6, hardware must ignore writes of unsupported values of the C field for the implementation.

Table 9.12 lists the required and optional encodings for the cacheability and coherency attributes.

**Table 9.12 Cacheability and Coherency Attributes** 

| C(5:3) Value | Cacheability and Coherency Attributes C(5:3) Value With Historical Usage |          |
|--------------|--------------------------------------------------------------------------|----------|
| 0            | Available for implementation-dependent use                               | Optional |
| 1            | Available for implementation-dependent use                               | Optional |
| 2            | • Uncached                                                               | Required |
| 3            | Cacheable                                                                | Required |
| 4            | Available for implementation-dependent use                               | Optional |
| 5            | Available for implementation-dependent use                               | Optional |
| 6            | Available for implementation-dependent use                               | Optional |
| 7            | Available for implementation-dependent use                               | Optional |

### 9.8 Global Number Register (COP0 Register 3, Select 1)

Compliance Level: Optional Release 6

The Global Number register is required if a Release 6 core implements multi-threading.

The unique name of a virtual processor (VPNum; see COP0 EBASE) in a cluster can be derived from the contents of this register by one of the two methods described below. The method must be uniformly applied to all virtual processors in the system.

- VPNum = CoreNum + VPId. This method allows for contiguous numbering of virtual processors in a cluster with heterogenous multi-threading (cores with different thread counts).
- VPNum = CoreNum X Max-VP or VPId, where Max-VP is the maximum virtual processor count in any core in a cluster. This results in non-contiguous numbering of virtual processors in a cluster.

See Table 9.14 for examples.

The naming convention is hierarchical. The unique name of a virtual processor in the system is ClusterNum. VPNum.

The fields where indicated can be externally programmable. This allows for reallocation of software threads from virtual processor to virtual processor by reassigning the VPNum to the virtual processor.

ClusterNum is optional and only required in a system that supports clusters of cores.

Figure 9.8 shows the format of the Global Number register; Table 9.13 describes the Global Number register fields.

#### Figure 9.8 Global Number Register Format



### **Table 9.13 Global Number Register Field Descriptions**

| Fie        | Fields |                                                                                                                                                                                                                                                                                                                            |            |                                                |            |
|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|------------|
| Name       | Bits   | Description                                                                                                                                                                                                                                                                                                                | Read/Write | Reset State                                    | Compliance |
| 0          | 31:20  | Reserved.                                                                                                                                                                                                                                                                                                                  | 0          | 0                                              | Reserved   |
| ClusterNum | 19:16  | A unique number asssigned to a cluster of cores in the system. Reserved if clustering is not implemented. Unimplemented bits in the field are not writeable; reads return 0.  This field is read-only, but can be preset, or optionally can be programmed by a register external to COP0 through a memory mapped register. | R          | Preset by hard-<br>ware or exter-<br>nally set | Optional   |
| 0          | 15:12  | Reserved.                                                                                                                                                                                                                                                                                                                  | 0          | 0                                              | Reserved   |

**Table 9.13 Global Number Register Field Descriptions (Continued)** 

| Name Bits Description |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |                                                |            |
|-----------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------|------------|
|                       |      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Read/Write | Reset State                                    | Compliance |
| CoreNum               | 11:8 | A unique number assigned to a physical core in a cluster. Unimplemented bits in the field are not writeable; reads return 0. This field is read-only, but can be preset, or optionally can be programmed by a register external to COP0 through a memory mapped register.                                                                                                                                                                                                                                                                                          |            | Required                                       |            |
| VPId                  | 7:0  | A unique number assigned to a virtual processor in a core. Unimplemented bits in the field are not writeable; reads return 0. The number of unimplemented bits is dependent on whether contiguous or non-contiguous numbering is supported. If contiguous, then VPId size equals ceiling (log <sub>2</sub> (total VP count in cluster)). If non-contiguous, then VPId size equals log2 (maximum VP cont of any core). This field is read-only, but can be preset, or optionally can be programmed by a register external to COPO through a memory mapped register. | R          | Preset by hard-<br>ware or exter-<br>nally set | Required   |

**Table 9.14 Deriving Unique VPNum** 

|         |          | Contiguous | s Numbering | Non-Contiguous Numbering |                |
|---------|----------|------------|-------------|--------------------------|----------------|
| CoreNum | # of VPs | VPId       | VPNum       | VPld                     | VPNum          |
| 0       | 4        | 0, 1, 2, 3 | 0, 1, 2, 3  | 0, 1, 2, 3               | 0, 1, 2, 3     |
| 1       | 2        | 3, 4       | 4, 5        | 0, 1                     | 4, 5           |
| 2       | 1        | 4          | 6           | 0                        | 8              |
| 3       | 4        | 4, 5, 6, 7 | 7, 8, 9, 10 | 0, 1, 2, 3               | 12, 13, 14, 15 |

# 9.9 Context Register (CP0 Register 4, Select 0)

**Compliance Level:** *Required* for TLB-based MMUs; *Optional* otherwise.

The *Context* register is a read/write register containing a pointer to an entry in the page table entry (PTE) array. This array is an operating system data structure that stores virtual-to-physical translations. During a TLB miss, the operating system loads the TLB with the missing translation from the PTE array. The *Context* register duplicates some of the information provided in the *BadVAddr* register.

If  $Config3_{CTXTC} = 0$  and  $Config3_{SM} = 0$  then the Context register is organized in such a way that the operating system can directly reference a 16-byte structure in memory that describes the mapping. For PTE structures of other sizes, the content of this register can be used by the TLB refill handler after appropriate shifting and masking.

If  $Config3_{CTXTC}$  =0 and  $Config3_{SM}$  =0 then a TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits  $VA_{31..13}$  of the virtual address to be written into the BadVPN2 field of the Context register. The PTEBase field is written and used by the operating system.

The *BadVPN2* field of the *Context* register is not defined after an address error exception and this field may be modified by hardware during the address error exception sequence.

Figure 9.9 shows the format of the Context Register when Config3<sub>CTXTC</sub> =0 and Config3<sub>SM</sub> =0; Table 9.15 describes the Context register fields  $Config3_{CTXTC} = 0$  and  $Config3_{SM} = 0$ .

Figure 9.9 Context Register Format when Config3<sub>CTXTC</sub>=0 and Config3<sub>SM</sub>=0

| 3 | 1 23    | 4       | 3 | U |
|---|---------|---------|---|---|
|   | PTEBase | BadVPN2 |   | 0 |

Table 9.15 Context Register Field Descriptions when Config3<sub>CTXTC</sub>=0 and Config3<sub>SM</sub>=0

| Fields  |      |                                                                                                                                                                                                           | Read / |             |            |
|---------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|------------|
| Name    | Bits | Description                                                                                                                                                                                               | Write  | Reset State | Compliance |
| PTEBase | 3123 | This field is for use by the operating system and is normally written with a value that allows the operating system to use the <i>Context</i> Register as a pointer into the current PTE array in memory. | R/W    | Undefined   | Required   |
| BadVPN2 | 224  | This field is written by hardware on a TLB exception. It contains bits $VA_{31\ 13}$ of the virtual address that caused the exception.                                                                    | R      | Undefined   | Required   |
| 0       | 30   | Must be written as zero; returns zero on read.                                                                                                                                                            | 0      | 0           | Reserved   |

If  $Config3_{CTXTC} = 1$  or  $Config3_{SM} = 1$  then the pointer implemented by the Context register can point to any power-of-two-sized PTE structure within memory. This allows the TLB refill handler to use the pointer without additional

shifting and masking steps. Depending on the value in the *ContextConfig* register, it may point to an 8-byte pair of 32-bit PTEs within a single-level page table scheme, or to a first level page directory entry in a two-level lookup scheme.

If  $Config3_{CTXTC} = 1$  or  $Config3_{SM} = 1$  then the a TLB exception (Refill, Invalid, or Modified) causes bits  $VA_{31:31-((X-Y)-1)}$  to be written to a variable range of bits "(X-1):Y" of the Context register, where this range corresponds to the contiguous range of set bits in the ContextConfig register. Bits 31:X are R/W to software, and are unaffected by the exception. Bits Y-1:0 are unaffected by the exception. If X = 23 and Y = 4, i.e. bits 22:4 are set in ContextConfig, the behavior is identical to the standard MIPS32 Context register (bits 22:4 are filled with  $VA_{31:13}$ ). Although the fields have been made variable in size and interpretation, the MIPS32 nomenclature is retained. Bits 31:X are referred to as the PTEBase field, and bits X-1:Y are referred to as BadVPN2.

If  $Config3_{SM} = 1$  then Bits Y-1:0 will always read as 0.

The value of the *Context* register is **UNPREDICTABLE** following a modification of the contents of the *ContextConfig* register.

Figure 9.10 shows the format of the Context Register when  $Config3_{CTXTC} = 1$  or  $Config3_{SM} = 1$ ; Table 9.16 describes the Context register fields  $Config3_{CTXTC} = 1$  or  $Config3_{SM} = 1$ .

Figure 9.10 Context Register Format when Config3 $_{\text{CTXTC}}$ =1 or Config3 $_{\text{SM}}$ =1

| 31      | X X-1   | Y-1 | U |
|---------|---------|-----|---|
| PTEBase | BadVPN2 | 0   |   |

Table 9.16 Context Register Field Descriptions when Config3<sub>CTXTC</sub>=1 or Config3<sub>SM</sub>=1

| Fields  |                                                                 |                                                                                                                                                                                                                                                                                                             | Read / | Reset     |            |
|---------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name    | Bits                                                            | Description                                                                                                                                                                                                                                                                                                 | Write  | State     | Compliance |
| PTEBase | Variable, 31:X where X in {310}. May be null.                   | This field is for use by the operating system and is normally written with a value that allows the operating system to use the <i>Context</i> Register as a pointer to an array of data structures in memory corresponding to the address region containing the virtual address which caused the exception. | R/W    | Undefined | Required   |
| BadVPN2 | Variable, (X-1):Y where X in {321} and Y in {310}. May be null. | This field is written by hardware on a TLB exception. It contains bits VA <sub>31:31-((X-Y)-1)</sub> of the virtual address that caused the exception.                                                                                                                                                      | R      | Undefined | Required   |

Table 9.16 Context Register Field Descriptions when Config3<sub>CTXTC</sub>=1 or Config3<sub>SM</sub>=1 (Continued)

|      | Fields                                                     |                                                | Read /                                         | Reset                                   |            |  |
|------|------------------------------------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------|------------|--|
| Name | Bits                                                       | Description                                    | Write                                          | State                                   | Compliance |  |
| 0    | Variable, (Y-1):0<br>where<br>Y in {31:1}.<br>May be null. | Must be written as zero; returns zero on read. | R or R/W (R/W only allowed for Config3 CTXT=1) | 0 (if R)<br>or<br>Undefined<br>(if R/W) | Reserved   |  |

### 9.10 ContextConfig Register (CP0 Register 4, Select 1)

Compliance Level: Optional.

The *ContextConfig* register defines the bits of the *Context* register into which the high order bits of the virtual address causing a TLB exception will be written, and how many bits of that virtual address will be extracted. Bits above the selected field of the *Context* register are R/W to software and serve as the *PTEBase* field. Bits below the selected field of the *Context* register will be unaffected by TLB exceptions.

The field to contain the virtual address index is defined by a single block of contiguous non-zero bits within the *ContextConfig* register's *VirtualIndex* field. Any zero bits to the right of the least-significant one bit cause the corresponding *Context* register bits to be unaffected by TLB exceptions. Any zero bits to the left of the most-significant one bit cause the corresponding *Context* register bits to be R/W to software and unaffected by TLB exceptions.

If  $Config3_{SM}$  is set, then any zero bits to the right of the least significant one bit causes the corresponding Context register bits to be read as zero.

It is permissible to implement a subset of the *ContextConfig* register, in which some number of bits are read-only and set to one or zero as appropriate. Software can determine whether a specific setting is implemented by writing that value into the register and reading back the register value. If the read value matches the original written value exactly, then the setting is supported. It is implementation specific what value is read back when the setting is not implemented except that the read value does not match the original written value. All implementations of the *ContextConfig* register must allow for the emulation of the MIPS32/microMIPS32 fixed *Context* register configuration.

This paragraph describes restrictions on how the *ContextConfig* register may be programmed. The set bits of *ContextConfig* define the *BadVPN2* field within the *Config* register. The *BadVPN2* field cannot contain address bits which are used to index a memory location within the even-odd page pairs used by the JTLB entries. This limits the least significant writable bit within *ContextConfig* to the bits that represents *BadVPN2* of the smallest implemented page size. For example, if the smallest implemented page size is 4 kB, virtual address bit 13 is the least significant bit of the *BadVPN2* field. Another example: if 1 kB was the smallest implemented page size then the least significant writable bit within *ContextConfig* would correspond to virtual address bit 11.

A value of all zeroes means that the full 32 bits of the *Context* register are R/W for software and unaffected by TLB exceptions.

The ContextConfig register is optional and its existence is denoted by the Config3 $_{CTXTC}$  or Config3 $_{SM}$  register fields.

Figure 9.11 shows the formats of the ContextConfig Register; Table 9.17 describes the ContextConfig register fields.

Figure 9.11 ContextConfig Register Format



### Table 9.17 ContextConfig Register Field Descriptions

| Field        | Fields |                                                                                                                                                                                                                                                                                                                    | Read / | Reset      |            |
|--------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|------------|
| Name         | Bits   | Description                                                                                                                                                                                                                                                                                                        | Write  | State      | Compliance |
| VirtualIndex | 31:0   | A mask of 0 to 32 contiguous 1 bits in this field causes the corresponding bits of the <i>Context</i> register to be written with the high-order bits of the virtual address causing a TLB exception.  Behavior of the processor is <b>UNDEFINED</b> if non-contiguous 1 bits are written into the register field. | R/W    | 0x007ffff0 | Required   |

Table 9.18 describes some useful ContextConfig values.

### **Table 9.18 Recommended ContextConfig Values**

| Value      | Page Table<br>Organization | Page Size | PTE Size     | Compliance  |
|------------|----------------------------|-----------|--------------|-------------|
| 0x007ffff0 | Single Level               | 4K        | 64 bits/page | REQUIRED    |
| 0x007ffff8 | Single Level               | 2K        | 32 bits/page | RECOMMENDED |

### 9.11 UserLocal Register (CP0 Register 4, Select 2)

Compliance Level: Pre-Release 6: *Recommended*.
Release 6: *Required* 

The *UserLocal* register is a read-write register that is not interpreted by the hardware and conditionally readable via the RDHWR instruction.

If the MIPS® MT Module is implemented, the *UserLocal* register is instantiated per TC.

Prior to Release 6, this register only exists if the Config3<sub>ULRI</sub> register field is set.

For Release 6, this register is mandatory, and *Config3<sub>ULRI</sub>* must be 1.

Figure 9.12 shows the format of the *UserLocal* register; Table 9.19 describes the *UserLocal* register fields.

#### Figure 9.12 UserLocal Register Format



#### Table 9.19 UserLocal Register Field Descriptions

| Fields               |      |                                                                                   |       |             |            |
|----------------------|------|-----------------------------------------------------------------------------------|-------|-------------|------------|
| Name                 | Bits | Description                                                                       | Write | Reset State | Compliance |
| UserInfor-<br>mation |      | This field contains software information that is not interpreted by the hardware. | R/W   | Undefined   | Required   |

#### **Programming Notes**

Privileged software may write this register with arbitrary information and make it accessible to unprivileged software via register 29 (ULR) of the RDHWR instruction. To do so, bit 29 of the *HWREna* register must be set to a 1 to enable unprivileged access to the register. In some operating environments, the *UserLocal* register contains a pointer to a thread-specific storage block that is obtained via the RDHWR register.

## 9.12 Debug ContextID (CP0 Register 4, Select 4)

**Compliance Level:** Reserved Pre-Release 6; Optional Release 6.

Debug ContextID is programmed by the kernel to provide a process specific tag to be incorporated into MIPS specific hardware debug related mechanisms, examples being trace, PC-sample and breakpoint. The value programmed would typically be unique to a process and as such saved/restored on a process context switch, but may be any supplemental information that can assist debug.

Other than being factored into debug hardware, writes to this register do not have any side-effects on processor operation. Nor is this register to be used to observe side-effects of processor operation.

This register is also not defined as part of the EJTAG Specification i.e., it is not part of the set of *DRSEG* registers accessible when  $Debug_{DM}=1$ . It is accessible in kernel-mode when  $Debug_{DM}=0$ .

This register may be present only if  $Config1_{EP}=1$ . However, it is not a requirement the register be present if  $Config1_{EP}=1$ .

Figure 9.13 shows the format of the *Debug ContextID* register; Table 9.20 describes the *Debug ContextID* register fields.

#### Figure 9.13 Debug ContextID Register Format



#### **Table 9.20 Debug ContextID Register Field Descriptions**

| Fields |      |                                                                                                                                                                               | Read/ |             |            |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|
| Name   | Bits | Description                                                                                                                                                                   | Write | Reset State | Compliance |
| ID     | 31:0 | Provides a process specific tag specifically for use in hard-ware debug mechanisms. May be used by kernel software to inject any supplemental information for debug purposes. | R/W   | Undefined   | Required   |

## 9.13 PageMask Register (CP0 Register 5, Select 0)

Compliance Level: Required for TLB-based MMUs; Optional otherwise.

The *PageMask* register is a read/write register used for reading from and writing to the TLB. It holds a comparison mask that sets the variable page size for each TLB entry, as shown in Table 9.22. Figure 9.14 shows the format of the *PageMask* register; Table 9.21 describes the *PageMask* register fields.

Release 6 removes support for 1 kB pages. Release 6 also introduces optional support for small page sizes, whereas prior to Release 6, all page sizes from 4 kB on must be supported up to the maximum page size for the implementation; however, the range of supported pages must be continuous.

Figure 9.14 PageMask Register Format



**Table 9.21 PageMask Register Field Descriptions** 

| F    | ields |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Read / |             |            |  |
|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|------------|--|
| Name | Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Write  | Reset State | Compliance |  |
| Mask | 2813  | The Mask field is a bit mask in which a "1" bit indicates that the corresponding bit of the virtual address should not participate in the TLB match. Release 6 makes optional the support for small page sizes from 4 kB onwards. Corresponding bits for pages disabled in the implementation must be read-only 1. For example, if 4 kB pages are disallowed, <i>PageMask</i> [14:13] is read-only 1s. Software can determine the range of supported pages by writing all 1s to determine the most-significant bits that are read-only 0, and writing all 0s to determine least-significant bits that are read-only 1s within <i>PageMask</i> <sub>Mask</sub> . | R/W    | Undefined   | Required   |  |

**Table 9.21 PageMask Register Field Descriptions (Continued)** 

| Fields |              |                                                                                                                                                                                                                                                                                                                                                                                                                 | Read / |                        |                         |  |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------|-------------------------|--|
| Name   | Bits         | Description                                                                                                                                                                                                                                                                                                                                                                                                     | Write  | Reset State            | Compliance              |  |
| MaskX  | 1211         | In Release 2 of the Architecture (and subsequent releases), the MaskX field is an extension to the                                                                                                                                                                                                                                                                                                              | R/W    | 0<br>(See Description) | Required (Release 2)    |  |
|        |              | Mask field to support 1 kB pages with definition and action analogous to that of the Mask field, defined above.  If 1 kB pages are enabled ( <i>Config3</i> <sub>SP</sub> = 1 and                                                                                                                                                                                                                               | R      | 0                      | Reserved<br>(Release 6) |  |
|        |              | PageGrain <sub>ESP</sub> = 1), these bits are writable and readable, and their values are copied to and from the TLB entry on a TLB write or read, respectively.  If 1 kB pages are not enabled ( $Config3_{SP} = 0$ or                                                                                                                                                                                         |        |                        |                         |  |
|        |              | PageGrain <sub>ESP</sub> = 0), these bits are not writable, return zero on read, and the effect on the TLB entry on a write is as if they were written with the value 0b11. In Release 1 of the Architecture, these bits must be written as zero, return zero on read, and have no effect on the virtual address translation. Release 6 disallows 1 kB pages. This field is read-only 0 from Release 6 onwards. |        |                        |                         |  |
| 0      | 3129,<br>100 | Ignored on write; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                         | R      | 0                      | Required                |  |

Table 9.22 Values for the Mask and MaskX<sup>1</sup> Fields of the PageMask Register

| Page Size | Values for Mask field<br>(Isb of value is located at<br>PageMask <sub>13</sub> ) | Values for MaskX <sup>1</sup><br>field |
|-----------|----------------------------------------------------------------------------------|----------------------------------------|
| 1 kB      | 0x0                                                                              | 0x0                                    |
| 4 kB      | 0x0                                                                              | 0x3                                    |
| 16 kB     | 0x3                                                                              | 0x3                                    |
| 64 kB     | 0xF                                                                              | 0x3                                    |
| 256 kB    | 0x3F                                                                             | 0x3                                    |
| 1 MB      | 0xFF                                                                             | 0x3                                    |
| 4 MB      | 0x3FF                                                                            | 0x3                                    |
| 16 MB     | 0xFFF                                                                            | 0x3                                    |
| 64 MB     | 0x3FFF                                                                           | 0x3                                    |

Table 9.22 Values for the Mask and MaskX<sup>1</sup> Fields of the PageMask Register (Continued)

| Page Size | Values for Mask field<br>(Isb of value is located at<br>PageMask <sub>13</sub> ) | Values for MaskX <sup>1</sup><br>field |
|-----------|----------------------------------------------------------------------------------|----------------------------------------|
| 256 MB    | 0xFFFF                                                                           | 0x3                                    |

<sup>1.</sup> PageMask<sub>12 11</sub> = PageMask<sub>MaskX</sub> exists only on implementations of Release 2 of the architecture and are treated as if they had the value 0b11 if 1K pages are not enabled ( $Config3_{SP} = 0$  or  $PageGrain_{FSP} = 0$ ). In Release 6, these bits are reserved.

It is implementation-dependent how many of the encodings described in Table 9.22 are implemented. All processors must implement the 4 kB page size (prior to Release 6). If a particular page size encoding is not implemented by a processor, a read of the *PageMask* register must return zeros in all bits that correspond to encodings that are not implemented, thereby potentially returning a value different than that written by software. Release 6 requires that unsupported pages from 4 kB onwards have their corresponding bits read-only 1s up to the minimum supported page size.

Software may determine which page sizes are supported by writing all ones to the *PageMask* register, then reading the value back. If a pair of bits reads back as ones, the processor implements that page size.

For Pre-Release 6: The operation of the processor is **UNDEFINED** if software writes the *Mask* field with a value other than one of those listed in Table 9.22, even if the hardware returns a different value on read. Hardware may depend on this requirement in implementing hardware structures

For Release 6: Hardware ignores writes of illegal or unsupported values to the *Mask* field as defined in Table 9.22. A write of all 1s remains consistent with Pre-Release 6 behavior.

#### *Config3<sub>SP</sub>* **Programming Note:**

In implementations of Release 2 (and subsequent releases prior to Release 6) of the Architecture, the *MaskX* field of the *PageMask* register must be written with 0b11 and the TLB must be flushed before each instance in which the value of the *PageGrain* register is changed. This operation must be carried out while running in an unmapped address space. The operation of the processor is **UNDEFINED** if this sequence is not done.

For Release 6, this is not a requirement because support for  $EntryHi_{EHINV}$  is mandatory. Instead, software must invalidate the TLB entries explicitly using TLBWI with  $EntryHi_{EHINV}=1$ .

## 9.14 PageGrain Register (CP0 Register 5, Select 1)

**Compliance Level:** Required for implementations of Release 2 (and subsequent releases) of the Architecture that include TLB-based MMUs and support 1 kB pages, the XI/RI TLB protection bits, multiple types of Machine Check exceptions; Required for SmartMIPS<sup>TM</sup> ASE; Required for XPA (Config3<sub>LPA</sub>=1); Optional otherwise.

The *PageGrain* register is a read/write register used for enabling 1 kB page support, the XI/RI TLB protection bits, reporting the type of Machine Check exception, and Extended Physical Addressing. The *PageGrain* register is present in both the SmartMIPS<sup>TM</sup> ASE and in Release 2 (and subsequent releases) of the Architecture. As such, the description below only describes the fields relevant to Release 2 of the Architecture. In implementations of both Release 2 of the Architecture and the SmartMIPS<sup>TM</sup> ASE, the ASE definitions take precedence. Figure 9-15 shows the format of the *PageGrain* register; Table 9.23 describes the *PageGrain* register fields.

#### Figure 9-15 PageGrain Register Format

| 31  | 30  | 29   | 28  | 27  | 26  | 25 | 13 | 12  | 8 | 7 | 5 | 4 0     | ) |
|-----|-----|------|-----|-----|-----|----|----|-----|---|---|---|---------|---|
| RIE | XIE | ELPA | ESP | IEC | S32 | 0  |    | ASE |   | 0 |   | MCCause |   |

### Table 9.23 PageGrain Register Field Descriptions

| Fields |      |                  |                                                                                                                                                                         | Read /           |                                                           |                                           |  |                         |
|--------|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------|-------------------------------------------|--|-------------------------|
| Name   | Bits |                  | Description                                                                                                                                                             | Write            | Reset State                                               | Compliance                                |  |                         |
| RIE    | 31   | Read Inhibit En  | nable.                                                                                                                                                                  | R/W or R         | 0                                                         | Required by                               |  |                         |
|        |      | Encoding         | Meaning                                                                                                                                                                 | (Pre-Release 6)  | (Pre-Release 6)                                           | SmartMIPS<br>ASE;                         |  |                         |
|        |      | 0                | RI bit of the EntryLo0 and EntryLo1 registers is disabled and not writeable by software.                                                                                | R<br>(Release 6) | (Release 6)                                               | otherwise,<br>optional<br>(Pre-Release 6) |  |                         |
|        |      |                  |                                                                                                                                                                         | 1                | RI bit of the EntryLo0 and EntryLo1 registers is enabled. |                                           |  | Required<br>(Release 6) |
|        |      | by either the S/ | onal. The existence of this bit is denoted <i>M</i> or <i>RXI</i> bits in <i>Config3</i> . If this bit is not the <i>RI</i> bit in the <i>EntryLo*</i> registers is not |                  |                                                           |                                           |  |                         |

Table 9.23 PageGrain Register Field Descriptions (Continued)

| Field | Fields                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                 |                                                                                                                                                                            |                             |                      |                               |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------|-------------------------------|
| Name  | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                 | Description                                                                                                                                                                | Read /<br>Write             | Reset State          | Compliance                    |
| XIE   | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Execute Inhibit                 | Enable.                                                                                                                                                                    | R/W or R<br>(Pre-Release 6) | 0<br>(Pre-Release 6) | Required by<br>SmartMIPS      |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Encoding                        | Meaning                                                                                                                                                                    | R                           | 1                    | ASE; other-<br>wise, optional |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                               | XI bit of the EntryLo0 and EntryLo1 registers is disabled and not writeable by software.                                                                                   | (Release 6)                 | (Release 6)          | (Pre-Release 6)  Required     |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                               | XI bit of the EntryLo0 and EntryLo1 registers is enabled.                                                                                                                  |                             |                      | (Release 6)                   |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | by either the S/                | onal. The existence of this bit is denoted <i>M</i> or <i>RXI</i> bits in the <i>Config3</i> register. If ttable, the <i>XI</i> bit in the <i>EntryLo*</i> registers need. |                             |                      |                               |
| ASE   | 128                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ASE and are no the Architecture | control features of the SmartMIPS <sup>TM</sup> t used in implementations of Release 2 of e unless such an implementation also SmartMIPS <sup>TM</sup> ASE.                | 0                           | 0                    | Required                      |
| ELPA  | 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Enables suppor                  | rt for large physical addresses.                                                                                                                                           | R/W                         | 0                    | Required                      |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Encoding                        | Meaning                                                                                                                                                                    |                             |                      | (Release 5)                   |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                               | Large physical address support is not enabled                                                                                                                              |                             |                      |                               |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                               | Large physical address support is enabled (XPA)                                                                                                                            |                             |                      |                               |
|       | <ul> <li>If this bit is a 1, the following changes occur to Coprocessor 0 registers:</li> <li>The <i>PFNX</i> field of the <i>EntryLo0</i> and <i>EntryLo1</i> registers is writable and concatenated with the <i>PFN</i> field to form the full page frame number.</li> <li>Access to optional COP0 registers with PA extension, <i>LLAddr, TagLo is defined.</i></li> <li>If this bit is a 0 and <i>Config3<sub>LPA</sub></i> = 1, then writes to above registers or fields are ignored and reads return 0. <i>ELPA</i> is only writeable in a Release 5 implementation that support XPA i.e., <i>Config3<sub>LPA</sub></i> = 1.</li> <li>For implementations prior to Release 5 of the Architecture, this bit returns zero on read.</li> </ul> |                                 |                                                                                                                                                                            |                             |                      |                               |

Table 9.23 PageGrain Register Field Descriptions (Continued)

| Field | ds                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                   |                                                                                                                              | Dood /                 |                      |            |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|------------|--|
| Name  | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                   | Description                                                                                                                  | Read /<br>Write        | Reset State          | Compliance |  |
| ESP   | 28                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Enables suppor                    | t for 1 kB pages.                                                                                                            | R/W                    | 0                    | Required   |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Encoding                          | Meaning                                                                                                                      |                        |                      |            |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                 | 1 kB page support is not enabled                                                                                             |                        |                      |            |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                 | 1 kB page support is enabled                                                                                                 |                        |                      |            |  |
|       | If this bit is a 1, the following changes occur to coprocessor 0 registers:  • The <i>PFN</i> field of the <i>EntryLo0</i> and <i>EntryLo1</i> registers holds the physical address down to bit 10 (the field is shifted left by 2 bits from the Release 1 definition).  • The <i>MaskX</i> field of the <i>PageMask</i> register is writable and is concatenated to the right of the <i>Mask</i> field to form the "don't care" mask for the TLB entry.  • The <i>VPN2X</i> field of the <i>EntryHi</i> register is writable and bits 1211 of the virtual address.  • The virtual address translation algorithm is modified to reflect the smaller page size.  If <i>Config3<sub>SP</sub></i> = 0, 1 kB pages are not implemented, and this bit is ignored on write and returns zero on read. |                                   |                                                                                                                              |                        |                      |            |  |
| IEC   | 27                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Enables unique<br>Execute-Inhibit | exception codes for the Read-Inhibit and exceptions.                                                                         | R/W<br>(Pre-Release 6) | 0<br>(Pre-Release 6) | Required   |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Encoding                          | Meaning                                                                                                                      |                        | 1<br>(Release 6)     |            |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                 | Read-Inhibit and Execute-Inhibit exceptions both use the TLBL exception code.                                                |                        |                      |            |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                 | Read-Inhibit exceptions use the TLBRI exception code. Execute-Inhibit exceptions use the TLBXI exception code                |                        |                      |            |  |
|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | this bit is ignore                | ations which follow the SmartMIPS ASE, ed by the hardware, meaning the d Execute-Inhibit exceptions can only exception code. |                        |                      |            |  |
| 0     | 2513,<br>75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Must be writter                   | as zero; returns zero on read.                                                                                               | 0                      | 0                    | Reserved   |  |

**Table 9.23 PageGrain Register Field Descriptions (Continued)** 

| Field   | Fields |                               |                                                                                                                                                                                                 | Dood /          |                                                                                                                                                           |                              |  |  |
|---------|--------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|
| Name    | Bits   |                               | Description                                                                                                                                                                                     | Read /<br>Write | Reset State                                                                                                                                               | Compliance                   |  |  |
| MCCause | 40     | Machine Chec<br>Check Excepti | k Cause . Only valid after a Machine on.                                                                                                                                                        | R               | 0                                                                                                                                                         | Optional if multiple types   |  |  |
|         |        | Encoding                      | Meaning                                                                                                                                                                                         |                 |                                                                                                                                                           | of Machine<br>Check are sup- |  |  |
|         |        | 0                             | No Machine Check Reported                                                                                                                                                                       |                 |                                                                                                                                                           | ported.; Other-<br>wise not  |  |  |
|         |        | 1                             | Multiple Hit in TLB(s).                                                                                                                                                                         |                 |                                                                                                                                                           | needed.                      |  |  |
|         |        | 2                             | Multiple Hits in TLB(s) for speculative accesses. The value in EPC might not point to the faulting instruction.                                                                                 |                 |                                                                                                                                                           |                              |  |  |
|         |        |                               |                                                                                                                                                                                                 | 3               | For Dual VTLB and FTLB. A page with EntryHi <sub>EHINV</sub> =0 is written into FTLB and PageMask is not set to a pagesize that is supported by the FTLB. |                              |  |  |
|         |        | 4                             | For Dual VTLB and FTLB. A page with EntryHi <sub>EHINV</sub> =0 is written into FTLB but the VPN2 field is not consistent with the TLB set selected by the Index register.                      |                 |                                                                                                                                                           |                              |  |  |
|         |        | 5                             | For Hardware Page Table Walker and Dual Page Mode of Directory Level PTEs - first PTE accessed from memory has PTEVld bit set but second PTE accessed from memory does not have PTEVld bit set. |                 |                                                                                                                                                           |                              |  |  |
|         |        | 6                             | For Hardware Page Table Walker and derived Huge Page size is power-of-4 but Dual Page mode not implemented.                                                                                     |                 |                                                                                                                                                           |                              |  |  |
|         |        | 24-31                         | Implementation specific                                                                                                                                                                         |                 |                                                                                                                                                           |                              |  |  |
|         |        | Others                        | Reserved                                                                                                                                                                                        |                 |                                                                                                                                                           |                              |  |  |
|         |        |                               |                                                                                                                                                                                                 |                 |                                                                                                                                                           |                              |  |  |

### **Programming Note:**

In implementations of Release 2 (and any release prior to Release 6) of the Architecture, the following fields must be written with the specified values, and the TLB must be flushed before each instance in which the value of the *PageGrain* register is changed. This operation must be carried out while running in an unmapped address space. The operation of the processor is **UNDEFINED** if this sequence is not done.

For Release 6: This is not a requirement because support for *EntryHi<sub>EHINV</sub>* is mandatory. Instead, software must invalidate the TLB entries explicitly using TLBWI and the properties of *EntryHi<sub>EHINV</sub>* 

| Field                                               | Required Value |
|-----------------------------------------------------|----------------|
| EntryLo0 <sub>PFN</sub> , EntryLo1 <sub>PFN</sub>   | 0              |
| EntryLo0 <sub>PFNX</sub> , EntryLo1 <sub>PFNX</sub> | 0              |

| Field                     | Required Value |
|---------------------------|----------------|
| PageMask <sub>MaskX</sub> | 0b11           |
| EntryHi <sub>VPN2X</sub>  | 0              |

Note also that if *PageGrain* is changed, a hazard may be created between the instruction that writes *PageGrain* and a subsequent CACHE instruction. This hazard must be cleared using the EHB instruction.

## 9.15 SegCtI0 (CP0 Register 5, Select 2)

# 9.16 SegCtl1 (CP0 Register 5, Select 3)

# 9.17 SegCtl2 (CP0 Register 5, Select 4)

Compliance Level: Required for programmable memory segmentation; Optional otherwise.

The Segmentation Control registers allow configuring the memory segmentation system. If implemented, the Segmentation Configurations are always active.

The address space is split into six segments. The behavior of each region is controlled by a Segment Configuration. See Section 4.10 "Segmentation Control".

Segmentation Control allows address-specific behaviors defined by the Privileged Resource Architecture to be modified or disabled.

The Segmentation Control registers are instantiated per-VPE in an MT Module processor.

The existence of the Segmentation Control registers is denoted by the SC field within the Config3 register.

The *EntryHi* EHINV TLB invalidate feature is required by Segmentation Control. The legacy software method of representing an invalid TLB entry by using an unmapped address value is not guaranteed to work.

Figure 9.16 shows the format of the SegCtlO Register.

Figure 9.16 SegCtl0 Register Format (CP0 Register 5, Select 2)



Table 9.24 SegCtI0 Register Field Descriptions

| Field | s    |                                         | Read / |                     |  |
|-------|------|-----------------------------------------|--------|---------------------|--|
| Name  | Bits | Description                             |        | Reset State         |  |
| CFG 1 | 3116 | Segment Configuration 1, see Table 9.27 | R/W    | Implementa-         |  |
| CFG 0 | 150  | Segment Configuration 0, see Table 9.27 | R/W    | tion Depen-<br>dent |  |

Figure 9.17 shows the format of the SegCt/1 Register.

### Figure 9.17 SegCtl1 Register Format (CP0 Register 5, Select 3)



### Table 9.25 SegCtl1 Register Field Descriptions

| Fields |      |                                         | Read / |                     |  |
|--------|------|-----------------------------------------|--------|---------------------|--|
| Name   | Bits | Description                             | Write  | Reset State         |  |
| CFG 3  | 3116 | Segment Configuration 3, see Table 9.27 | R/W    | Implementa-         |  |
| CFG 2  | 150  | Segment Configuration 2, see Table 9.27 | R/W    | tion Depen-<br>dent |  |

Figure 9.18 shows the format of the SegCt/2 Register.

Figure 9.18 SegCtl2 Register Format (CP0 Register 5, Select 4)



### Table 9.26 SegCtl2 Register Field Descriptions

| Field | s    |                                         |                 |                     |  |
|-------|------|-----------------------------------------|-----------------|---------------------|--|
| Name  | Bits | Description                             | Read /<br>Write | Reset State         |  |
| CFG 5 | 3116 | Segment Configuration 5, see Table 9.27 | R/W             | Implementa-         |  |
| CFG 4 | 150  | Segment Configuration 4, see Table 9.27 | R/W             | tion Depen-<br>dent |  |

Table 9.27 describes the CFG (Segment Configuration) fields defined in all CFG fields of the Segmentation Control registers.

Table 9.27 CFG (Segment Configuration) Field Description

| Field | s    |                                                                                                                                                                                     | Read / |            |  |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|--|
| Name  | Bits | Description Read / Write                                                                                                                                                            |        | Compliance |  |
| PA    | 159  | Physical address bits for Segment, for use when unmapped. See Section 4.10 "Segmentation Control". This field is provisioned to support mapping of up to a 36-bit physical address. | R/W    | Required   |  |
| 0     | 87   | Reserved.                                                                                                                                                                           | R0     | Required   |  |
| AM    | 64   | Access control mode. See Table 9.28.                                                                                                                                                | R/W    | Required   |  |
| EU    | 3    | Error condition behavior. Segment becomes unmapped and uncached when <i>Status</i> <sub>ERL</sub> =1.                                                                               | R/W    | Required   |  |

Table 9.27 CFG (Segment Configuration) Field Description (Continued)

| Field | s    |                                                                                                                                                                                                                                                                                                   | Read / |            |  |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|--|
| Name  | Bits | Description                                                                                                                                                                                                                                                                                       | Write  | Compliance |  |
| С     | 20   | Cache coherency attribute, for use when unmapped. As defined by base architecture. See Table 9.12 on page 133 for the encoding of this field. For Release 6, writes of unsupported values leave the field unmodified, whereas in Release 5, such a write may result in <b>UNDEFINED</b> behavior. | R/W    | Required   |  |

Table 9.28 describes the access control modes specifiable in the  $CFG_{AM}$  field.

**Table 9.28 Segment Configuration Access Control Modes** 

|       |     | Action when   | referenced fro<br>Mode | m Operating    |                                                                                                                                      |  |  |
|-------|-----|---------------|------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Mode  |     | User mode     | Supervisor mode        | Kernel<br>mode | Description                                                                                                                          |  |  |
| UK    | 000 | Address Error | Address Error          | Unmapped       | Kernel-only unmapped region e.g. kseg0, kseg1                                                                                        |  |  |
| MK    | 001 | Address Error | Address Error          | Mapped         | Kernel-only mapped region e.g. kseg3                                                                                                 |  |  |
| MSK   | 010 | Address Error | Mapped                 | Mapped         | Supervisor and kernel mapped region e.g. ksseg, sseg                                                                                 |  |  |
| MUSK  | 011 | Mapped        | Mapped                 | Mapped         | User, supervisor and kernel mapped region e.g. useg, kuseg, suseg                                                                    |  |  |
| MUSUK | 100 | Mapped        | Mapped                 | Unmapped       | Used to implement a fully-mapped flat address space in user and supervisor modes, with unmapped regions which appear in kernel mode. |  |  |
| USK   | 101 | Address Error | Unmapped               | Unmapped       | Supervisor and kernel unmapped region e.g. sseg in a fixed mapping TLB.                                                              |  |  |
| UUSK  | 111 | Unmapped      | Unmapped               | Unmapped       | Unrestricted unmapped region                                                                                                         |  |  |

Table 9.29 describes a configuration of Segmentation Control equivalent to legacy fixed partitioning. This is a recommended reset configuration for conformance with legacy fixed segmentation.

**Table 9.29 Segment Configuration legacy reset state** 

| CFG | Segment            | Segment AM |                 | С         | EU |  |
|-----|--------------------|------------|-----------------|-----------|----|--|
| 0   | kseg3              | MK         | Undefined       | Undefined | 0  |  |
| 1   | ksseg, sseg        | MSK        | Undefined       | Undefined | 0  |  |
| 2   | kseg1              | UK         | 0x000           | 2         | 0  |  |
| 3   | kseg0              | UK         | 0x000           | 3         | 0  |  |
| 4   | kuseg, suseg, useg | MUSK       | 0x002 Undefined |           | 1  |  |
| 5   | kuseg, suseg, useg | MUSK       | 0x000           | Undefined | 1  |  |

Table 9.30 describes the partitioning of the microMIPS32 Address Space and the virtual address range mapped by each Segment Configuration (CFG).

Table 9.30 Segment Configuration partitioning of MIPS32 address space

| CFG | Virtual Address range                 | Equivalent Segment name(s) |
|-----|---------------------------------------|----------------------------|
| 0   | 0xFFFF FFFF<br>through<br>0xE000 0000 | kseg3                      |
| 1   | 0xDFFF FFFF<br>through<br>0xC000 0000 | ksseg, sseg                |
| 2   | 0xBFFF FFFF<br>through<br>0xA000 0000 | kseg1                      |
| 3   | 0x9FFF FFFF<br>through<br>0x8000 0000 | kseg0                      |
| 4   | 0x7FFF FFFF<br>through<br>0x4000 0000 | kuseg, useg, suseg         |
| 5   | 0x3FFF FFFF<br>through<br>0x0000 0000 |                            |

## 9.18 PWBase Register (CP0 Register 5, Select 5)

**Compliance Level:** *Required* for the hardware page walker feature.

The *PWBase* register contains the Page Table Base virtual address, used as the starting point for hardware page table walking. It is used in combination with the *PWField* and *PWSize* registers.

The *PWBase* register is instantiated per-VPE in an MT Module processor.

The existence of this register is denoted when  $Config3_{PW}=1$ .

The operation of page table walking is described in Section 4.12 "Hardware Page Table Walker".

Figure 9.19 shows the format of the PWBase register; Table 9.31 describes the PWBase register fields.

#### Figure 9.19 PWBase Register Format



### Table 9.31 PWBase Register Field Descriptions

| Fields |      |                                 | Read / | Reset |            |  |
|--------|------|---------------------------------|--------|-------|------------|--|
| Name   | Bits | Description                     | Write  | State | Compliance |  |
| PWBase | 310  | Page Table Base address pointer | R/W    | 0     | Required   |  |

# 9.19 PWField Register (CP0 Register 5, Select 6)

**Compliance Level:** *Required* for the hardware page walker feature.

The *PWField* register configures hardware page table walking for TLB refills. It is used in combination with the *PWBase* and *PWSize* registers.

The hardware page walker feature supports multi-level page tables - up to four directory levels plus one page table level. The lowest level of any page table system is an array of Page Table Entries (PTEs). This array is known as a Page Table (PT) and is indexed using bits from the faulting address. A single-level page table system contains only a single Page Table.

A multi-level page table system forms a tree structure - the lowest (leaf) elements of which are Page Table Entries. Levels above the lowest Page Table level are known as Directories. A directory consists of an array of pointers. Each pointer in a directory is either to another directory or to a Page Table.

The Page Table and the Directories are indexed by bits extracted from the faulting address. The *PWBase* register contains the base address of the first Directory or Page Table which will be accessed. The *PWSize* register specifies the number of index bits to be used for each level. The *PWField* register specifies the location of the index fields in the faulting address.

This register only exists if  $Config3_{PW}=1$ .

The PWField register is instantiated per-VPE in an MT Module processor.

If a synchronous exception condition is detected on a read operation during hardware page-table walking, the automated process is aborted and a TLB Refill exception is taken.

Figure 9.20 shows the formats of the *PWField* Register; Table 9.32 describes the *PWField* register fields.

### Figure 9.20 PWField Register Format

| 31 30 | 29 24 | 23 18 | 17 12 | 11 6 | 5    | 0 |
|-------|-------|-------|-------|------|------|---|
| 0     | GDI   | UDI   | MDI   | PTI  | PTEI |   |

### **Table 9.32 PWField Register Field Descriptions**

| Field | s    |                                                                                                                                                                                                                                                                                                                                                                                                   | Read / |                                           |                                                          |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------|----------------------------------------------------------|
| Name  | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                       | Write  | Reset State                               | Compliance                                               |
| 0     | 3130 | Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                    | R0     | 0                                         | Required                                                 |
| GDI   | 2924 | Global Directory index. Least significant bit of the index field extracted from the faulting address, which is used to index into the Global Directory. The number of index bits is specified by <i>PWSize<sub>GDW</sub></i> .  Release 6: Entire write is dropped if the write value to this field is less than 12.                                                                              | R/W    | 0<br>(Pre-Release 6)<br>12<br>(Release 6) | Required when <i>PWSize<sub>GDW</sub></i> is implemented |
| UDI   | 2318 | Upper Directory index. Least significant bit of the index field extracted from the faulting address, which is used to index into the Upper Directory. The number of index bits is specified by <i>PWSize<sub>UDW</sub></i> :  Release 6: Entire write is dropped if the write value to this field is less than 12.                                                                                | R/W    | 0<br>(Pre-Release 6)<br>12<br>(Release 6) | Required when <i>PWSize<sub>UDW</sub></i> is implemented |
| MDI   | 1712 | Middle Directory index. Least significant bit of the index field extracted from the faulting address, which is used to index into the Middle Directory. The number of index bits is specified by <i>PWSize<sub>MDW</sub></i> .  Release 6: Entire write is dropped if the write value to this field is less than 12.                                                                              | R/W    | 0<br>(Pre-Release 6)<br>12<br>(Release 6) | Required when <i>PWSize<sub>MDW</sub></i> is implemented |
| PTI   | 116  | Page Table index. Least significant bit of the index field extracted from the faulting address, which is used to index into the Page Table. The number of index bits is specified by <i>PWSize<sub>PTW</sub></i> .  Release 6: Entire write is dropped if the write value to this field is less than 12.  If PTI is not a power of four, the pagesize is downgraded to the nearest power of four. | R/W    | 0<br>(Pre-Release 6)<br>12<br>(Release 6) | Required                                                 |

**Table 9.32 PWField Register Field Descriptions (Continued)** 

| Field | s    |                                                                                                                                                                                                                                                                                                                                   | Read / |             |            |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|------------|
| Name  | Bits | Description                                                                                                                                                                                                                                                                                                                       | Write  | Reset State | Compliance |
| PTEI  | 50   | Page Table Entry shift. Specifies the logical right shift and rotation which will be applied to Page Table Entry values loaded by hardware page table walking.                                                                                                                                                                    | R/W    | 2           | Required   |
|       |      | The entire PTE is logically right shifted by <i>PTEI</i> -2 bits first. The purpose of this shift is to remove the SW-only bits from what will be written into the TLB entry. Then the two least-significant bits of the shifted value are rotated into position for the RI and XI protection bit locations within the TLB entry. |        |             |            |
|       |      | A value of 2 means rotate the right-most two bits into the RI/XI bit positions for the TLB entry.                                                                                                                                                                                                                                 |        |             |            |
|       |      | A value of 3 means logical shift right by one bit the entire PTE and then rotate the right-most twobits into the RI/XI positions for the TLB entry. A value of 4 means logical shift right by two bits the entire PTE and then rotate the right-most two bits into the RI/XI positions for the TLB entry.                         |        |             |            |
|       |      | For Pre-Release 6, the values of 1 and 0 are RESERVED and should not be used; the operation of the HW Page Walker is <b>UNPREDICTABLE</b> for these cases.                                                                                                                                                                        |        |             |            |
|       |      | For Release 6, a write of an unsupported value leaves the register unmodified. Values of 0,1 are unsupported, 2 is required, and all other values are optional and implementation-specific.                                                                                                                                       |        |             |            |
|       |      | Software can discover the available values by writing this field. If the requested shift value is not available, <i>PTEI</i> will remain unchanged.                                                                                                                                                                               |        |             |            |

Note that the *PTEI* field can be incorrectly programmed so that the entire PFN, C, V, G TLB fields are overwritten with zeros by the logical right shift operation. The intention of this facility is to only remove the SW-only bits of the PTE from the value which will be later written into the TLB.

# 9.20 PWSize Register (CP0 Register 5, Select 7)

**Compliance Level:** *Required* for the hardware page walk feature.

The *PWSize* register configures hardware page table walking for TLB refills. It is used in combination with the *PWBase* and *PWField* registers.

The operation of page table walking is described in Section 4.12 "Hardware Page Table Walker".

The hardware page walk feature supports multi-level page tables - up to three directory levels plus one page table level. The lowest level of any page table system is an array of Page Table Entries (PTEs). This array is known as a

Page Table (PT) and is indexed using bits from the faulting address. A single-level page table system contains only a single Page Table.

A multi-level page table system forms a tree structure - the lowest (leaf) elements of which are Page Table Entries. Levels above the lowest Page Table level are known as Directories. A directory consists of an array of pointers. Each pointer in a directory is either to another directory or to a Page Table.

The Page Table and the Directories are indexed by bits extracted from the faulting address *BadVAddr*. The *PWBase* register contains the base address of the first Directory or Page Table which will be accessed. The *PWSize* register specifies the number of index bits to be used for each level. The *PWField* register specifies the location of the index fields in *BadVAddr*.

Index values used to access Directories are multiplied by the native pointer size for the refill. For 32-bit addressing, the native pointer size is 32 bits (2 bit left shift). The index value used to access the Page Table is multiplied by the native pointer size. An additional multiplier (left shift value) can be specified using the *PWSize*<sub>PTEW</sub> field. This allows space to be allocated in the Page Table structure for software-managed fields.

This register only exists if  $Config3_{PW}=1$ .

The *PWSize* register is instantiated per-VPE in an MT Module processor.

Figure 9.21 shows the formats of the *PWSize* Register; Table 9.33 describes the *PWSize* register fields.

# Figure 9.21 PWSize Register Format

| 31 | 30 | 29 |     | 24 | 23 18 | 3 | 17 12 1 | 11 6 | 5 | 0    |  |
|----|----|----|-----|----|-------|---|---------|------|---|------|--|
| 0  | PS |    | GDW |    | UDW   |   | MDW     | PTW  |   | PTEW |  |

### **Table 9.33 PWSize Register Field Descriptions**

| Field | ls   |                 |                                                                                                                                                                                         | Read /         |             |             |             |
|-------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------|-------------|-------------|
| Name  | Bits |                 | Description                                                                                                                                                                             | Write          | Reset State | Compliance  |             |
| 0     | 31   | Must be written | as zero; returns zero on read.                                                                                                                                                          | 0              | 0           | Required    |             |
| PS    | 0    |                 | nis is only used by the 64-bit architectures. rchitectures, this bit is fixed to 0.                                                                                                     | R              | 0           | Required    |             |
| GDW   | 2924 | OW 2924         | Global Director                                                                                                                                                                         | y index width. | R/W         | 0           | Recommended |
|       |      | Value           | Meaning                                                                                                                                                                                 |                |             |             |             |
|       |      | 0               | No read is performed using Global Directory index.                                                                                                                                      |                |             |             |             |
|       |      | Non-zero        | Number of bits to be extracted from <i>BadVAddr</i> to create an index into the Global Directory. The least significant bit of the field is specified by <i>PWField<sub>GDI</sub></i> . |                |             |             |             |
| UDW   | 2318 | Upper Directory | y index width.                                                                                                                                                                          | R/W            | 0           | Recommended |             |
|       |      | Value           | Meaning                                                                                                                                                                                 |                |             |             |             |
|       |      | 0               | No read is performed using Upper Directory index.                                                                                                                                       |                |             |             |             |
|       |      | Non-zero        | Number of bits to be extracted from <i>BadVAddr</i> to create an index into the Upper Directory. The least significant bit of the field is specified by <i>PWField<sub>UDI</sub></i> .  |                |             |             |             |
| MDW   | 1712 | Middle Director | ry index width.                                                                                                                                                                         | R/W            | 0           | Recommended |             |
|       |      | Value           | Meaning                                                                                                                                                                                 |                |             |             |             |
|       |      | 0               | No read is performed using Middle Directory index.                                                                                                                                      |                |             |             |             |
|       |      | Non-zero        | Number of bits to be extracted from BadVAddr to create an index into the Middle Directory. The least significant bit of the field is specified by PWField <sub>MDI</sub> .              |                |             |             |             |
|       |      |                 |                                                                                                                                                                                         |                |             |             |             |

**Table 9.33 PWSize Register Field Descriptions (Continued)** 

| Field | Fields                                                                                                                                                                                                                                                                                                                                                                                                |          |                                                                                                                                                                                    | Read / |                                          |            |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------|------------|
| Name  | Bits                                                                                                                                                                                                                                                                                                                                                                                                  |          | Description                                                                                                                                                                        | Write  | Reset State                              | Compliance |
| PTW   |                                                                                                                                                                                                                                                                                                                                                                                                       |          | aning has changed for Release 6.                                                                                                                                                   |        | 0<br>(Pre-Release 6)<br>1<br>(Release 6) | Required   |
|       |                                                                                                                                                                                                                                                                                                                                                                                                       | 0        |                                                                                                                                                                                    |        | (Release o)                              |            |
|       |                                                                                                                                                                                                                                                                                                                                                                                                       | Non-zero | Number of bits to be extracted from <i>BadVAddr</i> to create an index into the Page Table. The least significant bit of the field is specified by <i>PWField</i> <sub>PTI</sub> . |        |                                          |            |
| PTEW  | PTEW  50 Specifies the left shift applied to the Page Table index, in addition to the shift required to account for the native data size of the machine.  The set of available shifts is implementation-dependent. Software can discover the available values by writing this field. If the requested shift value is not available, PTEW will be written as zero. A shift of one must be implemented. |          | R/W                                                                                                                                                                                | 0      | Required                                 |            |

Table 9.34 describes valid  $PWSize_{PS/PTEW}$  and  $PWCtl_{HugePg}$  settings.

Table 9.34 PS/PTEW Usage

| PWSize <sub>PS</sub> | PWCtl <sub>HugePg</sub> | PWSize <sub>PTEW</sub> | Pointer<br>Addressing | Directory<br>Pointer SIze | Non-Leaf<br>PTE Size | Leaf PTE<br>Size | Suggested<br>Use Case                     |
|----------------------|-------------------------|------------------------|-----------------------|---------------------------|----------------------|------------------|-------------------------------------------|
| 0                    | 0                       | 0                      | 32 bits               | 32 bits                   | N/A                  | 32 bits          | 32-bit                                    |
| 0                    | 0                       | 1                      | 32 bits               | 32 bits                   | N/A                  | 64 bits          | 32-bit with PA>32bits                     |
| 0                    | 1                       | 0                      | 32 bits               | 32 bits                   | 32 bits              | 32 bits          | 32-bit with<br>Huge Pages                 |
| 0                    | 1                       | 1                      | 32 bits               | 64 bits <sup>1</sup>      | 64 bits              | 64 bits          | 32-bit with<br>Huge Pages<br>& PA>32 bits |
| N/A                  | N/A                     | >1                     |                       |                           |                      |                  | Not supported                             |

<sup>1.</sup> The "Directory Pointer Size" column denotes how many bytes of memory is used for each pointer in the directory levels. If this size is larger than the pointer itself, the pointer uses the least significant bytes.

### 9.21 Wired Register (CP0 Register 6, Select 0)

Compliance Level: Required for TLB-based MMUs; Optional otherwise.

The *Wired* register is a read/write register that specifies the boundary between the wired and random entries in the TLB as shown in Figure 9.22.



Figure 9.22 Wired And Random Entries In The TLB

The width of the *Wired* field is calculated in the same manner as that described for the *Index* register. *Wired* entries are fixed, non-replaceable entries which are not overwritten by a TLBWR instruction. *Wired* entries can be overwritten by a TLBWI instruction.

The Wired register is set to zero by a Reset Exception. Writing the Wired register causes the Random register to reset to its upper bound.

The operation of the processor is **UNDEFINED** if a value greater than or equal to the number of TLB entries is written to the *Wired* register.

Release 6 adds the *Limit* field. The intent of a non-zero value for this field is to place a limit on the number of wired entries in a TLB such that non-wired entries may be shared in a common physical TLB by multiple VPEs (as defined in the Multi-threading (MT) Module, Volume IV-f), or Guests and Root (see the Virtualization Module, Volume IV-i). For Release 6, if the Limit field is greater than 0, and a value greater than Limit is written to the *Wired* field, then the write is ignored.

A Reset Exception does not impact the state of *Limit*.

In Release 6, the Random register is no longer supported.

Figure 9.22 shows the format of the Wired register; Table 9.35 describes the Wired register fields.

### Figure 9.23 Wired Register Format

| 31 r | n m-1 16 | 15 n | n-1 0 |
|------|----------|------|-------|
| 0    | Limit    | 0    | Wired |

# **Table 9.35 Wired Register Field Descriptions**

| Fiel  | lds   |                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                | Read/ |                     |                         |
|-------|-------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------|-------------------------|
| Name  | Bits  |                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                    | Write | Reset State         | Compliance              |
| 0     | 31. m |                                                                                                                         | n as zero; returns zero on read.<br>s field is determined by <i>Limit</i> .                                                                                                                                                                                                                                                                                    | 0     | 0                   | Reserved                |
| Limit | m-116 | Wired entries a TLB, such as v in the case of C Limit may alte specified by th dent register in visible.  Attempting to | hit - see table below. The only applicable to a variable-sized when $Config_{MT}$ =1 or 4. A fixed-size TLB $Config_{MT}$ =4 does not have wired entries. The remaining the programmed but only as the contents of an implementation-dependent, this capability is not architecturally write a value greater than Limit into the uses the write to be dropped. | R     | Preset by hard-ware | Required<br>(Release 6) |
|       |       | Encoding                                                                                                                | Meaning                                                                                                                                                                                                                                                                                                                                                        |       |                     |                         |
|       |       | 0                                                                                                                       | Pre Release 6 compatibility. The maximum number of wired entries may be equal to the number of TLB entries minus one. The field is reserved i.e., writes are ignored, reads return 0s.                                                                                                                                                                         |       |                     |                         |
|       |       | > 0                                                                                                                     | The maximum number of wired entries, which must be less than the number of TLB entries minus one. The number of wired entries is implementation-dependent and is equal to <i>Limit</i> .                                                                                                                                                                       |       |                     |                         |
| 0     |       |                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                              | 0     | Reserved            |                         |
| Wired | n-10  | TLB wired box                                                                                                           | s field is determined by <i>Wired</i> .                                                                                                                                                                                                                                                                                                                        | R/W   | 0                   | Required                |

## 9.22 PWCtl Register (CP0 Register 6, Select 6)

**Compliance Level:** *Required* for the hardware page walker feature.

The *PWCtl* register configures hardware page table walking for TLB refills. It is used in combination with the *PWBase*, *PWField* and *PWSize* registers.

Hardware page table walking is disabled when PWCtl<sub>PWEn</sub>=0.

The hardware page walker feature supports multi-level page tables - up to four directory levels plus one page table level. The lowest level of any page table system is an array of Page Table Entries (PTEs). This array is known as a Page Table (PT) and is indexed using bits from the faulting address. A single-level page table system contains only a single Page Table.

A multi-level page table system forms a tree structure - the lowest (leaf) elements of which are Page Table Entries. Levels above the lowest Page Table level are known as Directories. A directory consists of an array of pointers. Each pointer in a directory is either to another directory or to a Page Table.

The Page Table and the Directories are indexed by bits extracted from the faulting address *BadVAddr*. The *PWBase* register contains the base address of the first Directory or Page Table which will be accessed. The *PWSize* register specifies the number of index bits to be used for each level. The *PWField* register specifies the location of the index fields in *BadVAddr*.

The existence of this register is denoted when  $Config3_{PW}=1$ .

The *PWField* register is instantiated per-VPE in an MT Module processor.

Figure 9.24 shows the formats of the *PWCtl* Register; Table 9.36 describes the *PWCtl* register fields.

#### Figure 9.24 PWCtl Register Format

| 31   | 30       | /   | 6      | 50  |
|------|----------|-----|--------|-----|
| PWEn | Reserved | DPH | HugePg | Psn |

### **Table 9.36 PWCtl Register Field Descriptions**

| Field  | s    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Read /   | Reset |            |
|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------|------------|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Write    | State | Compliance |
| PWEn   | 31   | Hardware Page Table walker enable If this bit is set, then the Hardware Page Table is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | R/W      | 0     | Required   |
| -      | 308  | Reserved, Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | R0       | 0     | Required   |
| DPH    | 7    | Dual Page format of Huge Page support. This bit is only used when <i>HugePg</i> =1.  If <i>DPH</i> bit is set, then a Huge Page PTE can represent a power-of-4 memory region or a 2x power-of-4 memory region. For the first case, one PTE is used for even TLB page and the adjacent PTE is used for the odd PTE. For the latter case, the Hardware will synthesize the physical addresses for both the even and odd TLB pages from the single PTE entry.  If <i>DPH</i> bit is clear, then a Huge Page PTE can only represent a region that is 2 x power-of-4 in size. For this case, the Hardware will synthesize the physical addresses for both the even and odd TLB pages from the single PTE entry. | R or R/W | 0     | Required   |
| HugePg | 6    | Huge Page PTE supported in Directory levels. If this bit is set, then Huge Page PTE in non-leaf table (i.e., directory level) is supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R or R/W | 0     | Required   |
| PSn    | 5:0  | Bit position of <i>PTEvId</i> in Huge Page PTE. Only used when <i>HugePg</i> field is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R/W      | 0     | Required   |

If the implementation supports Huge Pages, then Software enables Huge Pages by setting  $PWCtl_{HugePg}=1$ . Software can disable Huge Pages by setting  $PWCtl_{HugePg}=0$ . An implementation that does not support Huge Pages is required to hardwire  $PWCtl_{HugetPg}=0$  read-only. Software can determine Huge Page support by writing 1 to  $PWCtl_{HugePg}$ , if a following read returns 0, then Huge Page support is not implemented.

The *PWCtlPsn* field is provisioned at 6 bits, allowing a starting bit position for *PTEvId* up to bit 64 in the PTE. An implementation may choose to support a more limited range by hardwiring an implementation defined number of the high order bits of  $PWCtl_{Psn}$  to 0. Software can determine the supported range by writing ones to  $PWCtl_{Psn}$  then reading.

For non-Leaf

Table 9.37 describes how the *HugePg* field is used to denote whether Huge Pages are supported or not.

Table 9.37 HugePg Field and Huge Page configurations

|                         | Type of                                  | f Entry                        | Rsvd Field in Non- |                      |  |
|-------------------------|------------------------------------------|--------------------------------|--------------------|----------------------|--|
| PWCTL <sub>HugePg</sub> | Non-Leaf                                 | Leaf                           | leaf entry         | Comment              |  |
| 0                       | Always Pointer                           | Always PTE                     | X                  | No Huge-Page Support |  |
|                         | PTE <sub>PTEVld</sub> not used           | PTE <sub>PTEVld</sub> not used |                    |                      |  |
| 1                       | PTE <sub>PTEVld</sub> =0 means Pointer   | Always PTE                     | Must be 0          | Huge-Page Support    |  |
|                         | PTE <sub>PTEVId</sub> =1 means Huge Page | PTE <sub>PTEVld</sub> not used |                    |                      |  |

Table 9.38 describes how Huge Pages are represented in the Directory Levels.

**Table 9.38 Huge Page representation in Directory Levels** 

|                      | Size of H                                                                         | uge Page                                  |                                                                        |  |
|----------------------|-----------------------------------------------------------------------------------|-------------------------------------------|------------------------------------------------------------------------|--|
| PWCTL <sub>DPH</sub> | Power of 4 non-Power of 4                                                         |                                           | Comment                                                                |  |
| 0                    | Not Allowed                                                                       | Allowed                                   | Huge-Page region can only be 2x power-of-4                             |  |
|                      | If encountered, HW Page Walker aborts and TLB Refill exception is taken.          | 1 0                                       |                                                                        |  |
| 1                    | Allowed Two PTEs are read from mem-                                               | Allowed  Even TLB page and Odd TLB        | Huge-Page region can be<br>any power-of- 2<br>(either power of 4 or 2x |  |
|                      | ory by the HW Page Walker to<br>be used for the Even and Odd<br>TLB page entries. | page entries both derived from single PTE | power-of-4)                                                            |  |

# 9.23 HWREna Register (CP0 Register 7, Select 0)

**Compliance Level:** *Required* (Release 2).

The *HWREna* register contains a bit mask that determines which hardware registers are accessible via the RDHWR instruction when that instruction is executed in a mode in which coprocessor 0 is not enabled.

Release 6 adds access to CP0 PerfCnt and Config5XNP

Figure 9.25 shows the format of the HWREna Register; Table 9.39 describes the HWREna register fields.

### Figure 9.25 HWREna Register Format



### **Table 9.39 HWREna Register Field Descriptions**

| Fie             | elds |                                                                                                                                                                                                            | Read / | Reset | Compliance                              |  |
|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----------------------------------------|--|
| Name            | Bits | Description                                                                                                                                                                                                | Write  | State |                                         |  |
| 3130 Impl       |      | These bits enable access to the implementation-dependent hardware registers 31 and 30.                                                                                                                     | R/W    | 0     | Optional - Reserved for Implementations |  |
|                 |      | If a register is not implemented, the corresponding bit returns a zero and is ignored on write.                                                                                                            |        |       |                                         |  |
|                 |      | If a register is implemented, access to that register is enabled if the corresponding bit in this field is a 1 and disabled if the corresponding bit is a 0.                                               |        |       |                                         |  |
| Mask            | 290  | Each bit in this field enables access by the RDHWR instruction to a particular hardware register (which may not be an actual register).                                                                    | R/W    | 0     | Required                                |  |
|                 |      | If RDHWR register 'n' is not implemented, bit 'n' of this field returns a zero and is ignored on a write.                                                                                                  |        |       |                                         |  |
|                 |      | If RDHWR register 'n' is implemented, access to the register is enabled if bit 'n' in this field is a 1 and disabled if bit 'n' of this field is a 0.  See the RDHWR instruction for a list of valid hard- |        |       |                                         |  |
| ware registers. |      |                                                                                                                                                                                                            |        |       |                                         |  |
|                 |      | Table 9.40 lists the RDHWR registers, and register number 'n' corresponds to bit 'n' in this field.                                                                                                        |        |       |                                         |  |

**Table 9.40 RDHWR Register Numbers** 

| Register<br>Number | Mnemonic   |                                                                                                        | Description                                                                                                                                                                                                                                                                                                                                                                                                                               |               |                                                                  |  |  |  |
|--------------------|------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------|--|--|--|
| 0                  | CPUNum     |                                                                                                        | Tumber of the CPU on which the program is currently running. This register rovides read access to the coprocessor 0 <i>EBase<sub>CPUNum</sub></i> field.                                                                                                                                                                                                                                                                                  |               |                                                                  |  |  |  |
| 1                  | SYNCI_Step | description for the use<br>should be zero if there<br>(either because there<br>writes to the data cach | dress step size to be used with the SYNCI instruction. See that instruction cription for the use of this value. In the typical implementation, this value und be zero if there are no caches in the system which must be synchroniz her because there are no caches, or because the instruction cache tracks tes to the data cache). In other cases, the return value should be the smallest size of the caches that must be synchronize. |               |                                                                  |  |  |  |
| 2                  | CC         | High-resolution cycle cessor 0 Count Regis                                                             | counter. This register provides read access to the otter.                                                                                                                                                                                                                                                                                                                                                                                 | copro-        | Required                                                         |  |  |  |
|                    | CCRes      |                                                                                                        | register. This value denotes the number of cycles e register. For example:                                                                                                                                                                                                                                                                                                                                                                |               | Required                                                         |  |  |  |
|                    |            | CCRes Value                                                                                            | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |                                                                  |  |  |  |
| 3                  |            | 1                                                                                                      | CC register increments every CPU cycle                                                                                                                                                                                                                                                                                                                                                                                                    |               |                                                                  |  |  |  |
|                    |            | 2                                                                                                      | CC register increments every second CPU cycle                                                                                                                                                                                                                                                                                                                                                                                             |               |                                                                  |  |  |  |
|                    |            | 3                                                                                                      | CC register increments every third CPU cycle                                                                                                                                                                                                                                                                                                                                                                                              |               |                                                                  |  |  |  |
|                    |            |                                                                                                        | etc.                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |                                                                  |  |  |  |
| 4                  | PerfCnt    | Performance Counter selects the Counter re                                                             | Pair. Even <i>sel</i> selects the <i>Control</i> register, while or egister in the pair.                                                                                                                                                                                                                                                                                                                                                  | dd <i>sel</i> | Required if any<br>PerfCntregister is implemented<br>(Release 6) |  |  |  |
| 5                  | XNP        | tions. If set to 1, then<br>wise present in the im<br>double-width or exten                            | dicates support for Release 6 Double-Width LLX/SCX family of instructions. If set to 1, then LLX/SCX family of instructions is not present, otherise present in the implementation. In absence of hardware support for buble-width or extended atomics, user software may emulate the instruction's chavior through other means. See Config5 <sub>XNP</sub> .                                                                             |               |                                                                  |  |  |  |
| 6-28               |            | _                                                                                                      | ers are reserved for future architecture use. Access Instruction Exception.                                                                                                                                                                                                                                                                                                                                                               |               | Reserved                                                         |  |  |  |
| 29                 | ULR        | UserLocal register, in UserLocal register is                                                           | er Local Register. This register provides read access to the coprocessor 0 serLocal register, if it is implemented. In some operating environments, the serLocal register is a pointer to a thread-specific storage block. In Release 6, UserLocal register is required.                                                                                                                                                                  |               |                                                                  |  |  |  |
| 30-31              |            |                                                                                                        | rs are reserved for implementation-dependent use. I access results in a Reserved Instruction Exception.                                                                                                                                                                                                                                                                                                                                   |               | Optional                                                         |  |  |  |

Using the *HWREna* register, privileged software may select which of the hardware registers are accessible via the RDHWR instruction. In doing so, a register may be virtualized at the cost of handling a Reserved Instruction Exception, interpreting the instruction, and returning the virtualized value. For example, if it is not desirable to provide direct access to the *Count* register, access to that register may be individually disabled and the return value can be virtualized by the operating system.

Software may determine which registers are implemented by writing all ones to the *HWREna* register, then reading the value back. If a bit reads back as a one, the processor implements that hardware register.

# 9.24 BadVAddr Register (CP0 Register 8, Select 0)

#### Compliance Level: Required.

The BadVAddr register is a read-only register that captures the most recent virtual address that caused one of the following exceptions:

- Address error (AdEL or AdES)
- TLB Refill
- TLB Invalid (TLBL, TLBS)
- · TLB Modified

The *BadVAddr* register does not capture address information for cache or bus errors, or for Watch exceptions, since none is an addressing error.

Figure 9.26 shows the format of the BadVAddr register; Table 9.41 describes the BadVAddr register fields.

### Figure 9.26 BadVAddr Register Format



#### **Table 9.41 BadVAddr Register Field Descriptions**

| Fields   |      |                     | Read/ |             |            |
|----------|------|---------------------|-------|-------------|------------|
| Name     | Bits | Description         | Write | Reset State | Compliance |
| BadVAddr | 310  | Bad virtual address | R     | Undefined   | Required   |

# 9.25 BadInstr Register (CP0 Register 8, Select 1)

Compliance Level: Pre-Release 6 - Optional Release 6 - Required

The *BadInstr* register is a read-only register that capture the most recent instruction which caused one of the following exceptions:

Instruction validity

Coprocessor Unusable, Reserved Instruction

Execution Exception

Integer Overflow, Trap, System Call, Breakpoint, Floating-Point, Coprocessor 2 exception

Addressing

Address Error, TLB Refill, TLB Invalid, TLB Read Inhibit, TLB Execute Inhibit, TLB Modified

The *BadInstr* register is provided to allow acceleration of instruction emulation. The *BadInstr* register is only set by exceptions which are synchronous to an instruction. The *BadInstr* register is not set by Interrupts, NMI, Machine check, Bus Error or Cache Error exceptions. The *BadInstr* register is not set by Watch or EJTAG exceptions.

When a synchronous exception occurs for which there is no valid instruction word (for example TLB Refill - Instruction Fetch), the value stored in *Badlnstr* is **UNPREDICTABLE**.

Presence of the *BadInstr* register is indicated by the *Config3<sub>Bl</sub>* bit set to 1. The *BadInstr* register is instantiated per-VPE in an MT Module processor. For Release 6, the *Config3<sub>Bl</sub>* bit must always be set to 1.

Figure 9.27 shows the proposed format of the BadInstr register; Table 9.42describes the BadInstr register fields.

Figure 9.27 BadInstr Register Format



### **Table 9.42 BadInstr Register Field Descriptions**

| Fields   |      |                                                                                                                             | Read / | Reset     |                             |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------|--------|-----------|-----------------------------|
| Name     | Bits | Description                                                                                                                 | Write  | State     | Compliance                  |
| BadInstr | 31:0 | Faulting instruction word. Instruction words smaller than 32 bits are placed in bits 15:0, with bits 31:16 containing zero. | R      | Undefined | Optional<br>(Pre-Release 6) |
|          |      |                                                                                                                             |        |           | Required (Release 6)        |

## 9.26 BadInstrP Register (CP0 Register 8, Select 2)

Compliance Level: Pre-Release 6 - Optional Release 6 - Required

The BadInstrP register is used in conjunction with the BadInstr register. The BadInstrP register contains the prior branch instruction, when the faulting instruction is in a branch delay slot.

The BadInstrP register is updated for these exceptions:

Instruction validity

Coprocessor Unusable, Reserved Instruction

Execution Exception

Integer Overflow, Trap, System Call, Breakpoint, Floating-Point, Coprocessor 2 exception

Addressing

Address Error, TLB Refill, TLB Invalid, TLB Read Inhibit, TLB Execute Inhibit, TLB Modified

The BadInstrP register is provided to allow acceleration of instruction emulation. The BadInstrP register is only set by exceptions which are synchronous to an instruction. The BadInstrP register is not set by Interrupts, NMI, Machine check, Bus Error or Cache Error exceptions. The BadInstr register is not set by Watch or EJTAG exceptions.

When a synchronous exception occurs and the faulting instruction is not in a branch delay slot, then the value stored in *BadInstrP* is **UNPREDICTABLE**.

Presence of the BadInstrP register is indicated by the  $Config3_{BP}$  bit set to 1. The BadInstrP register is instantiated per-VPE in an MT Module processor. For Release 6, the  $Config3_{BP}$  bit must be set to 1.

Figure 9.28 shows the proposed format of the BadInstrP register; Table 9.43describes the BadInstrP register fields.

### Figure 9.28 BadInstrP Register Format



#### Table 9.43 BadInstrP Register Field Descriptions

| Field     | S    |                                                                                                                            | Read / | Reset     |                             |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------|--------|-----------|-----------------------------|
| Name      | Bits | Description                                                                                                                | Write  | State     | Compliance                  |
| BadInstrP | 31:0 | Prior branch instruction. Instruction words smaller than 32 bits are placed in bits 15:0, with bits 31:16 containing zero. | R      | Undefined | Optional<br>(Pre-Release 6) |
|           |      |                                                                                                                            |        |           | Required (Release 6)        |

## 9.27 Count Register (CP0 Register 9, Select 0)

#### Compliance Level: Required.

The *Count* register acts as a timer, incrementing at a constant rate, whether or not an instruction is executed, retired, or any forward progress is made through the pipeline. The rate at which the counter increments is implementation-dependent, and is a function of the pipeline clock of the processor, not the issue width of the processor.

The Count register can be written for functional or diagnostic purposes, including at reset or to synchronize processors.

The Count register can also be read via RDHWR register 2.

Figure 9.29 shows the format of the Count register; Table 9.44 describes the Count register fields.

### Figure 9.29 Count Register Format



### **Table 9.44 Count Register Field Descriptions**

| Fie   | lds  |                  | Read/ |             |            |
|-------|------|------------------|-------|-------------|------------|
| Name  | Bits | Description      | Write | Reset State | Compliance |
| Count | 310  | Interval counter | R/W   | Undefined   | Required   |

# 9.28 Reserved for Implementations (CP0 Register 9, Selects 6 and 7)

**Compliance Level:** *Implementation-dependent.* 

CP0 register 9, Selects 6 and 7 are reserved for implementation-dependent use and are not defined by the architecture.

## 9.29 EntryHi Register (CP0 Register 10, Select 0)

**Compliance Level:** Required for TLB-based MMU; Optional otherwise.

The EntryHi register contains the virtual address match information used for TLB read, write, and access operations.

A TLB exception (TLB Refill, TLB Invalid, or TLB Modified) causes bits VA<sub>31.13</sub> of the virtual address to be written into the *VPN2* field of the *EntryHi* register. An implementation of Release 2 of the Architecture which supports 1 kB pages also writes VA<sub>12..11</sub> into the *VPN2X* field of the *EntryHi* register. A TLBR instruction writes the *EntryHi* register with the corresponding fields from the selected TLB entry. The *ASID* field is written by software with the current address space identifier value and is used during the TLB comparison process to determine TLB match.

Because the ASID field is overwritten by a TLBR instruction, software must save and restore the value of ASID around use of the TLBR. This is especially important in TLB Invalid and TLB Modified exceptions, and in other memory management software.

In Release 3 of the architecture, the VPN2 field of the TLB entry can be optionally invalidated. When this is done, the invalidated entry is ignored on address match for memory accesses. One method of invalidating the VPN2 field is the use of the EHINV field with the TLBWI instruction. This field exists if  $Config4_{IE}$  is set to a value of 2 or 3. This field is overwritten by a TLBR instruction, so software must save and restore the value of the EHINV field around the use of the TLBR instruction. This is especially important for the subsequent usage of TLBWI instructions.

The VPNX2 and VPN2 fields of the EntryHi register are not defined after an address error exception and these fields may be modified by hardware during the address error exception sequence. Software writes of the EntryHi register (via MTC0) do not cause the implicit write of address-related fields in the BadVAddr or Context registers.

Figure 9.30 shows the format of the EntryHi register; Table 9.45 describes the EntryHi register fields.





Table 9.45 EntryHi Register Field Descriptions

| Fie                   | lds  |                                                                                                                                                                                       | Read / | Reset      |          |
|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|----------|
| Name Bits Description |      | Write                                                                                                                                                                                 | State  | Compliance |          |
| VPN2                  | 3113 | $VA_{31\ 13}$ of the virtual address (virtual page number / 2). This field is written by hardware on a TLB exception or on a TLB read, and is written by software before a TLB write. | R/W    | Undefined  | Required |

Table 9.45 EntryHi Register Field Descriptions (Continued)

| Fie   | lds  |                                                                                                                                                                                                                                       | Read /                      | Reset                      |                                                                                                            |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------|------------------------------------------------------------------------------------------------------------|
| Name  | Bits | Description                                                                                                                                                                                                                           | Write                       | State                      | Compliance                                                                                                 |
| VPN2X | 1211 | In Release 2 of the Architecture (and subsequent releases), the $VPN2X$ field is an extension to the $VPN2$ field to support 1 kB pages. These bits are not writable by either hardware or software unless $Config3_{SP} = 1$ and     | R/W                         | 0                          | Required (Release 2<br>and 1 kB Page Sup-<br>port)                                                         |
|       |      | PageGrain <sub>ESP</sub> = 1. If enabled for write, this field contains $VA_{12\ 11}$ of the virtual address and is written by hard-                                                                                                  |                             |                            |                                                                                                            |
|       |      | ware on a TLB exception or on a TLB read, and is by software before a TLB write.  If writes are not enabled, and in implementations of Release 1 of the Architecture, this field must be written with zero and returns zeros on read. |                             |                            |                                                                                                            |
| EHINV | 10   | TLB HW Invalidate  If $Config4_{IE} > 1$ , and this bit is set, the TLBWI instruction will invalidate the VPN2 field of the selected TLB entry.  If $Config4_{IE} > 1$ , a TLBR instruction will update this field                    | R/W                         | 0                          | Optional (Release 3). Required for TLBWI hardware invalidate support, or if Config4 <sub>IE</sub> =2 or 3. |
|       |      | withe the VPN2 invalid bit of the read TLB entry.                                                                                                                                                                                     |                             |                            | Required (Release 6)                                                                                       |
| ASIDX | 98   | If $Config4_{AE} = 1$ then these bits extend the ASID field.<br>If $Config4_{AE} = 0$ then Must be written as zero; returns                                                                                                           | If $Config4_A$ $E = 1$ then | If Config4 <sub>AE</sub> = | Required                                                                                                   |
|       |      | zero on read.                                                                                                                                                                                                                         | R/W<br>else 0               | Undefined else 0           |                                                                                                            |
| ASID  | 70   | Address space identifier. This field is written by hardware on a TLB read and by software to establish the current ASID value for TLB write and against which TLB references match each entry's TLB ASID field.                       | R/W                         | Undefined                  | Required (TLB<br>MMU)                                                                                      |

In implementations of Release 2 (and any subsequent releases prior to Release 6) of the Architecture, the *VPN2X* field of the *EntryHi* register must be written with zero and the TLB must be flushed before each instance in which the value of the *PageGrain* register is changed. This operation must be carried out while running in an unmapped address space. The operation of the processor is **UNDEFINED** if this sequence is not done.

For Release 6, this is not a requirement because support for  $EntryHi_{EHINV}$  is mandatory. Instead, software must invalidate the TLB entries explicitly using TLBWI with  $EntryHi_{EHINV}=1$ .

## 9.30 Compare Register (CP0 Register 11, Select 0)

#### **Compliance Level:** Required.

The *Compare* register acts in conjunction with the *Count* register to implement a timer and timer interrupt function. The *Compare* register maintains a stable value and does not change on its own.

When the value of the *Count* register equals the value of the *Compare* register, an interrupt request is made. In Release 1 of the architecture, this request is combined in an implementation-dependent way with hardware interrupt 5 to set interrupt bit IP(7) in the *Cause* register. In Release 2 (and subsequent releases) of the Architecture, the presence of the interrupt is visible to software via the *Cause*<sub>TI</sub> bit and is combined in an implementation-dependent way with a hardware or software interrupt. For Vectored Interrupt Mode, the interrupt is at the level specified by the  $IntCtI_{IPTI}$  field.

For diagnostic purposes, the *Compare* register is a read/write register. In normal use however, the *Compare* register is write-only. Writing a value to the *Compare* register, as a side effect, clears the timer interrupt. Figure 9.31 shows the format of the *Compare* register; Table 9.46 describes the *Compare* register fields.

#### Figure 9.31 Compare Register Format



#### **Table 9.46 Compare Register Field Descriptions**

| Fie     | lds  |                              | Read / | Reset     |            |
|---------|------|------------------------------|--------|-----------|------------|
| Name    | Bits | Description                  | Write  | State     | Compliance |
| Compare | 310  | Interval count compare value | R/W    | Undefined | Required   |

### **Programming Note:**

In Release 2 of the Architecture, the EHB instruction can be used to make interrupt state changes visible when the *Compare* register is written. See 6.1.2.1 "Software Hazards and the Interrupt System" on page 82.

# 9.31 Reserved for Implementations (CP0 Register 11, Selects 6 and 7)

**Compliance Level:** *Implementation-dependent.* 

CP0 register 11, Selects 6 and 7 are reserved for implementation-dependent use and are not defined by the architecture.

## 9.32 Status Register (CP Register 12, Select 0)

#### Compliance Level: Required.

The *Status* register is a read/write register that contains the operating mode, interrupt enabling, and the diagnostic states of the processor. Fields of this register combine to create operating modes for the processor. See "MIPS32 and microMIPS32 Operating Modes" on page 21 for a discussion of operating modes, and "Interrupts" on page 71 for a discussion of interrupt modes.

Figure 9.33 shows the format of the *Status* register for Pre-Release 6; Figure 9.33 shows the format of the *Status* register for Release 6; Table 9.47 describes the *Status* register fields.

### Figure 9.32 Status Register Format for Pre-Release 6

| 31   | 28  | 27 | 26 | 25 | 24 | 23 | 22  | 21 | 20 | 19  | 18  | 17 | 16  | 15 |        | 10 | 9    | 8    | 7 | 6 | 5 | 4  | 3  | 2   | 1   | 0  |
|------|-----|----|----|----|----|----|-----|----|----|-----|-----|----|-----|----|--------|----|------|------|---|---|---|----|----|-----|-----|----|
| CU3. | CU0 | RP | FR | RE | MX | 0  | BEV | TS | SR | NMI | ASE | Im | ıpl |    | IM7IM2 |    | IM1. | .IM0 |   | 0 |   | UM | R0 | ERL | EXL | ΙE |
|      |     |    |    |    |    |    |     |    | •  |     |     |    |     |    | IPL    |    |      |      |   |   |   | KS | U  |     |     |    |

### Figure 9.33 Status Register Format for Release 6



**Table 9.47 Status Register Field Descriptions** 

| Field           | ds   |                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                          | Read / | Reset     |                                           |
|-----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|-------------------------------------------|
| Name            | Bits | 1                                                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                              | Write  | State     | Compliance                                |
| CU (CU3<br>CU0) | 3128 | Controls access tively:                                                                                                                                                                 | to coprocessors 3, 2, 1, and 0, respec-                                                                                                                                                                                                                                                                                                                                                                  | R/W    | Undefined | Required for all implemented coprocessors |
|                 |      | Encoding                                                                                                                                                                                | Meaning                                                                                                                                                                                                                                                                                                                                                                                                  |        |           | (Pre-Release 6)                           |
|                 |      | 0                                                                                                                                                                                       | Access not allowed                                                                                                                                                                                                                                                                                                                                                                                       |        |           |                                           |
|                 |      | 1                                                                                                                                                                                       | Access allowed                                                                                                                                                                                                                                                                                                                                                                                           |        |           |                                           |
|                 |      | ning in Kernel M<br>state of the CUO<br>In Release 2 (and<br>and for 64-bit in<br>tecture, executio<br>ing those encode<br>by the CU1 enable<br>for future use by<br>If there is no pro | always usable when the processor is run-<br>fode or Debug Mode, independent of the<br>bit.<br>It subsequent releases) of the Architecture,<br>aplementations of Release 1 of the Archi-<br>n of all floating-point instructions, includ-<br>ted with the COP1X opcode, is controlled<br>to the Architecture.<br>The Vision for connecting a coprocessor, the<br>CU bit must be ignored on write and read |        |           |                                           |
| CU (CU3         | 3129 | Controls access                                                                                                                                                                         | to coprocessors 3, 2, and 1, respectively:                                                                                                                                                                                                                                                                                                                                                               | R/W    | Undefined | Required for all                          |
| CU1)            |      | Encoding                                                                                                                                                                                | Meaning                                                                                                                                                                                                                                                                                                                                                                                                  |        |           | implemented coprocessors                  |
|                 |      | 0                                                                                                                                                                                       | Access not allowed                                                                                                                                                                                                                                                                                                                                                                                       |        |           | (Release 6)                               |
|                 |      | 1                                                                                                                                                                                       | Access allowed                                                                                                                                                                                                                                                                                                                                                                                           |        |           |                                           |
|                 |      | and for 64-bit in tecture, execution ing those encode by the CU1 enable for future use by If there is no pro                                                                            | I subsequent releases) of the Architecture, aplementations of Release 1 of the Archino of all floating-point instructions, included with the COP1X opcode, is controlled the CU3 is no longer used and is reserved the Architecture.  Architecture.  Avision for connecting a coprocessor, the CU bit must be ignored on write and read                                                                  |        |           |                                           |
| RW              | 28   | out side-effects.<br>to signify that th                                                                                                                                                 | This bit can be written by software with-A use case is for the kernel to set this bit e exception condition is due to user code, tatus to the stack in memory.                                                                                                                                                                                                                                           | R/W    | Undefined | Required<br>(Release 6)                   |
| RP              | 27   | The specific ope<br>dent.<br>If this bit is not i<br>and read as zero.                                                                                                                  | power mode on some implementations. ration of this bit is implementation-depenmplemented, it must be ignored on write. If this bit is implemented, the reset state that the processor starts at full perfor-                                                                                                                                                                                             | R/W    | 0         | Optional<br>(Pre-Release 6)               |
| 0               | 27   | This bit must be                                                                                                                                                                        | written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                   | 0      | 0         | Reserved<br>(Release 6)                   |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Field | ds   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                         | Read /                 | Reset     |            |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------|------------|
| Name  | Bits |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Description                                                                                                                                                                                                                                                                                                                                                                                                             | Write                  | State     | Compliance |
| FR    | 26   | This bit is used t<br>for 64-bit floatin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | o control the floating-point register mode g-point units:                                                                                                                                                                                                                                                                                                                                                               | R/W<br>(Pre-Release 6) | Undefined | Required   |
|       |      | Encoding                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                 | R                      | 1/0       |            |
|       |      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Floating-point registers can contain any 32-bit datatype. 64-bit datatypes are stored in even-odd pairs of registers.                                                                                                                                                                                                                                                                                                   | (Release 6)            | 2.0       |            |
|       |      | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Floating-point registers can contain any datatype                                                                                                                                                                                                                                                                                                                                                                       |                        |           |            |
|       |      | could implement of the Architecture and 64-bit processor point unit. As of point is implement bit FPU, with the required. The FF to be required. Release 6 disalled 64-bit FPU regiss read-only. See but the following conference of the following conference | oint unit is implemented implementation of Release 1 of the Archientation of Release 2 of the Architecture intreleases) in which a 64-bit floating-or implemented ignored on write and read as 1 for an of Release 6 of the Architecture (and sub-or in which a 64-bit floating-point unit is implementation of a 32-bit FPU with sin-oport only. In this case, FR=0, although oly even-odd pairing of 32-bit registers |                        |           |            |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Field | ds   |                                                                   |                                                                                                                                                                                                     | Read /                                         | Reset                                     |                             |
|-------|------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|-----------------------------|
| Name  | Bits |                                                                   | Description                                                                                                                                                                                         |                                                | State                                     | Compliance                  |
| RE    | 25   | the processor is a  Encoding  0  1  Neither Debug Mode references | Weaning User mode uses configured endianness User mode uses reversed endianness Mode nor Kernel Mode nor Supervisor are affected by the state of this bit. Implemented, it must be ignored on write | R/W                                            | Undefined                                 | Optional<br>(Pre-Release 6) |
| 0     | 25   | This bit must be                                                  | written as zero; returns zero on read.                                                                                                                                                              | 0                                              | 0                                         | Reserved<br>(Release 6)     |
| MX    | 24   | on processors in the MDMX nor                                     | o MDMX <sup>TM</sup> and MIPS® DSP resources aplementing one of these ASEs. If neither the MIPS DSP Module is implemented, gnored on write and read as zero.                                        | R if the processor implements neither the MDMX | 0 if the processor implements neither the | Optional                    |
|       |      | Encoding                                                          | Meaning                                                                                                                                                                                             | nor the MIPS<br>DSP Modules;                   | MDMX nor the MIPS                         |                             |
|       |      | 0                                                                 | Access not allowed                                                                                                                                                                                  | otherwise R/W                                  | DSP Mod-                                  |                             |
|       |      | 1                                                                 | Access allowed                                                                                                                                                                                      |                                                | ules; other-<br>wise<br>Undefined         |                             |
| BEV   | 22   | Controls the loca                                                 | ntion of exception vectors:                                                                                                                                                                         | R/W                                            | 1                                         | Required                    |
|       |      | Encoding                                                          | Meaning                                                                                                                                                                                             |                                                |                                           |                             |
|       |      | 0                                                                 | Normal                                                                                                                                                                                              |                                                |                                           |                             |
|       |      | 1                                                                 | Bootstrap                                                                                                                                                                                           |                                                |                                           |                             |
|       |      | See "Exception"                                                   | Vector Locations" on page 84 for details.                                                                                                                                                           |                                                |                                           |                             |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Fiel            | ds   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Read / | Reset              |                                                                                               |
|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|-----------------------------------------------------------------------------------------------|
| Name            | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Write  | State              | Compliance                                                                                    |
| TS <sup>1</sup> | 21   | Indicates that the TLB has detected a match on multiple entries. It is implementation-dependent whether this detection occurs at all, on a write to the TLB, or an access to the TLB. In Release 2 of the Architecture (and subsequent releases), multiple TLB matches may only be reported on a TLB write. When such a detection occurs, the processor initiates a machine check exception and sets this bit. It is implementation-dependent whether this condition can be corrected by software. If the condition can be corrected, this bit should be cleared by software before resuming normal operation.  See "TLB Initialization" on page 33 for a discussion of software TLB initialization used to avoid a machine check exception during processor initialization.  If this bit is not implemented, it must be ignored on write and read as zero.  Software should not write a 1 to this bit when its value is a 0, thereby causing a 0-to-1 transition. If such a transition is caused by software, it is UNPREDICTABLE whether hardware ignores the write, accepts the write with no side effects, or accepts the write and initiates a machine check exception. |        | 0                  | Required if the processor detects and reports a match on multiple TLB entries (Pre-Release 6) |
| 0               | 21   | This bit must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0      | 0                  | Reserved<br>(Release 6)                                                                       |
| SR              | 20   | Indicates that the entry through the reset exception vector was due to a Soft Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W    |                    | Required if Soft<br>Reset is imple-                                                           |
|                 |      | Encoding Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        |                    | mented                                                                                        |
|                 |      | 0 Not Soft Reset (NMI or Reset)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        |                    |                                                                                               |
|                 |      | 1 Soft Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        | 1 for Soft         |                                                                                               |
|                 |      | If this bit is not implemented, it must be ignored on write and read as zero.  For Pre-Release 6, software should not write a 1 to this bit when its value is a 0, thereby causing a 0-to-1 transition. If such a transition is caused by software, it is <b>UNPRE-DICTABLE</b> whether hardware ignores or accepts the write.  For Release 6, hardware ignores a write of 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | Reset; 0 otherwise |                                                                                               |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Field  | ds   |                                                                                                                                |                                                                                                                                                                                                                                                                                                                                       | Read /                                  | Reset                                 |                                                          |
|--------|------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------|----------------------------------------------------------|
| Name   | Bits |                                                                                                                                | Description                                                                                                                                                                                                                                                                                                                           | Write                                   | State                                 | Compliance                                               |
| NMI    | 19   | Indicates that the was due to an NI                                                                                            | e entry through the reset exception vector<br>MI exception:                                                                                                                                                                                                                                                                           | R/W                                     |                                       | Required if NMI is implemented                           |
|        |      | Encoding                                                                                                                       | Meaning                                                                                                                                                                                                                                                                                                                               |                                         |                                       |                                                          |
|        |      | 0                                                                                                                              | Not NMI (Soft Reset or Reset)                                                                                                                                                                                                                                                                                                         |                                         |                                       |                                                          |
|        |      | 1                                                                                                                              | NMI                                                                                                                                                                                                                                                                                                                                   |                                         | 1 for NMI; 0                          |                                                          |
|        |      | and read as zero. For Pre-Release when its value is such a transition <b>DICTABLE</b> wh write.                                | implemented, it must be ignored on write 6, software should not write a 1 to this bit a 0, thereby causing a 0-to-1 transition. If is caused by software, it is <b>UNPRE</b> -ether hardware ignores or accepts the ardware ignores a write of 1.                                                                                     |                                         | otherwise                             |                                                          |
| ASE    | 18   | If MCU ASE is                                                                                                                  | red for the MCU ASE.  not implemented, then this bit must be returns zero on read.                                                                                                                                                                                                                                                    | 0 if MCU ASE<br>is not imple-<br>mented | 0 if MCU<br>ASE is not<br>implemented | Required for<br>MCU ASE; other-<br>wise Reserved         |
| Impl   | 1716 | defined by the ar                                                                                                              | replementation-dependent and are not rechitecture. If they are not implemented, ored on write and read as zero.                                                                                                                                                                                                                       |                                         | Undefined                             | Optional                                                 |
| IM7IM2 | 1510 | ware interrupts.                                                                                                               | Controls the enabling of each of the hard-<br>Refer to "Interrupts" on page 71 for a<br>sion of enabled interrupts.                                                                                                                                                                                                                   | R/W                                     | Undefined                             | Required                                                 |
|        |      | Encoding                                                                                                                       | Meaning                                                                                                                                                                                                                                                                                                                               |                                         |                                       |                                                          |
|        |      | 0                                                                                                                              | Interrupt request disabled                                                                                                                                                                                                                                                                                                            |                                         |                                       |                                                          |
|        |      | 1                                                                                                                              | Interrupt request enabled                                                                                                                                                                                                                                                                                                             |                                         |                                       |                                                          |
|        |      | which EIC interr<br>these bits take or                                                                                         | ons of Release 2 of the Architecture in rupt mode is enabled ( $Config3_{VEIC} = 1$ ), a different meaning and are interpreted described below.                                                                                                                                                                                       |                                         |                                       |                                                          |
| IPL    | 1510 | subsequent relea<br>enabled ( <i>Config</i><br>(063) value of t<br>naled only if the<br>If EIC interrupt<br>these bits take on | Level. ons of Release 2 of the Architecture (and ses) in which EIC interrupt mode is $3_{VEIC} = 1$ ), this field is the encoded the current $IPL$ . An interrupt will be sigrequested IPL is higher than this value. mode is not enabled ( $Config3_{VEIC} = 0$ ), in a different meaning and are interpreted bits, described above. | R/W                                     | Undefined                             | Optional (Release<br>2 and EIC inter-<br>rupt mode only) |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Field  | ls   |                                                                              |                                                                                                                                                                                                                                    | Read / | Reset     |                                                                              |
|--------|------|------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------------------------------------------------------------------------|
| Name   | Bits |                                                                              | Description                                                                                                                                                                                                                        | Write  | State     | Compliance                                                                   |
| IM1IM0 | 98   | ware interrupts.                                                             | Controls the enabling of each of the soft-<br>Refer to "Interrupts" on page 71 for a<br>sion of enabled interrupts.                                                                                                                | R/W    | Undefined | Required                                                                     |
|        |      | Encoding                                                                     | Meaning                                                                                                                                                                                                                            |        |           |                                                                              |
|        |      | 0                                                                            | Interrupt request disabled Interrupt request enabled                                                                                                                                                                               |        |           |                                                                              |
|        |      | which EIC inter                                                              | ons of Release 2 of the Architecture in rupt mode is enabled ( $Config3_{VEIC} = 1$ ), itable, but have no effect on the interrupt                                                                                                 |        |           |                                                                              |
| 0      | 7:5  | Must be written                                                              | as zero; returns zero on read.                                                                                                                                                                                                     | R      | 0         | Reserved                                                                     |
| KSU    | 43   | field denotes the<br>See "MIPS32 ar<br>page 21 for a ful<br>encoding of this | ode is implemented, the encoding of this base operating mode of the processor. In the discussion of operating Modes on the discussion of operating modes. The field is shown below. The meaning of the last changed for Release 6. | R/W    | Undefined | Required if<br>Supervisor Mode<br>is implemented;<br>Optional other-<br>wise |
|        |      | Encoding                                                                     | Meaning                                                                                                                                                                                                                            |        |           |                                                                              |
|        |      | 0b00                                                                         | Base mode is Kernel Mode                                                                                                                                                                                                           |        |           |                                                                              |
|        |      | 0b01                                                                         | Base mode is Supervisor Mode                                                                                                                                                                                                       |        |           |                                                                              |
|        |      | 0b10                                                                         | Base mode is User Mode                                                                                                                                                                                                             |        |           |                                                                              |
|        |      | 0b11                                                                         | Reserved. For Pre-Release 6, the operation of the processor is <b>UNDE-FINED</b> if this value is written to the <i>KSU</i> field. For Release 6, hardware ignores a write of this value.                                          |        |           |                                                                              |
|        |      | Note: This field below.                                                      | overlaps the <i>UM</i> and <i>R0</i> fields, described                                                                                                                                                                             |        |           |                                                                              |
| UM     | 4    | the base operation and microMIPS                                             | ode is not implemented, this bit denotes ng mode of the processor. See "MIPS32 32 Operating Modes" on page 21 for a full erating modes. The encoding of this bit is:                                                               | R/W    | Undefined | Required                                                                     |
|        |      | Encoding                                                                     | Meaning                                                                                                                                                                                                                            |        |           |                                                                              |
|        |      | 0                                                                            | Base mode is Kernel Mode                                                                                                                                                                                                           |        |           |                                                                              |
|        |      | 1                                                                            | Base mode is User Mode                                                                                                                                                                                                             |        |           |                                                                              |
|        |      | Note: This bit or                                                            | verlaps the KSU field, described above.                                                                                                                                                                                            |        |           |                                                                              |
| R0     | 3    | reserved. This b zero.                                                       | ode is not implemented, this bit is it must be ignored on write and read as verlaps the KSU field, described above.                                                                                                                | R      | 0         | Reserved                                                                     |

**Table 9.47 Status Register Field Descriptions (Continued)** 

| Field | ds   |                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                | Read / | Reset     |            |
|-------|------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name  | Bits |                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                    | Write  | State     | Compliance |
| ERL   | 2    |                                                                                                            | by the processor when a Reset, Soft<br>Cache Error exception are taken.                                                                                                                                                                                                                                                                                                        | R/W    | 1         | Required   |
|       |      | Encoding                                                                                                   | Meaning                                                                                                                                                                                                                                                                                                                                                                        |        |           |            |
|       |      | 0                                                                                                          | Normal level                                                                                                                                                                                                                                                                                                                                                                   |        |           |            |
|       |      | 1                                                                                                          | Error level                                                                                                                                                                                                                                                                                                                                                                    |        |           |            |
|       |      | Hardware and The ERET ins ErrorEPC ins Segment kuse region. See "A when StatusE memory to be The operation | r is running in kernel mode I software interrupts are disabled struction will use the return address held in stead of EPC rg is treated as an unmapped and uncached Address Translation for the kuseg Segment RL = 1" on page 31. This allows main accessed in the presence of cache errors. To of the processor is UNDEFINED if the while the processor is executing instruc- |        |           |            |
| EXL   | 1    | *                                                                                                          | ; Set by the processor when any exception<br>, Soft Reset, NMI or Cache Error excep-                                                                                                                                                                                                                                                                                           | R/W    | Undefined | Required   |
|       |      | Encoding                                                                                                   | Meaning                                                                                                                                                                                                                                                                                                                                                                        |        |           |            |
|       |      | 0                                                                                                          | Normal level                                                                                                                                                                                                                                                                                                                                                                   |        |           |            |
|       |      | 1                                                                                                          | Exception level                                                                                                                                                                                                                                                                                                                                                                |        |           |            |
|       |      | <ul> <li>Hardware and</li> <li>TLB Refill exinstead of the</li> <li>EPC, Cause<sub>Bl</sub></li> </ul>     | r is running in Kernel Mode I software interrupts are disabled. Acceptions use the general exception vector TLB Refill vector. On and SRSCtl (implementations of Release tecture only) will not be updated if                                                                                                                                                                  |        |           |            |
| IE    | 0    | Interrupt Enable and hardware in                                                                           | : Acts as the master enable for software terrupts:                                                                                                                                                                                                                                                                                                                             | R/W    | Undefined | Required   |
|       |      | Encoding                                                                                                   | Meaning                                                                                                                                                                                                                                                                                                                                                                        |        |           |            |
|       |      | 0                                                                                                          | Interrupts are disabled                                                                                                                                                                                                                                                                                                                                                        |        |           |            |
|       |      | 1                                                                                                          | Interrupts are enabled                                                                                                                                                                                                                                                                                                                                                         |        |           |            |
|       |      |                                                                                                            | he Architecture (and subsequent releases),<br>nodified separately via the DI and EI                                                                                                                                                                                                                                                                                            |        |           |            |

<sup>1.</sup> The TS bit originally indicated a "TLB Shutdown" condition in which circuits detected multiple TLB matches and shutdown the TLB to prevent physical damage. In newer designs, multiple TLB matches do not cause physical damage to the TLB structure, so the TS bit retains its name, but is simply an indicator to the machine check exception handler that multiple TLB matches were detected and reported by the processor.

In Release 2 of the Architecture, the EHB instruction can be used to make interrupt state changes visible when the *IM*, *IPL*, *ERL*, *EXL*, or *IE* fields of the *Status* register are written. See "Software Hazards and the Interrupt System" on page 82.

# 9.33 IntCtl Register (CP0 Register 12, Select 1)

Compliance Level: Required (Release 2).

The *IntCtl* register controls the expanded interrupt capability added in Release 2 of the Architecture, including vectored interrupts and support for an external interrupt controller. This register does not exist in implementations of Release 1 of the Architecture.

Figure 9.34 shows the format of the IntCtl register; Table 9.48 describes the IntCtl register fields.

.

### Figure 9.34 IntCtl Register Format

| 31 2 | 9 2 | 28 26 | 25   | 23 | 22      | 14 | 13 | 10   | 9 | 5  | 4 | 0 |  |
|------|-----|-------|------|----|---------|----|----|------|---|----|---|---|--|
| IPTI |     | IPPCI | IPFD | С  | MCU ASE |    |    | 0000 |   | VS |   | 0 |  |

### **Table 9.48 IntCtl Register Field Descriptions**

| Fie  | elds |             |                                     |                                   |                                                                                                              |     | Read / | Reset                                         |            |
|------|------|-------------|-------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------|-----|--------|-----------------------------------------------|------------|
| Name | Bits |             |                                     | Descript                          | ion                                                                                                          |     | Write  | State                                         | Compliance |
| IPTI | 3129 | this<br>rup | field specifies<br>t request is me  | the IP number<br>rged, and allow  | Vectored Interrupt mode<br>or to which the Timer Int<br>ws software to determin<br>or a potential interrupt. | er- | R      | Preset by<br>hardware or<br>Externally<br>Set | Required   |
|      |      |             | Encoding                            | IP bit                            | Hardware<br>Interrupt Source                                                                                 |     |        |                                               |            |
|      |      |             | 2                                   | 2                                 | HW0                                                                                                          |     |        |                                               |            |
|      |      |             | 3                                   | 3                                 | HW1                                                                                                          |     |        |                                               |            |
|      |      |             | 4                                   | 4                                 | HW2                                                                                                          |     |        |                                               |            |
|      |      |             | 5                                   | 5                                 | HW3                                                                                                          |     |        |                                               |            |
|      |      |             | 6                                   | 6                                 | HW4                                                                                                          |     |        |                                               |            |
|      |      |             | 7                                   | 7                                 | HW5                                                                                                          |     |        |                                               |            |
|      |      | Inte<br>ena | errupt Controlle<br>bled. The exter | er Mode is bot<br>mal interrupt c | EDICTABLE if Extern h implemented and controller is expected to interrupt mode.                              |     |        |                                               |            |

Table 9.48 IntCtl Register Field Descriptions (Continued)

| Fields Name Bits |      |                           |                                                                                                                         |                                                                    |                                                                                                                                                                | Read /                                        | Reset                                             |                                             |
|------------------|------|---------------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------------------------------------------|---------------------------------------------|
|                  |      |                           |                                                                                                                         | Descript                                                           | Write                                                                                                                                                          | State                                         | Compliance                                        |                                             |
| IPPCI            | 2826 | thi<br>ma<br>sof          | r Interrupt Comp<br>s field specifies<br>ance Counter Int<br>Itware to determ<br>tential interrupt.                     | the IP numbe<br>errupt request<br>ine whether to                   | R                                                                                                                                                              | Preset by<br>hardware or<br>Externally<br>Set | Optional (Performance<br>Counters<br>Implemented) |                                             |
|                  |      |                           | Encoding                                                                                                                | IP bit                                                             | Hardware<br>Interrupt Source                                                                                                                                   |                                               |                                                   |                                             |
|                  |      |                           | 2                                                                                                                       | 2                                                                  | HW0                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 3                                                                                                                       | 3                                                                  | HW1                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 4                                                                                                                       | 4                                                                  | HW2                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 5                                                                                                                       | 5                                                                  | HW3                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 6                                                                                                                       | 6                                                                  | HW4                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 7                                                                                                                       | 7                                                                  | HW5                                                                                                                                                            |                                               |                                                   |                                             |
| IPFDC            | 2523 | If I = () Fo thi Ch to () | performance cou<br>b), this field return<br>r Interrupt Comp<br>s field specifies<br>annel Interrupt<br>determine wheth | rns zero on re<br>patibility and<br>the IP numbe<br>request is mer | interrupt mode. implemented ( $Config1_{PC}$ and.  Vectored Interrupt modes, r to which the Fast Debug reed, and allows software r $Cause_{FDCI}$ for a poten- | R                                             | Preset by<br>hardware or<br>Externally<br>Set     | Optional (EJTAG Fast Debug Chan- nel Imple- |
|                  |      | tia                       | l interrupt.                                                                                                            |                                                                    |                                                                                                                                                                |                                               |                                                   | mented)                                     |
|                  |      |                           | Encoding                                                                                                                | IP bit                                                             | Hardware<br>Interrupt Source                                                                                                                                   |                                               |                                                   |                                             |
|                  |      |                           | 2                                                                                                                       | 2                                                                  | HW0                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 3                                                                                                                       | 3                                                                  | HW1                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 4                                                                                                                       | 4                                                                  | HW2                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 5                                                                                                                       | 5                                                                  | HW3                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 6                                                                                                                       | 6                                                                  | HW4                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      |                           | 7                                                                                                                       | 7                                                                  | HW5                                                                                                                                                            |                                               |                                                   |                                             |
|                  |      | Int<br>ena<br>pro<br>If I | errupt Controlle<br>abled. The exter<br>ovide this inforn                                                               | or Mode is bot<br>nal interrupt on<br>thation for that             | EDICTABLE if External h implemented and controller is expected to interrupt mode. ted, this field returns zero                                                 |                                               |                                                   |                                             |
| MCU ASE          | 2214 | Th                        | ese bits are rese                                                                                                       | rved for the N                                                     | MicroController ASE.                                                                                                                                           | 0                                             | 0                                                 | Reserved                                    |
|                  |      |                           | hat ASE is not i<br>urns zero on rea                                                                                    | -                                                                  | must be written as zero;                                                                                                                                       |                                               |                                                   |                                             |

Table 9.48 IntCtl Register Field Descriptions (Continued)

| Fie  | elds |                                                                                                |                                                                                               |                                                                | Read / | Reset |            |  |
|------|------|------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------|--------|-------|------------|--|
| Name | Bits |                                                                                                | Description                                                                                   | n                                                              | Write  | State | Compliance |  |
| 0    | 10   | Must be written as                                                                             | zero; returns zer                                                                             | ro on read.                                                    | 0      | 0     | Reserved   |  |
| VS   | 95   |                                                                                                | 3 <sub>VInt</sub> or Config                                                                   | ots are implemented ( $S_{VEIC}$ ), this field specinterrupts. |        | 0     | Optional   |  |
|      |      | The sale spacing see                                                                           |                                                                                               | tween Vectors                                                  |        |       |            |  |
|      |      | Encoding                                                                                       | (hex)                                                                                         | (decimal)                                                      |        |       |            |  |
|      |      | 0x00                                                                                           | 0x000                                                                                         | 0                                                              |        |       |            |  |
|      |      | 0x01                                                                                           | 0x020                                                                                         | 32                                                             |        |       |            |  |
|      |      | 0x02                                                                                           | 0x040                                                                                         | 64                                                             |        |       |            |  |
|      |      | 0x04                                                                                           | 0x080                                                                                         | 128                                                            |        |       |            |  |
|      |      | 0x08                                                                                           | 0x100                                                                                         | 256                                                            |        |       |            |  |
|      |      | 0x10                                                                                           | 0x200                                                                                         | 512                                                            |        |       |            |  |
|      |      | ation of the process<br>is written to this fie<br>writes of reserved v<br>If neither EIC inter | or is <b>UNDEFIN</b> Ild. For Release values.  rupt mode nor <b>V</b> EIC = 0 and <b>C</b> or | $nfig3_{VInt} = 0$ ), this fie                                 | ne     |       |            |  |
| 0    | 40   | Must be written as                                                                             | zero; returns zer                                                                             | ro on read.                                                    | 0      | 0     | Reserved   |  |

# 9.34 SRSCtl Register (CP0 Register 12, Select 2)

Compliance Level: Required (Release 2).

The SRSCtl register controls the operation of GPR shadow sets in the processor. This register does not exist in implementations of the architecture prior to Release 2.

Figure 9.35 shows the format of the SRSCtl register; Table 9.49 describes the SRSCtl register fields.

### Figure 9.35 SRSCtl Register Format

| 31 30 | 29 2 | 6 25  | 22 | 21 18 | 17 16   | 15  | 12 11 10 | 9 6 | 5 4  | 3 0 | ) |
|-------|------|-------|----|-------|---------|-----|----------|-----|------|-----|---|
| 0 00  | HSS  | 00 00 | ١  | EICSS | 0<br>00 | ESS | 0 00     | PSS | 0 00 | CSS |   |

### **Table 9.49 SRSCtl Register Field Descriptions**

| Fie   | elds |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Read / | Reset                 |                                    |
|-------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|------------------------------------|
| Name  | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Write  | State                 | Compliance                         |
| 0     | 3130 | Must be written as zeros; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0      | 0                     | Reserved                           |
| HSS   | 2926 | Highest Shadow Set. This field contains the highest shadow set number that is implemented by this processor. A value of zero in this field indicates that only the normal GPRs are implemented. A non-zero value in this field indicates that the implemented shadow sets are numbered 0. n, where n is the value of the field. The value in this field also represents the highest value that can be written to the ESS, EICSS, PSS, and CSS fields of this register, or to any of the fields of the SRSMap register. The operation of the processor is UNDEFINED if a value larger than the one in this field is written to any of these other values. | R      | Preset by<br>hardware | Required                           |
| 0     | 2522 | Must be written as zeros; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0      | 0                     | Reserved                           |
| EICSS | 2118 | EIC interrupt mode shadow set. If <i>Config3</i> <sub>VEIC</sub> is 1 (EIC interrupt mode is enabled), this field is loaded from the external interrupt controller for each interrupt request and is used in place of the <i>SRSMap</i> register to select the current shadow set for the interrupt.  See "External Interrupt Controller Mode" on page 78 for a discussion of EIC interrupt mode. If <i>Config3</i> <sub>VEIC</sub> is 0, this field must be written as zero, and returns zero on read.                                                                                                                                                  | R      | Undefined             | Required (EIC interrupt mode only) |
| 0     | 1716 | Must be written as zeros; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0      | 0                     | Reserved                           |

Table 9.49 SRSCtl Register Field Descriptions (Continued)

| Fie  | elds |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Read / | Reset |            |
|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Write  | State | Compliance |
| ESS  | 1512 | Exception Shadow Set. This field specifies the shadow set to use on entry to Kernel Mode caused by any exception other than a vectored interrupt.  The operation of the processor is <b>UNDEFINED</b> if software writes a value into this field that is greater than the value in the HSS field.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R/W    | 0     | Required   |
| 0    | 1110 | Must be written as zeros; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0      | 0     | Reserved   |
| PSS  | 96   | Previous Shadow Set. If GPR shadow registers are implemented, and with the exclusions noted in the next paragraph, this field is copied from the CSS field when an exception or interrupt occurs. An ERET instruction copies this value back into the CSS field if $Status_{BEV} = 0$ . This field is not updated on any exception which sets $Status_{ERL}$ to 1 (i.e., NMI or cache error), an entry into EJTAG Debug mode, or any exception or interrupt that occurs with $Status_{EXL} = 1$ , or $Status_{BEV} = 1$ . The operation of the processor is $UNDEFINED$ if software writes a value into this field that is greater than the value in the HSS field.                                                                                                                                                                          | R/W    | 0     | Required   |
| 0    | 54   | Must be written as zeros; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0      | 0     | Reserved   |
| CSS  | 30   | Current Shadow Set. If GPR shadow registers are implemented, this field is the number of the current GPR set. With the exclusions noted in the next paragraph, this field is updated with a new value on any interrupt or exception, and restored from the $PSS$ field on an ERET. Table 9.50 describes the various sources from which the $CSS$ field is updated on an exception or interrupt. This field is not updated on any exception which sets $Status_{ERL}$ to 1 (i.e., NMI or cache error), an entry into EJTAG Debug mode, or any exception or interrupt that occurs with $Status_{EXL} = 1$ , or $Status_{BEV} = 1$ . Neither is it updated on an ERET with $Status_{ERL} = 1$ or $Status_{BEV} = 1$ . The value of $CSS$ can be changed directly by software only by writing the $PSS$ field and executing an ERET instruction. | R      | 0     | Required   |

Table 9.50 Sources for new  $SRSCtl_{CSS}$  on an Exception or Interrupt

| Exception Type              | Condition               | SRSCtl <sub>CSS</sub> Source | Comment            |
|-----------------------------|-------------------------|------------------------------|--------------------|
| Exception                   | All                     | SRSCtl <sub>ESS</sub>        |                    |
| Non-Vectored Inter-<br>rupt | Cause <sub>IV</sub> = 0 | SRSCtl <sub>ESS</sub>        | Treat as exception |

Table 9.50 Sources for new SRSCtl<sub>CSS</sub> on an Exception or Interrupt (Continued)

| Exception Type              | Condition                                                                                                                | SRSCtl <sub>CSS</sub> Source            | Comment                                  |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------|
| Vectored Interrupt          | $\begin{aligned} & Cause_{IV} = 1 \text{ and} \\ & Config3_{VEIC} = 0 \text{ and} \\ & Config3_{VInt} = 1 \end{aligned}$ | SRSMap <sub>VectNum</sub> ×4+3VectNum×4 | Source is internal map register          |
| Vectored EIC Inter-<br>rupt | $Cause_{IV} = 1 \text{ and}$ $Config3_{VEIC} = 1$                                                                        | SRSCtl <sub>EICSS</sub>                 | Source is external interrupt controller. |

A software change to the PSS field creates an instruction hazard between the write of the SRSCtt register and the use of a RDPGPR or WRPGPR instruction. This hazard must be cleared with a JR.HB or JALR.HB instruction as described in "Hazard Clearing Instructions and Events" on page 107. A hardware change to the PSS field as the result of interrupt or exception entry is automatically cleared for the execution of the first instruction in the interrupt or exception handler.

## 9.35 SRSMap Register (CP0 Register 12, Select 3)

**Compliance Level:** *Required* in Release 2 (and subsequent releases) of the Architecture if Additional Shadow Sets and Vectored Interrupt Mode are Implemented

The SRSMap register contains 8 4-bit fields that provide the mapping from an vector number to the shadow set number to use when servicing such an interrupt. The values from this register are not used for a non-interrupt exception, or a non-vectored interrupt (Cause $_{IV} = 0$ ) or IntCtl $_{VS} = 0$ ). In such cases, the shadow set number comes from SRSCt- $l_{ESS}$ .

If SRSCtl<sub>HSS</sub> is zero, the results of a software read or write of this register are UNPREDICTABLE.

The operation of the processor is **UNDEFINED** if a value is written to any field in this register that is greater than the value of SRSCtl<sub>HSS</sub>.

The SRSMap register contains the shadow register set numbers for vector numbers 7..0. The same shadow set number can be established for multiple interrupt vectors, creating a many-to-one mapping from a vector to a single shadow register set number.

Figure 9.36 shows the format of the SRSMap register; Table 9.51 describes the SRSMap register fields.

### Figure 9.36 SRSMap Register Format

| 31 28 | 27 24 | 23 20 | 19 16 | 15 12 | 11 8 | 7 4  | 3 0  |
|-------|-------|-------|-------|-------|------|------|------|
| SSV7  | SSV6  | SSV5  | SSV4  | SSV3  | SSV2 | SSV1 | SSV0 |

### Table 9.51 SRSMap Register Field Descriptions

| Fie  | elds |                                                | Read / | Reset |            |
|------|------|------------------------------------------------|--------|-------|------------|
| Name | Bits | Description                                    | Write  | State | Compliance |
| SSV7 | 3128 | Shadow register set number for Vector Number 7 | R/W    | 0     | Required   |
| SSV6 | 2724 | Shadow register set number for Vector Number 6 | R/W    | 0     | Required   |
| SSV5 | 2320 | Shadow register set number for Vector Number 5 | R/W    | 0     | Required   |
| SSV4 | 1916 | Shadow register set number for Vector Number 4 | R/W    | 0     | Required   |
| SSV3 | 1512 | Shadow register set number for Vector Number 3 | R/W    | 0     | Required   |
| SSV2 | 118  | Shadow register set number for Vector Number 2 | R/W    | 0     | Required   |
| SSV1 | 74   | Shadow register set number for Vector Number 1 | R/W    | 0     | Required   |
| SSV0 | 30   | Shadow register set number for Vector Number 0 | R/W    | 0     | Required   |

# 9.36 Cause Register (CP0 Register 13, Select 0)

#### Compliance Level: Required.

The Cause register primarily describes the cause of the most recent exception. In addition, fields also control software interrupt requests and the vector through which interrupts are dispatched. With the exception of the  $IP_{1..0}$ , DC, IV, and WP fields, all fields in the Cause register are read-only. Release 2 of the Architecture added optional support for an External Interrupt Controller (EIC) interrupt mode, in which  $IP_{7..2}$  are interpreted as the Requested Interrupt Priority Level (RIPL).

Figure 9.37 shows the format of the Cause register; Table 9.52 describes the Cause register fields.

### Figure 9.37 Cause Register Format

| 31 30 29 28 27 26 25 24 23 22 21 20 | 17 15      | 10 9 8 7 6 2      | 1 0 |
|-------------------------------------|------------|-------------------|-----|
| BD TI CE DC PCI ASE IV WP FDCI 000  | ASE IP9IP2 | IP1IP0 0 Exc Code | 0   |
|                                     | ASE RIPL   |                   |     |

**Table 9.52 Cause Register Field Descriptions** 

| Fie  | elds |                                                                        |                                                                                          | Read /    | Reset     |                   |
|------|------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----------|-----------|-------------------|
| Name | Bits |                                                                        | Description                                                                              | Write     | State     | Compliance        |
| BD   | 31   | Indicates whether branch delay slo                                     | er the last exception taken occurred in a t:                                             | R         | Undefined | Required          |
|      |      | Encoding                                                               | Meaning                                                                                  |           |           |                   |
|      |      | 0                                                                      | Not in delay slot                                                                        |           |           |                   |
|      |      | 1                                                                      | In delay slot                                                                            |           |           |                   |
| TI   | 30   | when the except Timer Interrupt.                                       | In an implementation of Release 2 of the                                                 | R         | Undefined | Required (Release |
|      |      | pending (analog types):                                                | s bit denotes whether a timer interrupt is ous to the <i>IP</i> bits for other interrupt |           |           | 2)                |
|      |      | Encoding                                                               | Meaning                                                                                  |           |           |                   |
|      |      | 0                                                                      | No timer interrupt is pending                                                            |           |           |                   |
|      |      |                                                                        | Timer interrupt is pending                                                               |           |           |                   |
|      |      | 1                                                                      | ation of Release 1 of the Architecture, this een as zero and returns zero on read.       |           |           |                   |
| CE   | 2928 | Coprocessor uni<br>Unusable except<br>ware on every eall exceptions ex | R                                                                                        | Undefined | Required  |                   |

**Table 9.52 Cause Register Field Descriptions (Continued)** 

| Fie  | elds         |                                                                   | Read /                                                                                                                                                                     | Reset |                      |                                                                      |
|------|--------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------------|----------------------------------------------------------------------|
| Name | Bits         |                                                                   | Description                                                                                                                                                                | Write | State                | Compliance                                                           |
| DC   | 27           | Disable Count r tions, the Count source of some r allows the Cour | R/W                                                                                                                                                                        | 0     | Required (Release 2) |                                                                      |
|      |              | 0                                                                 | Enable counting of Count register                                                                                                                                          |       |                      |                                                                      |
|      |              | 1                                                                 | Disable counting of Count register                                                                                                                                         |       |                      |                                                                      |
|      |              | _                                                                 | ation of Release 1 of the Architecture, this en as zero, and returns zero on read.                                                                                         |       |                      |                                                                      |
| PCI  | 26           | Release 2 of the this bit denotes v                               | unter Interrupt. In an implementation of Architecture (and subsequent releases), whether a performance counter interrupt is ous to the IP bits for other interrupt types): | R     | Undefined            | Required (Release<br>2 and perfor-<br>mance counters<br>implemented) |
|      |              | Encoding                                                          | Meaning                                                                                                                                                                    |       |                      |                                                                      |
|      |              | 0                                                                 | No performance counter interrupt is pending                                                                                                                                |       |                      |                                                                      |
|      |              | 1                                                                 | Performance counter interrupt is pending                                                                                                                                   |       |                      |                                                                      |
|      |              | if performance c                                                  | ation of Release 1 of the Architecture, or ounters are not implemented ( $Config1_{PC}$ st be written as zero and returns zero on                                          |       |                      |                                                                      |
| ASE  | 25:24, 17:16 | If MCU ASE is 1                                                   | served for the MCU ASE. not implemented, these bits return zero on be written with zeros.                                                                                  |       |                      | Required for<br>MCU ASE; Oth-<br>erwise Reserved                     |
| IV   | 23           |                                                                   | er an interrupt exception uses the general or a special interrupt vector:                                                                                                  | R/W   | Undefined            | Required                                                             |
|      |              | Encoding                                                          | Meaning                                                                                                                                                                    |       |                      |                                                                      |
|      |              | 0                                                                 | Use the general exception vector (0x180)                                                                                                                                   |       |                      |                                                                      |
|      |              | 1                                                                 | Use the special interrupt vector (0x200)                                                                                                                                   |       |                      |                                                                      |
|      |              | subsequent relea                                                  | ons of Release 2 of the architecture (and uses), if the Cause <sub>IV</sub> is 1 and $Status_{BEV}$ is errupt vector represents the base of the pt table.                  |       |                      |                                                                      |

**Table 9.52 Cause Register Field Descriptions (Continued)** 

| Fie    | Fields |                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 | Reset     |                                             |
|--------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------|---------------------------------------------|
| Name   | Bits   |                                                                                                                                                                                              | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Read /<br>Write | State     | Compliance                                  |
| WP     | 22     | exception v<br>watch exce<br>be initiated<br>As such, so<br>exception I<br>For Pre-Re<br>when its va<br>such a trans<br>DICTABL<br>the write w<br>tiates a wat<br>are both ze<br>For Release | or Status <sub>E</sub> vas detectec ption was do once Statu ftware mus landler to ptilease 6, soft lue is a 0, this sition is cau E whether I ith no side of chexception on.                                                                                                                                                                                                                                                                                                                                                                           | exception was deferred because $RL$ were a one at the time the watch d. This bit both indicates that the eferred, and causes the exception to $SEXL$ and $StatusERL$ are both zero. It clear this bit as part of the watch revent a watch exception loop. Ware should not write a 1 to this bit hereby causing a 0-to-1 transition. If sed by software, it is $UNPRE$ -nardware ignores the write, accepts effects, or accepts the write and inim once $StatusEXL$ and $StatusERL$ are ignores a write of 1. Not implemented, this bit must be ead as zero. | R/W             | Undefined | Required if watch registers are implemented |
| FDCI   | 21     | Fast Debug FDC interr  Encodi  0                                                                                                                                                             | ng No F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Meaning  DC interrupt is pending interrupt is pending                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | R               | Undefined | Required                                    |
| IP7IP2 | 1510   | Indicates an                                                                                                                                                                                 | n interrupt i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | s pending:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R               | Undefined | Required                                    |
|        |        | Bit                                                                                                                                                                                          | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |           |                                             |
|        |        | 15                                                                                                                                                                                           | IP7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | 14                                                                                                                                                                                           | IP6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | 13                                                                                                                                                                                           | IP5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | 12                                                                                                                                                                                           | IP4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | 11                                                                                                                                                                                           | IP3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | 10                                                                                                                                                                                           | IP2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hardware interrupt 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |           |                                             |
|        |        | and perform<br>implementa<br>In implementa<br>subsequent<br>enabled (C<br>ter interrup<br>dent way w<br>mode is ena-<br>different m                                                          | plementations of Release 1 of the Architecture, timer erformance-counter interrupts are combined in an mentation-dependent way with hardware interrupt 5. plementations of Release 2 of the Architecture (and quent releases) in which EIC interrupt mode is not ed ( $Config3_{VEIC} = 0$ ), timer and performance counterrupts are combined in an implementation-dependacy with any hardware interrupt. If EIC interrupt is enabled ( $Config3_{VEIC} = 1$ ), these bits take on a ent meaning and are interpreted as the $RIPL$ field, libed below. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                 |           |                                             |

**Table 9.52 Cause Register Field Descriptions (Continued)** 

| Fields  |                |                                                                                     |                                                                                                                                                                                                                            |                                                                                                                          | Read /    | Reset                                                    |            |
|---------|----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------|------------|
| Name    | Bits           |                                                                                     | Des                                                                                                                                                                                                                        | scription                                                                                                                | Write     | State                                                    | Compliance |
| RIPL    | 10             | subsequent re<br>enabled (Con<br>(063) value of<br>indicates that<br>If EIC interru | lease 2 of the Architecture (and nich EIC interrupt mode is 1), this field is the encoded sted interrupt. A value of zero is requested.  ot enabled ( <i>Config3</i> <sub>VEIC</sub> = 0), ent meaning and are interpreted | R                                                                                                                        | Undefined | Optional (Release<br>2 and EIC inter-<br>rupt mode only) |            |
| IP1IP0  | 98             | Controls the r                                                                      | equest for so                                                                                                                                                                                                              | oftware interrupts:                                                                                                      | R/W       | Undefined                                                | Required   |
|         |                | Bit                                                                                 | Name                                                                                                                                                                                                                       | Meaning                                                                                                                  |           |                                                          |            |
|         |                | 9                                                                                   | IP1                                                                                                                                                                                                                        | Request software interrupt 1                                                                                             |           |                                                          |            |
|         |                | 8                                                                                   | IP0                                                                                                                                                                                                                        | Request software interrupt 0                                                                                             |           |                                                          |            |
|         |                | subsequent re<br>mode exports                                                       | leases) whic<br>these bits to                                                                                                                                                                                              | lease 2 of the Architecture (and h also implements EIC interrupt the external interrupt controller er interrupt sources. |           |                                                          |            |
| ExcCode | 62             | Exception cod                                                                       | le - see Tabl                                                                                                                                                                                                              | e 9.53                                                                                                                   | R         | Undefined                                                | Required   |
| 0       | 2016, 7,<br>10 | Must be writte                                                                      | en as zero; r                                                                                                                                                                                                              | eturns zero on read.                                                                                                     | 0         | 0                                                        | Reserved   |

Table 9.53 Cause Register ExcCode Field

| Exception Code Value |                     |      |                                                                                                                                                                                                                                       |  |
|----------------------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Decimal              | Decimal Hexadecimal |      | Description                                                                                                                                                                                                                           |  |
| 0                    | 0x00                | Int  | Interrupt                                                                                                                                                                                                                             |  |
| 1                    | 0x01                | Mod  | TLB modification exception                                                                                                                                                                                                            |  |
| 2                    | 0x02                | TLBL | TLB exception (load or instruction fetch)                                                                                                                                                                                             |  |
| 3                    | 0x03                | TLBS | TLB exception (store)                                                                                                                                                                                                                 |  |
| 4                    | 0x04                | AdEL | Address error exception (load or instruction fetch)                                                                                                                                                                                   |  |
| 5                    | 0x05                | AdES | Address error exception (store)                                                                                                                                                                                                       |  |
| 6                    | 0x06                | IBE  | Bus error exception (instruction fetch)                                                                                                                                                                                               |  |
| 7                    | 0x07                | DBE  | Bus error exception (data reference: load or store)                                                                                                                                                                                   |  |
| 8                    | 0x08                | Sys  | Syscall exception                                                                                                                                                                                                                     |  |
| 9                    | 0x09                | Вр   | Breakpoint exception. If EJTAG is implemented and an SDBBP instruction is executed while the processor is running in EJTAG Debug Mode, this value is written to the Debug <sub>DExcCode</sub> field to denote an SDBBP in Debug Mode. |  |
| 10                   | 0x0a                | RI   | Reserved instruction exception                                                                                                                                                                                                        |  |
| 11                   | 0x0b                | CpU  | Coprocessor Unusable exception                                                                                                                                                                                                        |  |

Table 9.53 Cause Register ExcCode Field (Continued)

| Exception Code Value |             |          |                                                                                                                                                                                                                                                                                                                           |  |
|----------------------|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Decimal              | Hexadecimal | Mnemonic | Description                                                                                                                                                                                                                                                                                                               |  |
| 12                   | 0x0c        | Ov       | Arithmetic Overflow exception                                                                                                                                                                                                                                                                                             |  |
| 13                   | 0x0d        | Tr       | Trap exception                                                                                                                                                                                                                                                                                                            |  |
| 14                   | 0x0e        | MSAFPE   | MSA Floating-Point exception                                                                                                                                                                                                                                                                                              |  |
| 15                   | 0x0f        | FPE      | Floating-Point exception                                                                                                                                                                                                                                                                                                  |  |
| 16-17                | 0x10-0x11   | -        | Available for implementation-dependent use                                                                                                                                                                                                                                                                                |  |
| 18                   | 0x12        | C2E      | Reserved for precise Coprocessor 2 exceptions                                                                                                                                                                                                                                                                             |  |
| 19                   | 0x13        | TLBRI    | TLB Read-Inhibit exception                                                                                                                                                                                                                                                                                                |  |
| 20                   | 0x14        | TLBXI    | TLB Execution-Inhibit exception                                                                                                                                                                                                                                                                                           |  |
| 21                   | 0x15        | MSADis   | MSA Disabled exception                                                                                                                                                                                                                                                                                                    |  |
| 22                   | 0x16        | MDMX     | Previously MDMX Unusable Exception (MDMX ASE). MDMX deprecated with Revision 5.                                                                                                                                                                                                                                           |  |
| 23                   | 0x17        | WATCH    | Reference to WatchHi/WatchLo address                                                                                                                                                                                                                                                                                      |  |
| 24                   | 0x18        | MCheck   | Machine check                                                                                                                                                                                                                                                                                                             |  |
| 25                   | 0x19        | Thread   | Thread Allocation, Deallocation, or Scheduling Exceptions (MIPS® MT Module)                                                                                                                                                                                                                                               |  |
| 26                   | 0x1a        | DSPDis   | DSP Module State Disabled exception<br>(MIPS® DSP Module)                                                                                                                                                                                                                                                                 |  |
| 27                   | 0x1b        | GE       | Virtualized Guest Exception                                                                                                                                                                                                                                                                                               |  |
| 28-29                | 0x1c - 0x1d | -        | Reserved                                                                                                                                                                                                                                                                                                                  |  |
| 30                   | 0x1e        | CacheErr | Cache error. In normal mode, a cache error exception has a dedicated vector and the Cause register is not updated. If EJTAG is implemented and a cache error occurs while in Debug Mode, this code is written to the Debug <sub>DExcCode</sub> field to indicate that re-entry to Debug Mode was caused by a cache error. |  |
| 31                   | 0x1f        | -        | Reserved                                                                                                                                                                                                                                                                                                                  |  |

In Release 2 of the Architecture (and the subsequent releases), the EHB instruction can be used to make interrupt state changes visible when the  $IP_{1..0}$  field of the *Cause* register is written. See "Software Hazards and the Interrupt System" on page 82.

# 9.37 NestedExc (CP0 Register 13, Select 5)

### **Compliance Level:** *Optional.*

The Nested Exception (NestedExc) register is a read-only register containing the values of  $Status_{EXL}$  and  $Status_{ERL}$  prior to acceptance of the current exception.

This register is part of the Nested Fault feature, existence of the register can be determined by reading the  $Config5_{NFExists}$  bit.

Figure 9.38 shows the format of the NestedExc register; Table 9.54 describes the NestedExc register fields.

### Figure 9.38 NestedExc Register Format



### **Table 9.54 NestedExc Register Field Descriptions**

| Fields |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Read / | Reset     |            |  |
|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|--|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Write  | State     | Compliance |  |
| 0      | 313  | Reserved, read as 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R0     | 0         | Required   |  |
| ERL    | 2    | Value of $Status_{ERL}$ prior to acceptance of current exception.  Updated by all exceptions that would set either $Status_{EXL}$ or $Status_{ERL}$ . Not updated by Debug exceptions.                                                                                                                                                                                                                                                                                                                                        | R      | Undefined | Required   |  |
| EXL    | 1    | Value of $Status_{EXL}$ prior to acceptance of current exception.  Updated by exceptions which would update EPC if $Status_{EXL}$ is not set (MCheck, Interrupt, Address Error, all TLB exceptions, Bus Error, CopUnusable, Reserved Instruction, Overflow, Trap, Syscall, FPU, etc.). For these exception types, this register field is updated regardless of the value of $Status_{EXL}$ .  Not updated by exception types which update $ErrorEPC$ -(Reset, Soft Reset, NMI, Cache Error). Not updated by Debug exceptions. | R      | Undefined | Required   |  |
| 0      | 0    | Reserved, read as 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R0     | 0         | Required   |  |

# 9.38 Exception Program Counter (CP0 Register 14, Select 0)

#### **Compliance Level:** Required.

The Exception Program Counter (EPC) is a read/write register that contains the address at which processing resumes after an exception has been serviced. All bits of the EPC register are significant and must be writable.

Unless the *EXL* bit in the *Status* register is already a 1, the processor writes the *EPC* register when an exception occurs.

- For synchronous (precise) exceptions, EPC contains either:
  - the virtual address of the instruction that was the direct cause of the exception, or
  - the virtual address of the immediately preceding branch or jump instruction, when the exception causing instruction is in a branch delay slot, and the *Branch Delay* bit in the *Cause* register is set.
- For asynchronous (imprecise) exceptions, EPC contains the address of the instruction at which to resume execution.

The processor reads the *EPC* register as the result of execution of the ERET instruction.

Software may write the *EPC* register to change the processor resume address and read the *EPC* register to determine at what address the processor will resume.

Figure 9.39 shows the format of the EPC register; Table 9.55 describes the EPC register fields.

#### Figure 9.39 EPC Register Format



#### **Table 9.55 EPC Register Field Descriptions**

| F    | elds |                           | Read / | Reset     |            |
|------|------|---------------------------|--------|-----------|------------|
| Name | Bits | Description               | Write  | State     | Compliance |
| EPC  | 310  | Exception Program Counter | R/W    | Undefined | Required   |

# 9.38.1 Special Handling of the EPC Register in Processors that Implement MIPS16e ASE or microMIPS32 Base Architecture

In processors that implement the MIPS16e ASE or microMIPS32 base architecture, the *EPC* register requires special handling.

When the processor writes the *EPC* register, it combines the address at which processing resumes with the value of the *ISA Mode* register:

```
EPC \bullet resumePC<sub>31..1</sub> || ISAMode<sub>0</sub>
```

"resumePC" is the address at which processing resumes, as described above.

When the processor reads the EPC register, it distributes the bits to the PC and ISAMode registers:

```
PC lacktriangle EPC<sub>31...1</sub> \parallel 0 ISAMode lacktriangle EPC<sub>0</sub>
```

Software reads of the *EPC* register simply return to a GPR the last value written with no interpretation. Software writes to the *EPC* register store a new value which is interpreted by the processor as described above.

# 9.39 Nested Exception Program Counter (CP0 Register 14, Select 2)

#### **Compliance Level:** *Optional.*

The Nested Exception Program Counter (NestedEPC) is a read/write register with the same behavior as the EPC register except that:

- The NestedEPC register ignores the value of Status<sub>EXL</sub> and is therefore updated on the occurrence of any exception, including nested exceptions.
- The NestedEPC register is not used by the ERET/DERET/IRET instructions. Software is required to copy the value of the NestedEPC register to the EPC register if it is desired to return to the address stored in NestedEPC.

This register is part of the Nested Fault feature, existence of the register can be determined by reading the  $Config5_{NFExists}$  bit.

Figure 9.40 shows the format of the NestedEPC register; Table 9.56 describes the NestedEPC register fields.

#### Figure 9.40 NestedEPC Register Format



### **Table 9.56 NestedEPC Register Field Descriptions**

| Field     | ls   |                                                                                                                                                                                                                                                                                                                                                                           | Read / | Reset     |            |
|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name      | Bits | Description                                                                                                                                                                                                                                                                                                                                                               | Write  | State     | Compliance |
| NestedEPC | 310  | Nested Exception Program Counter  Updated by exceptions which would update EPC if Status <sub>EXL</sub> is not set (MCheck, Interrupt, Address Error, all TLB exceptions, Bus Error, CopUnusable, Reserved Instruction, Overflow, Trap, Syscall, FPU, etc.). For these exception types, this register field is updated regardless of the value of Status <sub>EXL</sub> . | R/W    | Undefined | Required   |
|           |      | Not updated by exception types which update <i>ErrorEPC</i> - (Reset, Soft Reset, NMI, Cache Error).  Not updated by Debug exceptions.                                                                                                                                                                                                                                    |        |           |            |

# 9.40 Processor Identification (CP0 Register 15, Select 0)

### Compliance Level: Required.

The *Processor Identification* (*PRId*) register is a 32 bit read-only register that contains information identifying the manufacturer, manufacturer options, processor identification and revision level of the processor. Figure 9.41 shows the format of the *PRId* register; Table 9.57 describes the *PRId* register fields.

### Figure 9.41 PRId Register Format



#### **Table 9.57 PRId Register Field Descriptions**

| Field              | ds   |                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                           | Read / | Reset                 |            |
|--------------------|------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|------------|
| Name               | Bits |                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                               | Write  | State                 | Compliance |
| Company<br>Options | 3124 | for company-de                                                                                                        | designer or manufacturer of the processor<br>pendent options. The value in this field is<br>the architecture. If this field is not imple-<br>read as zero.                                                                                                                                                                                                | R      | Preset by<br>hardware | Optional   |
| Company ID         | 2316 | processor. Software can dis MIPS64/microN an earlier MIPS non-zero the pro microMIPS32 o Company IDs ar MIPS32/microN | mpany that designed or manufactured the stinguish a MIPS32/microMIPS32 or MIPS64 processor from one implementing ISA by checking this field for zero. If it is processor implements the MIPS32/ or MIPS64/microMIPS64 Architecture. The assigned by MIPS Technologies when a MIPS32 or MIPS64/microMIPS64 license encodings in this field are:    Meaning | R      | Preset by<br>hardware | Required   |
|                    |      | 2-255                                                                                                                 | Contact MIPS Technologies, Inc. for the list of Company ID assignments                                                                                                                                                                                                                                                                                    |        |                       |            |
| Processor ID       | 158  | to distinguish be<br>within a single c<br>nyID field, descripanyID and Prod                                           | ntifies the type of processor. This field allows software listinguish between various processor implementations hin a single company, and is qualified by the CompaD field, described above. The combination of the CompaUD and ProcessorID fields creates a unique number igned to each processor implementation.                                        |        | Preset by<br>hardware | Required   |
| Revision           | 70   | allows software another of the sa                                                                                     | vision number of the processor. This field to distinguish between one revision and ame processor type. If this field is not must read as zero.                                                                                                                                                                                                            | R      | Preset by<br>hardware | Optional   |

Software should not use the fields of this register to infer configuration information about the processor. Rather, the configuration registers should be used to determine the capabilities of the processor. Programmers who identify cases in which the configuration registers are not sufficient, requiring them to revert to check on the *PRId* register value, should send email to support@mips.com, reporting the specific case.

### 9.41 EBase Register (CP0 Register 15, Select 1)

**Compliance Level:** *Required* (Release 2).

The EBase register is a read/write register containing the base address of the exception vectors used when  $Status_{BEV}$  equals 0, and a read-only CPU number value that may be used by software to distinguish different processors in a multi-processor system.

The EBase register provides the ability for software to identify the specific processor within a multi-processor system, and allows the exception vectors for each processor to be different, especially in systems composed of heterogeneous processors. Bits 31..12 of the EBase register are concatenated with zeros to form the base of the exception vectors when  $Status_{BEV}$  is 0. The exception vector base address comes from the fixed defaults (see 6.2.2 "Exception Vector Locations" on page 84) when  $Status_{BEV}$  is 1, or for any EJTAG Debug exception. The reset state of bits 31..12 of the EBase register initialize the exception base register to 0x8000.000, providing backward compatibility with Release 1 implementations.

If the write-gate bit is not implemented, bits 31..30 of the *EBase* register are fixed with the value 0b10, and the addition of the base address and the exception offset is done inhibiting a carry between bit 29 and bit 30 of the final exception address. The combination of these two restrictions forces the final exception address to be in the kseg0 or kseg1 unmapped virtual address segments. For cache error exceptions, bit 29 is forced to a 1 in the ultimate exception base address so that this exception always runs in the kseg1 unmapped, uncached virtual address segment.

The operation of the *EBase* register can be optionally extended to allow the upper bits of the Exception Base field to be written. This allows exception vectors to be placed anywhere in the address space. To ensure backward compatibility with MIPS32, the write-gate bit must be set before the upper bits can be changed. For the write-gate case, the full set of bits 31..12 are used to compute the vector location. Software can detect the existence of the write-gate by writing one to that bit position and checking if the bit was set.

The addition of the base address and the exception offset is performed inhibiting a carry between bits 29 and 30 of the final exception address.

If the value of the exception base register is to be changed, this must be done with  $Status_{BEV}$  equal 1. The operation of the processor is **UNDEFINED** if the Exception Base field is written with a different value when  $Status_{BEV}$  is 0.

Release 6 reuses the field CPUNum if multithreading is implemented.

Figure 9.42 shows the format of the *EBase* register if the write-gate is not implemented. ; Table 9.58 describes the *EBase* register fields.

Figure 9.42 EBase Register Format

| 31 | 30 | 29 12          | 11 10 | 9 0    |
|----|----|----------------|-------|--------|
| 1  | 0  | Exception Base | 0 0   | CPUNum |

**Table 9.58 EBase Register Field Descriptions** 

| Fie               | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Read / | Reset                                           |            |
|-------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------------------------------------|------------|
| Name              | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Write  | State                                           | Compliance |
| 1                 | 31   | This bit is ignored on write and returns one on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R      | 1                                               | Required   |
| 0                 | 30   | This bit is ignored on write and returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | R      | 0                                               | Required   |
| Exception<br>Base | 2912 | In conjunction with bits 3130, this field specifies the base address of the exception vectors when $Status_{BEV}$ is zero.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | R/W    | 0                                               | Required   |
| 0                 | 1110 | Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0      | 0                                               | Reserved   |
| CPUNum            | 90   | This field specifies the number of the CPU in a multi-processor system and can be used by software to distinguish a particular processor from the others. The value in this field is set by inputs to the processor hardware when the processor is implemented in the system environment. In a single processor system, this value should be set to zero.  This field can also be read through <i>RDHWR</i> register 0.  In Release 6 of the architecture, with multi-threading supported, CPUNum is replaced by VPNum to indicate the virtual processor number. See Section 9.8, "Global Number Register (COP0 Register 3, Select 1)," for usage. In the absence of multi-threading, CPUNum can be used as defined. | R      | Preset by<br>hardware<br>or Exter-<br>nally Set | Required   |

Figure 9.43 shows the format of the *EB*ase register if the write-gate is implemented. Table 9.59 describes the *EB*ase register fields.

Figure 9.43 EBase Register Format



### **Table 9.59 EBase Register Field Descriptions**

| Fields            |      |                                                                                                                                                                                                  | Read / | Reset   |            |
|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|------------|
| Name              | Bits | Description                                                                                                                                                                                      | Write  | State   | Compliance |
| Exception<br>Base | 3112 | This field specifies the base address of the exception vectors when $Status_{BEV}$ is zero.<br>Bits 3130 can be written only when WG is set. When WG is zero, these bits are unchanged on write. | R/W    | 0x80000 | Required   |
| WG                | 11   | Write gate. Bits 3130 are unchanged on writes to EBase when WG=0 in the value being written. The WG bit must be set true in the written value to change the values of bits 3130.                 | R/W    | 0       | Required   |

Table 9.59 EBase Register Field Descriptions (Continued)

| Fields |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Read / | Reset                          |            |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------|------------|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Write  | State                          | Compliance |
| 0      | 10   | Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R0     | 0                              | Reserved   |
| CPUNum | 90   | This field specifies the number of the CPU in a multi-processor system and can be used by software to distinguish a particular processor from the others. The value in this field is set by inputs to the processor hardware when the processor is implemented in the system environment. In a single processor system, this value should be set to zero.  This field can also be read via RDHWR register 0.  In Release 6 of the architecture, with multi-threading supported, CPUNum is replaced by VPNum to indicate the virtual processor number. See Section 9.8, "Global Number Register (COPO Register 3, Select 1)," for usage. In the absence of multi-threading, CPUNum can be used as defined. | R      | Preset or<br>Externally<br>Set | Required   |

#### **Programming Note:**

Software must set  $EBase_{15..12}$  to zero in all bit positions less than or equal to the most-significant bit in the vector offset. This situation can only occur when a vector offset greater than 0xFFF is generated when an interrupt occurs with VI or EIC interrupt mode enabled. The operation of the processor is **UNDEFINED** if this condition is not met. Table 9.60 shows the conditions under which each EBase bit must be set to zero. VN represents the interrupt vector number as described in Table 6.4 and the bit must be set to zero if any of the relationships in the row are true. No EBase bits must be set to zero if the interrupt vector spacing is 32 (or zero) bytes.

Table 9.60 Conditions Under Which EBase15..12 Must Be Zero

|           | Interrupt Vector Spacing in Bytes (IntCtl <sub>VS</sub> <sup>1</sup> ) |         |         |         |         |  |  |  |  |
|-----------|------------------------------------------------------------------------|---------|---------|---------|---------|--|--|--|--|
| EBase bit | 32                                                                     | 64      | 128     | 256     | 512     |  |  |  |  |
| 15        | None                                                                   | None    | None    | None    | VN ≥ 63 |  |  |  |  |
| 14        |                                                                        | None    | None    | VN ≥ 62 | VN ≥ 31 |  |  |  |  |
| 13        |                                                                        | None    | VN ≥ 60 | VN ≥ 30 | VN ≥ 15 |  |  |  |  |
| 12        |                                                                        | VN ≥ 56 | VN ≥ 28 | VN ≥ 14 | VN ≥ 7  |  |  |  |  |

1. See Table 9.48 on page 199

# 9.42 CDMMBase Register (CP0 Register 15, Select 2)

#### **Compliance Level:** *Optional.*

The 36-bit physical base address for the Common Device Memory Map facility is defined by this register. This register only exists if  $Config3_{CDMM}$  is set to one.

For devices that implement multiple VPEs, access to this register is controlled by the  $VPEConfO_{MVP}$  register field. If the MVP bit is cleared, a read to this register returns all zeros and a write to this register is ignored.

Figure 9.44 has the format of the CDMMBase register, and Table 9.61 describes the register fields.

Figure 9.44 CDMMBase Register



#### **Table 9.61 CDMMBase Register Field Descriptions**

| Fields              |       |                                  |                                                                                                                                   | Read / | / Reset   |            |
|---------------------|-------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name                | Bits  |                                  | Description                                                                                                                       | Write  | State     | Compliance |
| CDMM_UP<br>PER_ADDR | 31:11 | mapped registers                 | base physical address of the memory s.  mplemented physical address bits is                                                       | R/W    | Undefined | Required   |
|                     |       | implementation                   | specific. For the unimplemented address ignored, returns zero on read.                                                            |        |           |            |
| EN                  | 10    | region go to regumemory requests | red, memory requests to this address<br>ular system memory. If this bit is set,<br>s to this region go to the CDMM logic          | R/W 0  | Required  |            |
|                     |       | Encoding                         | Meaning                                                                                                                           |        |           |            |
|                     |       | 0                                | CDMM Region is disabled.                                                                                                          |        |           |            |
|                     |       | 1                                | CDMM Region is enabled.                                                                                                           |        |           |            |
| CI                  | 9     | ister Block of the               | ndicates that the first 64-byte Device Reg-<br>e CDMM is reserved for additional regis-<br>ge CDMM region behavior and are not IO | R      | Preset    | Optional   |
| CDMMSize            | 8:0   |                                  | ents the number of 64-byte Device Regissantiated in the core.                                                                     | R      | Preset    | Required   |
|                     |       | Encoding                         | Meaning                                                                                                                           |        |           |            |
|                     |       | 0                                | 1 DRB                                                                                                                             |        |           |            |
|                     |       | 1                                | 2 DRBs                                                                                                                            |        |           |            |
|                     |       | 2                                | 3 DRBs                                                                                                                            |        |           |            |
|                     |       |                                  |                                                                                                                                   |        |           |            |
|                     |       | 511                              | 512 DRBs                                                                                                                          |        |           |            |

# 9.43 CMGCRBase Register (CP0 Register 15, Select 3)

#### **Compliance Level:** *Optional.*

The 36-bit physical base address for the memory-mapped Coherency Manager Global Configuration Register space is reflected by this register. This register only exists if  $Config3_{CMGCR}$  is set to one.

On devices that implement the MIPS MT Module, this register is instantiated once per processor.

Figure 9.45 has the format of the CMGCRBase register, and Table 9.62 describes the register fields.

#### Figure 9.45 CMGCRBase Register



#### **Table 9.62 CMGCRBase Register Field Descriptions**

| Fie                 | lds   |                                                                                                                                                                                                                                                                                                                                                                                       | Read / | Reset                                                  |            |
|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------------------------------------------|------------|
| Name                | Bits  | Description                                                                                                                                                                                                                                                                                                                                                                           | Write  | State                                                  | Compliance |
| CMGCR_B<br>ASE_ADDR | 31:11 | Bits 35:15 of the base physical address of the memory-mapped Coherency Manager GCR registers.  This register field reflects the value of the GCR_BASE field within the memory-mapped Coherency Manager GCR Base Register.  The number of implemented physical address bits is implementation specific. For the unimplemented address bits - writes are ignored, returns zero on read. | R      | Preset by<br>hardware<br>(IP Configu-<br>ration Value) | Required   |
| 0                   | 10:0  | Must be written as zero; returns zero on read                                                                                                                                                                                                                                                                                                                                         | 0      | 0                                                      | Reserved   |

# 9.44 BEVVA Register (CP0 Register 15, Select 4)

**Compliance Level:** *Required.* if Release 5 Enhanced Virtual Addressing is supported (i.e., *Config5*<sub>EVA</sub>=1).

The *BEVVA* register is a read-only register that captures the virtual address used to specify the Boot Exception Vector when it is programmable as required to support Release 5 Enhanced Virtual Addressing (EVA). In addition, it can be used to determine the size of the BEV Overlay which overlaps with BEV. The BEV Overlay is a configurable virtual address range that overlays kernel unmapped segment(s) in order to map to a configurable physical address.

The purpose of this register is to provide software visibility into BEV since the address is pin configurable i.e., not settable through COP0. It is optional for an implementation to allow programmability of the pins through a memory-mapped register external to the core, otherwise the pins may be hardwired to a non-legacy value.

For a 32-bit implementation that supports both legacy and EVA address maps, it is required to support two configurable overlays, for unmapped cached and uncached addresses. For an implementation that supports only EVA, one overlay is sufficient to map a virtual address within the range of the overlay to an implementation-dependent physical address. Where two are supported, the implementation must guarantee BEVVA corresponds to the single overlay that is in effect in EVA mode, as software requires a means to read the programmable BEV.

Figure 9.46 shows the format of the BEVVA register; Table 9.63 describes the BEVVA register fields.

### Figure 9.46 BEVVA Register Format



#### Table 9.63 BEVVA Register Field Descriptions

| Fie  | elds |                                                                                                                                                                         | Read/ |                                            |            |
|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------|------------|
| Name | Bits | Description                                                                                                                                                             | Write | Reset State                                | Compliance |
| Base | 3112 | Boot Exception Vector (BEV) Virtual Address The BEV address is aligned on a 4KB boundary within the BEV overlay which is a minimum of 1MB and maximum of 256MB in size. | R     | Externally set<br>or Preset by<br>hardware | Required   |
| 0    | 11:8 | 0                                                                                                                                                                       | 0     | 0                                          | Reserved   |

## **Table 9.63 BEVVA Register Field Descriptions**

| Fiel | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Read/ |                                            |            |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------|------------|
| Name | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Write | Reset State                                | Compliance |
| Mask | 7:0  | Mask to define the size of the overlay.  Applies to bits 27:20 of <i>Base</i> , that is,  BEV_Overlay[31:20] = BEVVA[31:20] & (0xf    ~Mask)  Mask is encoded as follows to define size of overlay:  8'b00000000 - 1 MB  8'b0000001 - 2 MB  8'b0000011 - 4 MB  8'b0000111 - 8 MB  8'b00001111 - 16 MB  8'b00011111 - 32 MB  8'b01111111 - 128 MB  8'b01111111 - 256MB  An encoding other than that shown above is not supported and causes UNDEFINED results. | R     | Externally set<br>or Preset by<br>hardware | Required   |

# 9.45 Configuration Register (CP0 Register 16, Select 0)

### Compliance Level: Required.

The *Config* register specifies various configuration and capabilities information. Most of the fields in the *Config* register are initialized by hardware during the Reset Exception process, or are constant. Three fields, *K23*, *KU*, and *K0*, must be initialized by software in the reset exception handler.

Figure 9.47 shows the format of the Config register; Table 9.64 describes the Config register fields.

#### Figure 9.47 Config Register Format

| 31 | 30 28 | 27 25 | 24 16 | 15 | 14 13 | 12 10 | 9 7 | 6 4 | 3  | 2 0 | • |
|----|-------|-------|-------|----|-------|-------|-----|-----|----|-----|---|
| M  | K23   | KU    | Impl  | BE | AT    | AR    | MT  | 0   | VI | K0  |   |

#### **Table 9.64 Config Register Field Descriptions**

| Fie  | elds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Read / |                                                                              |            |  |
|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------|------------|--|
| Name | Bits  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Write  | Reset State                                                                  | Compliance |  |
| М    | 31    | Denotes that the <i>Config1</i> register is implemented at a select field value of 1.                                                                                                                                                                                                                                                                                                                                                                                        | R      | 1                                                                            | Required   |  |
| K23  | 30:28 | For processors that implement a Fixed Mapping MMU, this field specifies the kseg2 and kseg3 cacheability and coherency attribute. For processors that do not implement a Fixed Mapping MMU, this field reads as zero and is ignored on write.  See "Alternative MMU Organizations" on page 313 for a description of the Fixed Mapping MMU organization.  See Table 9.12 on page 133 for the encoding of this field. For Release 6, writes of unsupported values are ignored. | R/W    | Undefined for<br>processors with a<br>Fixed Mapping<br>MMU; 0 other-<br>wise | Optional   |  |
| KU   | 27:25 | For processors that implement a Fixed Mapping MMU, this field specifies the kuseg cacheability and coherency attribute. For processors that do not implement a Fixed Mapping MMU, this field reads as zero and is ignored on write.  See "Alternative MMU Organizations" on page 313 for a description of the Fixed Mapping MMU organization.  See Table 9.12 on page 133 for the encoding of this field. For Release 6, writes of unsupported values are ignored.           | R/W    | Undefined for<br>processors with a<br>Fixed Mapping<br>MMU; 0 other-<br>wise | Optional   |  |
| Impl | 24:16 | This field is reserved for implementations. Refer to the processor specification for the format and definition of this field                                                                                                                                                                                                                                                                                                                                                 |        | Undefined                                                                    | Optional   |  |

**Table 9.64 Config Register Field Descriptions (Continued)** 

| Fie  | lds   |                        |                                                                                                                                                                                   | Read / |                                   |            |
|------|-------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------------------|------------|
| Name | Bits  |                        | Description                                                                                                                                                                       | Write  | Reset State                       | Compliance |
| BE   | 15    | Indicates the en ning: | dian mode in which the processor is run-                                                                                                                                          | R      | Preset by hard-<br>ware or Exter- | Required   |
|      |       | Encoding               | Meaning                                                                                                                                                                           |        | nally Set                         |            |
|      |       | 0                      | Little endian                                                                                                                                                                     |        |                                   |            |
|      |       | 1                      | Big endian                                                                                                                                                                        |        |                                   |            |
| AT   | 14:13 | For Release 3, e       | pe implemented by the processor. encoding values of 0-2, denotes address th (32-bit or 64-bit).                                                                                   | R      | Preset by<br>hardware             | Required   |
|      |       |                        | ed instruction sets (MIPS32/64 and/or 44) are denoted by the ISA register field of                                                                                                |        |                                   |            |
|      |       | Encoding               | Meaning                                                                                                                                                                           |        |                                   |            |
|      |       | 0                      | MIPS32 or microMIPS32                                                                                                                                                             |        |                                   |            |
|      |       | 1                      | MIPS64 or microMIPS64 with access only to 32-bit compatibility segments                                                                                                           |        |                                   |            |
|      |       | 2                      | MIPS64or microMIPS64 with access                                                                                                                                                  |        |                                   |            |
|      |       |                        | to all address segments                                                                                                                                                           |        |                                   |            |
|      |       | 3                      | Reserved                                                                                                                                                                          |        |                                   |            |
| AR   | 12:10 | MIPS32 Archite         | ecture revision level.                                                                                                                                                            | R      | Preset by                         | Required   |
|      |       | the MMAR field         | Architecture revision level is denoted by d of <i>Config3</i> . If <i>Config3</i> register is not en microMIPS is not implemented.                                                |        | hardware                          |            |
|      |       | implemented an         | of Config3 is one, then MIPS32 is not d this field is not used. ew for Release 6.                                                                                                 |        |                                   |            |
|      |       | Encoding               | Meaning                                                                                                                                                                           |        |                                   |            |
|      |       | 0                      | Release 1                                                                                                                                                                         |        |                                   |            |
|      |       | 1                      | Release 2 or Release 3 or Release 5<br>All features introduced in Release 3<br>and Release 5 are optional and detect-<br>able through <i>Config3</i> or other register<br>fields. |        |                                   |            |
|      |       | 2                      | Release 6                                                                                                                                                                         |        |                                   |            |
|      |       | 3-7                    | Reserved                                                                                                                                                                          |        |                                   |            |
|      |       |                        |                                                                                                                                                                                   |        |                                   |            |

**Table 9.64 Config Register Field Descriptions (Continued)** 

| Fie  | lds  |                                    |                                                                                                                     | Read / |                    |            |
|------|------|------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------|--------------------|------------|
| Name | Bits |                                    | Description                                                                                                         | Write  | Reset State        | Compliance |
| MT   | 9:7  | MMU Type:                          |                                                                                                                     | R      | Preset by hardware | Required   |
|      |      | Encoding                           | Meaning                                                                                                             |        |                    |            |
|      |      | 0                                  | None                                                                                                                |        |                    |            |
|      |      | 1                                  | Standard TLB (See "TLB<br>Organization" on page 32)                                                                 |        |                    |            |
|      |      | 2                                  | BAT (See "Block Address Translation" on page 317)                                                                   |        |                    |            |
|      |      | 3                                  | Fixed Mapping (See "Fixed Mapping MMU" on page 313)                                                                 |        |                    |            |
|      |      | 4                                  | Dual VTLB and FTLB (See "Dual<br>Variable-Page-Size and Fixed-Page-<br>Size TLBs" on page 319)                      |        |                    |            |
| 0    | 6:4  | Must be written                    | as zero; returns zero on read.                                                                                      | 0      | 0                  | Reserved   |
| VI   | 3    | Virtual instruction virtual tags): | on cache (using both virtual indexing and                                                                           | R      | Preset by hardware | Required   |
|      |      | Encoding                           | Meaning                                                                                                             |        |                    |            |
|      |      | 0                                  | Instruction Cache is not virtual                                                                                    |        |                    |            |
|      |      | 1                                  | Instruction Cache is virtual                                                                                        |        |                    |            |
| К0   | 2:0  | 9.12 on page 13                    | lity and coherency attribute. See Table 3 for the encoding of this field. writes of unsupported values are ignored. | R/W    | Undefined          | Required   |

# 9.46 Configuration Register 1 (CP0 Register 16, Select 1)

#### Compliance Level: Required.

The *Config1* register is an adjunct to the *Config* register and encodes additional capabilities information. All fields in the *Config1* register are read-only.

The I-Cache and D-Cache configuration parameters include encodings for the number of sets per way, the line size, and the associativity. The total cache size for a cache is therefore:

```
Cache Size = Associativity * Line Size * Sets Per Way
```

If the line size is zero, there is no cache implemented.

Figure 9.48 shows the format of the Config1 register; Table 9.65 describes the Config1 register fields.

### Figure 9.48 Config1 Register Format

| 31 | 30 25        | 24 22 | 21 19 | 18 16 | 15 13 | 12 10 | 9 7 | 6  | 5  | 4 3   | 2  | 1  | 0  |
|----|--------------|-------|-------|-------|-------|-------|-----|----|----|-------|----|----|----|
| M  | MMU Size - 1 | IS    | IL    | IA    | DS    | DL    | DA  | C2 | MD | PC WR | CA | EP | FP |

### **Table 9.65 Config1 Register Field Descriptions**

| Fiel            | ds    |                                |                                                                                                                                                                                          | Read/ |                       |            |
|-----------------|-------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------|------------|
| Name            | Bits  |                                | Description                                                                                                                                                                              | Write | Reset State           | Compliance |
| М               | 31    | is present. I<br>this bit show | eserved to indicate that a <i>Config2</i> register f the <i>Config2</i> register is not implemented, ald read as a 0. If the <i>Config2</i> register is ed, this bit should read as a 1. |       | Preset by<br>hardware | Required   |
| MMU<br>Size - 1 | 3025  | through 63                     | entries in the TLB minus one. The values 0 in this field correspond to 1 to 64 TLB value zero is implied by $Config_{MT}$ having none'.                                                  |       | Preset by<br>hardware | Required   |
| IS              | 24:22 | I=cache set                    | s per way:                                                                                                                                                                               | R     | Preset by hardware    | Required   |
|                 |       | Encoding                       | Meaning                                                                                                                                                                                  |       |                       |            |
|                 |       | 0                              | 64                                                                                                                                                                                       |       |                       |            |
|                 |       | 1                              | 128                                                                                                                                                                                      |       |                       |            |
|                 |       | 2                              | 256                                                                                                                                                                                      |       |                       |            |
|                 |       | 3                              | 512                                                                                                                                                                                      |       |                       |            |
|                 |       | 4                              | 4 1024                                                                                                                                                                                   |       |                       |            |
|                 |       | 5                              | 5 2048                                                                                                                                                                                   |       |                       |            |
|                 |       | 6                              | 6 4096                                                                                                                                                                                   |       |                       |            |
|                 |       | 7                              | 32                                                                                                                                                                                       |       |                       |            |

Table 9.65 Config1 Register Field Descriptions (Continued)

| Fiel | ds    |              |                    | Read/ |                    |            |
|------|-------|--------------|--------------------|-------|--------------------|------------|
| Name | Bits  | -            | Description        | Write | Reset State        | Compliance |
| IL   | 21:19 | I-cache line | e size:            | R     | Preset by hardware | Required   |
|      |       | Encoding     | Meaning            |       | Tital G // al C    |            |
|      |       | 0            | No I-Cache present |       |                    |            |
|      |       | 1            | 4 bytes            |       |                    |            |
|      |       | 2            | 8 bytes            |       |                    |            |
|      |       | 3            | 16 bytes           |       |                    |            |
|      |       | 4            | 32 bytes           |       |                    |            |
|      |       | 5            | 64 bytes           |       |                    |            |
|      |       | 6            | 128 bytes          |       |                    |            |
|      |       | 7            | Reserved           |       |                    |            |
| IA   | 18:16 | I-cache ass  | ociativity:        | R     | Preset by hardware | Required   |
|      |       | Encoding     | Meaning            |       |                    |            |
|      |       | 0            | Direct mapped      |       |                    |            |
|      |       | 1            | 2-way              |       |                    |            |
|      |       | 2            | 3-way              |       |                    |            |
|      |       | 3            | 4-way              |       |                    |            |
|      |       | 4            | 5-way              |       |                    |            |
|      |       | 5            | 6-way              |       |                    |            |
|      |       | 6            | 7-way              |       |                    |            |
|      |       | 7            | 8-way              |       |                    |            |
| DS   | 15:13 | D-cache se   | ts per way:        | R     | Preset by hardware | Required   |
|      |       | Encoding     | Meaning            |       |                    |            |
|      |       | 0            | 64                 |       |                    |            |
|      |       | 1            | 128                |       |                    |            |
|      |       | 2            | 256                |       |                    |            |
|      |       | 3            | 512                |       |                    |            |
|      |       | 4            | 1024               |       |                    |            |
|      |       | 5            | 2048               |       |                    |            |
|      |       | 6            | 4096               |       |                    |            |
|      |       | 7            | 32                 |       |                    |            |
|      |       |              | •                  |       |                    |            |

Table 9.65 Config1 Register Field Descriptions (Continued)

| Field | ds    |                                        |                                                                                                                                                                        | Read/ |                    |            |
|-------|-------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------|------------|
| Name  | Bits  |                                        | Description                                                                                                                                                            | Write | Reset State        | Compliance |
| DL    | 12:10 | D-cache lin                            | e size:                                                                                                                                                                | R     | Preset by hardware | Required   |
|       |       | Encoding                               | Meaning                                                                                                                                                                |       |                    |            |
|       |       | 0                                      | No D-Cache present                                                                                                                                                     |       |                    |            |
|       |       | 1                                      | 4 bytes                                                                                                                                                                |       |                    |            |
|       |       | 2                                      | 8 bytes                                                                                                                                                                |       |                    |            |
|       |       | 3                                      | 16 bytes                                                                                                                                                               |       |                    |            |
|       |       | 4                                      | 32 bytes                                                                                                                                                               |       |                    |            |
|       |       | 5                                      | 64 bytes                                                                                                                                                               |       |                    |            |
|       |       | 6                                      | 128 bytes                                                                                                                                                              |       |                    |            |
|       |       | 7                                      | Reserved                                                                                                                                                               |       |                    |            |
| DA    | 9:7   | D-cache as                             | sociativity:                                                                                                                                                           | R     | Preset by hardware | Required   |
|       |       | Encoding                               | Meaning                                                                                                                                                                |       |                    |            |
|       |       | 0                                      | Direct mapped                                                                                                                                                          |       |                    |            |
|       |       | 1                                      | 2-way                                                                                                                                                                  |       |                    |            |
|       |       | 2                                      | 3-way                                                                                                                                                                  |       |                    |            |
|       |       | 3                                      | 4-way                                                                                                                                                                  |       |                    |            |
|       |       | 4                                      | 5-way                                                                                                                                                                  |       |                    |            |
|       |       | 5                                      | 6-way                                                                                                                                                                  |       |                    |            |
|       |       | 6                                      | 7-way                                                                                                                                                                  |       |                    |            |
|       |       | 7                                      | 8-way                                                                                                                                                                  |       |                    |            |
| C2    | 6     | Coprocesso                             | or 2 implemented:                                                                                                                                                      | R     | Preset by hardware | Required   |
|       |       | Encoding                               | Meaning                                                                                                                                                                |       |                    |            |
|       |       | 0                                      | No coprocessor 2 implemented                                                                                                                                           |       |                    |            |
|       |       | 1                                      | Coprocessor 2 implements                                                                                                                                               |       |                    |            |
|       |       |                                        | icates not only that the processor contains<br>Coprocessor 2, but that such a coprocessor                                                                              |       |                    |            |
| MD    | 5     | MIPS64/m                               | note MDMX ASE implemented on a icroMIPS64 processor. Not used on a icroMIPS32 processor.                                                                               | R     | 0                  | Required   |
|       |       | support for<br>ment is atta<br>MDMX is | dicates not only that the processor contains MDMX, but that such a processing elected.  deprecated in Release 5 and cannot be dead when the MSA Module is implemented. |       |                    |            |

Table 9.65 Config1 Register Field Descriptions (Continued)

| Field | ds                                                                                                                                                                                                                                          |            |                                                                                          | Read/ |                    |            |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------|-------|--------------------|------------|
| Name  | Bits                                                                                                                                                                                                                                        | -          | Description                                                                              | Write | Reset State        | Compliance |
| PC    | 4                                                                                                                                                                                                                                           | Performanc | e Counter registers implemented:                                                         | R     | Preset by hardware | Required   |
|       |                                                                                                                                                                                                                                             | Encoding   | Meaning                                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 0          | No performance counter registers implemented                                             |       |                    |            |
|       |                                                                                                                                                                                                                                             | 1          | Performance counter registers implemented                                                |       |                    |            |
| WR    | 3                                                                                                                                                                                                                                           | Watch regi | sters implemented:                                                                       | R     | Preset by hardware | Required   |
|       |                                                                                                                                                                                                                                             | Encoding   | Meaning                                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 0          | No watch registers implemented                                                           |       |                    |            |
|       |                                                                                                                                                                                                                                             | 1          | Watch registers implemented                                                              |       |                    |            |
| CA    | 2                                                                                                                                                                                                                                           | Code comp. | ression (MIPS16e) implemented:                                                           | R     | Preset by hardware | Required   |
|       |                                                                                                                                                                                                                                             | Encoding   | Meaning                                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 0          | MIPS16e not implemented                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 1          | MIPS16e implemented                                                                      |       |                    |            |
| EP    | 1                                                                                                                                                                                                                                           | EJTAG imp  | elemented:                                                                               | R     | Preset by hardware | Required   |
|       |                                                                                                                                                                                                                                             | Encoding   | Meaning                                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 0          | No EJTAG implemented                                                                     |       |                    |            |
|       |                                                                                                                                                                                                                                             | 1          | EJTAG implemented                                                                        |       |                    |            |
| FP    | 0                                                                                                                                                                                                                                           | FPU impler | nented:                                                                                  | R     | Preset by hardware | Required   |
|       |                                                                                                                                                                                                                                             | Encoding   | Meaning                                                                                  |       |                    |            |
|       |                                                                                                                                                                                                                                             | 0          | No FPU implemented                                                                       |       |                    |            |
|       |                                                                                                                                                                                                                                             | 1          | FPU implemented                                                                          |       |                    |            |
|       | This bit indicates not only that the processor contains support for a floating-point unit, but that such a unit attached.  If an FPU is implemented, the capabilities of the FPU can be read from the capability bits in the <i>FIR</i> CP1 |            | a floating-point unit, but that such a unit is simplemented, the capabilities of the FPU |       |                    |            |
|       |                                                                                                                                                                                                                                             | register.  |                                                                                          |       |                    |            |

# 9.47 Configuration Register 2 (CP0 Register 16, Select 2)

**Compliance Level:** *Required* if a level 2 or level 3 cache is implemented, or if the *Config3* register is required; *Optional* otherwise. In Release 6, presence of *Config2* is dependent on *Config5*<sub>L2C</sub>.

The Config2 register encodes level 2 and level 3 cache configurations.

Figure 9.49 shows the format of the *Config2* register; Table 9.66 describes the *Config2* register fields.

#### Figure 9.49 Config2 Register Format

| 31 | 30 28 | 27 24 | 23 20 | 19 16 | 15 12 | 11 8 | 7 4 | 3 0 |
|----|-------|-------|-------|-------|-------|------|-----|-----|
| M  | TU    | TS    | TL    | TA    | SU    | SS   | SL  | SA  |

### **Table 9.66 Config2 Register Field Descriptions**

| Fie  | elds  |                          |                      |                                                                                           |          | Read / | Reset                 |            |
|------|-------|--------------------------|----------------------|-------------------------------------------------------------------------------------------|----------|--------|-----------------------|------------|
| Name | Bits  |                          | Desc                 | ription                                                                                   |          | Write  | State                 | Compliance |
| M    | 31    | present. I<br>bit should | If the Config3 regis | te that a <i>Config3</i> register is not implemente <i>Config3</i> register is it as a 1. | ed, this | R      | Preset by<br>hardware | Required   |
| TU   | 30:28 | bits. If th              |                      | iary cache control or<br>mented it should read                                            |          | R/W    | Preset by<br>hardware | Optional   |
| TS   | 27:24 | Tertiary of              | cache sets per way:  |                                                                                           |          | R      | Preset by             | Required   |
|      |       |                          | Encoding             | Sets Per Way                                                                              |          |        | hardware              |            |
|      |       |                          | 0                    | 64                                                                                        |          |        |                       |            |
|      |       |                          | 1                    | 128                                                                                       |          |        |                       |            |
|      |       |                          | 2                    | 256                                                                                       |          |        |                       |            |
|      |       |                          | 3                    | 512                                                                                       |          |        |                       |            |
|      |       |                          | 4                    | 1024                                                                                      |          |        |                       |            |
|      |       |                          | 5                    | 2048                                                                                      |          |        |                       |            |
|      |       |                          | 6                    | 4096                                                                                      |          |        |                       |            |
|      |       |                          | 7                    | 8192                                                                                      |          |        |                       |            |
|      |       |                          | 8-15                 | Reserved                                                                                  |          |        |                       |            |
|      |       |                          |                      |                                                                                           | -        |        |                       |            |

Table 9.66 Config2 Register Field Descriptions (Continued)

| Fie  | lds   |              |                                                                  |                                                 |                        | Read / | Reset                 |            |
|------|-------|--------------|------------------------------------------------------------------|-------------------------------------------------|------------------------|--------|-----------------------|------------|
| Name | Bits  |              | Desc                                                             | cription                                        |                        | Write  | State                 | Compliance |
| TL   | 23:20 | Tertiary c   | cache line size:                                                 |                                                 |                        | R      | Preset by             | Required   |
|      |       |              | Encoding                                                         | Line Size                                       |                        |        | hardware              |            |
|      |       |              | 0                                                                | No cache present                                |                        |        |                       |            |
|      |       |              | 1                                                                | 4                                               |                        |        |                       |            |
|      |       |              | 2                                                                | 8                                               |                        |        |                       |            |
|      |       |              | 3                                                                | 16                                              |                        |        |                       |            |
|      |       |              | 4                                                                | 32                                              |                        |        |                       |            |
|      |       |              | 5                                                                | 64                                              |                        |        |                       |            |
|      |       |              | 6                                                                | 128                                             |                        |        |                       |            |
|      |       |              | 7                                                                | 256                                             |                        |        |                       |            |
|      |       |              | 8-15                                                             | Reserved                                        |                        |        |                       |            |
| TA   | 19:16 | Tortion      | cache associativity:                                             |                                                 |                        | R      | Preset by             | Required   |
| IA   | 19.10 | Tertiary C   | Encoding                                                         | Associativity                                   |                        | K      | hardware              | Required   |
|      |       |              | 0                                                                | Direct Mapped                                   |                        |        |                       |            |
|      |       |              | 1                                                                | 2                                               |                        |        |                       |            |
|      |       |              | 2                                                                | 3                                               |                        |        |                       |            |
|      |       |              | 3                                                                | 4                                               |                        |        |                       |            |
|      |       |              | 4                                                                | 5                                               |                        |        |                       |            |
|      |       |              | 5                                                                | 6                                               |                        |        |                       |            |
|      |       |              | 6                                                                | 7                                               |                        |        |                       |            |
|      |       |              | 7                                                                | 8                                               |                        |        |                       |            |
|      |       |              | 8-15                                                             | Reserved                                        |                        |        |                       |            |
| SU   | 15:12 | bits. If the | ntation-specific sec<br>is field is not imple<br>nored on write. | condary cache control<br>emented it should read | or status<br>l as zero | R/W    | Preset by<br>hardware | Optional   |
| SS   | 11:8  | Secondar     | y cache sets per wa                                              | ay:                                             |                        | R      | Preset by             | Required   |
|      |       |              | Encoding                                                         | Sets Per Way                                    |                        |        | hardware              |            |
|      |       |              | 0                                                                | 64                                              |                        |        |                       |            |
|      |       |              | 1                                                                | 128                                             |                        |        |                       |            |
|      |       |              | 2                                                                | 256                                             |                        |        |                       |            |
|      |       |              | 3                                                                | 512                                             |                        |        |                       |            |
|      |       |              | 4                                                                | 1024                                            |                        |        |                       |            |
|      |       |              | 5                                                                | 2048                                            |                        |        |                       |            |
|      |       |              | 6                                                                | 4096                                            |                        |        |                       |            |
|      |       |              | 7                                                                | 8192                                            |                        |        |                       |            |
|      |       |              | 8-15                                                             | Reserved                                        |                        |        |                       |            |

Table 9.66 Config2 Register Field Descriptions (Continued)

| Fie  | lds  |           |                   |                  | Read / | Reset     |            |  |
|------|------|-----------|-------------------|------------------|--------|-----------|------------|--|
| Name | Bits |           | Description       |                  |        | State     | Compliance |  |
| SL   | 7:4  | Secondary | cache line size:  |                  | R      | Preset by | Required   |  |
|      |      |           | Encoding          | Line Size        |        | hardware  |            |  |
|      |      |           | 0                 | No cache present |        |           |            |  |
|      |      |           | 1                 | 4                |        |           |            |  |
|      |      |           | 2                 | 8                |        |           |            |  |
|      |      |           | 3                 | 16               |        |           |            |  |
|      |      |           | 4                 | 32               |        |           |            |  |
|      |      |           | 5                 | 64               |        |           |            |  |
|      |      |           | 6                 | 128              |        |           |            |  |
|      |      |           | 7                 | 256              |        |           |            |  |
|      |      |           | 8-15              | Reserved         |        |           |            |  |
| SA   | 3:0  | Secondary | cache associativi | ity:             | R      | Preset by | Required   |  |
|      |      |           | Encoding          | Associativity    |        | hardware  |            |  |
|      |      |           | 0                 | Direct Mapped    |        |           |            |  |
|      |      |           | 1                 | 2                |        |           |            |  |
|      |      |           | 2                 | 3                |        |           |            |  |
|      |      |           | 3                 | 4                |        |           |            |  |
|      |      |           | 4                 | 5                |        |           |            |  |
|      |      |           |                   | 5                | 6      |           |            |  |
|      |      |           | 6                 | 7                |        |           |            |  |
|      |      |           | 7                 | 8                |        |           |            |  |
|      |      |           | 8-15              | Reserved         |        |           |            |  |

# 9.48 Configuration Register 3 (CP0 Register 16, Select 3)

Compliance Level: Required if any optional feature described by this register is implemented: Release 2 of the Architecture, the SmartMIPS $^{\text{TM}}$  ASE, or trace logic; Optional otherwise.

The Config3 register encodes additional capabilities. All fields in the Config3 register are read-only.

Release 5 adds Config3<sub>LPA</sub> to allow software to determine the presence of XPA (>36-bit PA support).

Figure 9-50 shows the format of the Config3 register; Table 9.67 describes the Config3 register fields.

### Figure 9-50 Config3 Register Format

| 31 | 30 | 29           | 28               | 27     | 26 | 25     | 24 | 23     | 22 21 | 20 19 18 | 1/                    | 16               | 15 14 | 13               | 12          | 11                    | 10          | 9                     | 8           | 1           | 6                | 5           | 4  | 3            | 2  | 1  | 0  |
|----|----|--------------|------------------|--------|----|--------|----|--------|-------|----------|-----------------------|------------------|-------|------------------|-------------|-----------------------|-------------|-----------------------|-------------|-------------|------------------|-------------|----|--------------|----|----|----|
| М  | 0  | CM<br>G<br>C | M<br>S<br>A<br>P | B<br>P | ВІ | S<br>C | PW | V<br>Z | IPLW  | MMAR     | M<br>u<br>C<br>o<br>n | ISA<br>On<br>Exc | ISA   | U<br>L<br>R<br>I | R<br>X<br>I | D<br>S<br>P<br>2<br>P | D<br>S<br>P | C<br>T<br>X<br>T<br>C | I<br>T<br>L | L<br>P<br>A | V<br>E<br>I<br>C | V<br>I<br>n | SP | CD<br>M<br>M | МТ | SM | TL |

### **Table 9.67 Config3 Register Field Descriptions**

| Field | ls   |                                                                                     |                                                                                                                                                                       |            |                         |                               |
|-------|------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|-------------------------------|
| Name  | Bits |                                                                                     | Description                                                                                                                                                           | Read/Write | Reset State             | Compliance                    |
| M     | 31   | present. If the C<br>bit should read                                                | ved to indicate that a <i>Config4</i> register is <i>Config4</i> register is not implemented, this as a 0. If the <i>Config4</i> register is impleshould read as a 1. | R          | Preset by hard-<br>ware | Required                      |
| 0     | 30   | Must be written                                                                     | as zero; returns zeros on read.                                                                                                                                       | 0          | 0                       | Reserved                      |
| CMGCR | 29   | Coherency Manager memory-mapped Global Configuration Register Space is implemented. |                                                                                                                                                                       | R          | Preset by hard-<br>ware | Required for<br>Coherent Mul- |
|       |      | Encoding                                                                            | Meaning                                                                                                                                                               |            |                         | tiple<br>-Core                |
|       |      | 0                                                                                   | CM GCR space is not implemented                                                                                                                                       |            |                         | implementa-<br>tions that use |
|       |      | 1                                                                                   | CM GCR space is implemented                                                                                                                                           |            |                         | the Coherency                 |
|       |      |                                                                                     |                                                                                                                                                                       |            |                         | Manager.                      |
| MSAP  | 28   | MIPS SIMD A                                                                         | rchitecture (MSA) is implemented.                                                                                                                                     | R          | Preset by hard-         | Required                      |
|       |      | Encoding                                                                            | Meaning                                                                                                                                                               |            | ware                    |                               |
|       |      | 0                                                                                   | MSA Module not implemented                                                                                                                                            |            |                         |                               |
|       |      | 1                                                                                   | MSA Module is implemented                                                                                                                                             |            |                         |                               |
|       |      |                                                                                     |                                                                                                                                                                       |            |                         |                               |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field | ds   |                 |                                                                                                                             |            |                                            |            |
|-------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------|------------|
| Name  | Bits |                 | Description                                                                                                                 | Read/Write | Reset State                                | Compliance |
| ВР    | 27   | whether the fau | ster implemented. This bit indicates alting prior branch instruction word registelease 6: <i>BadInstrP</i> is always imple- | R          | Preset by hard-<br>ware<br>(Pre-Release 6) | Required   |
|       |      | Encoding        | Meaning                                                                                                                     |            | (Release 6)                                |            |
|       |      | 0               | BadInstrP register not implemented                                                                                          |            |                                            |            |
|       |      | 1               | BadInstrP register implemented                                                                                              |            |                                            |            |
| BI    | 26   | whether the fau | ter implemented. This bit indicates alting instruction word register is present. <i>Illnstr</i> is always implemented.      | R          | Preset by hard-<br>ware<br>(Pre-Release 6) | Required   |
|       |      | Encoding        | Meaning                                                                                                                     |            | 1 (Release 6)                              |            |
|       |      | 0               | BadInstr register not implemented                                                                                           |            |                                            |            |
|       |      | 1               | BadInstr register implemented                                                                                               |            |                                            |            |
| SC    | 25   | whether the Se  | ol implemented. This bit indicates gment Control registers SegCtl0, 8egCtl2 are present.                                    | R          | Preset by hard-<br>ware                    | Required   |
|       |      | Encoding        | Meaning                                                                                                                     |            |                                            |            |
|       |      | 0               | Segment Control not implemented                                                                                             |            |                                            |            |
|       |      | 1               | Segment Control is implemented                                                                                              |            |                                            |            |
| PW    | 24   | cates whether t | e Table Walk implemented. This bit indi-<br>the Page Table Walking registers<br>Field and PWSize are present.               | R          | Preset by hard-<br>ware                    | Required   |
|       |      | Encoding        | Meaning                                                                                                                     |            |                                            |            |
|       |      | 0               | Page Table Walking not implemented                                                                                          |            |                                            |            |
|       |      | 1               | Page Table Walking is implemented                                                                                           |            |                                            |            |
| VZ    | 23   |                 | Virtualization Module implemented. This bit indicates whether the Virtualization Module is implemented.                     |            | Preset by hard-<br>ware                    | Required   |
|       |      | Encoding        | Meaning                                                                                                                     |            |                                            |            |
|       |      | 0               | Virtualization Module not implemented                                                                                       |            |                                            |            |
|       |      | 1               | Virtualization Module is implemented                                                                                        |            |                                            |            |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field    | ls    |                                                                                |                                                                                                                                                                                                                                             |                                        |                         |                                      |
|----------|-------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------|--------------------------------------|
| Name     | Bits  |                                                                                | Description                                                                                                                                                                                                                                 | Read/Write                             | Reset State             | Compliance                           |
| IPLW     | 22:21 | Width of Statu                                                                 | s <sub>IPL</sub> and Cause <sub>RIPL</sub> fields:                                                                                                                                                                                          | R                                      | Preset by hard-         | Required if<br>MCU ASE is            |
|          |       | Encoding                                                                       | Meaning                                                                                                                                                                                                                                     |                                        | ware                    | implemented                          |
|          |       | 0                                                                              | IPL and RIPL fields are 6-bits in width.                                                                                                                                                                                                    |                                        |                         |                                      |
|          |       | 1                                                                              | IPL and RIPL fields are 8-bits in width.                                                                                                                                                                                                    |                                        |                         |                                      |
|          |       | Others                                                                         | Reserved.                                                                                                                                                                                                                                   |                                        |                         |                                      |
|          |       | Status are use most-significan  If the RIPL fiel Cause are use most-significan | is 8-bits in width, bits 18 and 16 of d as the most-significant bit and second it bit, respectively, of that field.  d is 8-bits in width, bits 17 and 16 of ed as the most-significant bit and second it bit, respectively, of that field. |                                        |                         |                                      |
| MMAR     | 20:18 |                                                                                | Architecture revision level.  ecture revision level is denoted by the  nfig.                                                                                                                                                                | R                                      | Preset by hard-<br>ware | Required if microMIPS is implemented |
|          |       | Encoding                                                                       | Meaning                                                                                                                                                                                                                                     |                                        |                         |                                      |
|          |       | 0                                                                              | Release3                                                                                                                                                                                                                                    |                                        |                         |                                      |
|          |       | 1-7                                                                            | Reserved                                                                                                                                                                                                                                    |                                        |                         |                                      |
|          |       |                                                                                | of <i>Config3</i> is zero, microMIPS32 is not ad this field is not used.                                                                                                                                                                    |                                        |                         |                                      |
| MCU      | 17    | MIPS® MCU                                                                      | ASE is implemented.                                                                                                                                                                                                                         | R                                      | Preset by hard-         | Required if                          |
|          |       | Encoding                                                                       | Meaning                                                                                                                                                                                                                                     |                                        | ware                    | MCU ASE is<br>implemented            |
|          |       | 0                                                                              | MCU ASE is not implemented.                                                                                                                                                                                                                 |                                        |                         | -                                    |
|          |       | 1                                                                              | MCU ASE is implemented                                                                                                                                                                                                                      |                                        |                         |                                      |
| ISAOnExc | 16    |                                                                                | truction Set Architecture used after vec-<br>teption. Affects all exceptions whose off-<br>to EBase.                                                                                                                                        | RW if both instruction sets are imple- | Undefined               | Required if microMIPS is implemented |
|          |       | Encoding                                                                       | Meaning                                                                                                                                                                                                                                     | mented; Preset if only micro-          |                         |                                      |
|          |       | 0                                                                              | MIPS32is used on entrance to an exception vector.                                                                                                                                                                                           | MIPS is implemented.                   |                         |                                      |
|          |       | 1                                                                              | microMIPS is used on entrance to an exception vector.                                                                                                                                                                                       |                                        |                         |                                      |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field | ds    |                                       |                                                                                                                  |            |                                            |                          |
|-------|-------|---------------------------------------|------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------|--------------------------|
| Name  | Bits  |                                       | Description                                                                                                      | Read/Write | Reset State                                | Compliance               |
| ISA   | 15:14 | Indicates Instru                      | ction Set Availability.                                                                                          | R          | Preset by hard-<br>ware                    | Required if microMIPS is |
|       |       | Encoding                              | Meaning                                                                                                          |            |                                            | implemented              |
|       |       | 0                                     | Only MIPS32 Instruction Set is implemented.                                                                      |            |                                            |                          |
|       |       | 1                                     | Only microMIPS32 is implemented.                                                                                 |            |                                            |                          |
|       |       | 2                                     | Both MIPS32 and microMIPS32 ISAs are implemented. MIPS32 ISA used when coming out of reset.                      |            |                                            |                          |
|       |       | 3                                     | Both MIPS32and microMIPS32 ISAs are implemented. microMIPS32 ISA used when coming out of reset.                  |            |                                            |                          |
| ULRI  | 13    | bit indicates whister is implemented. | UserLocal register implemented. This nether the UserLocal Coprocessor 0 regented. Release 6: UserLocal is always | R          | Preset by hard-<br>ware<br>(Pre-Release 6) | Required                 |
|       |       | Encoding                              | Meaning                                                                                                          |            | (Release 6)                                |                          |
|       |       | 0                                     | UserLocal register is not implemented                                                                            |            |                                            |                          |
|       |       | 1                                     | UserLocal register is implemented                                                                                |            |                                            |                          |
| RXI   | 12    | exist within the                      | Indicates whether the RIE and XIE bits PageGrain register. Release 6: The RIE e always implemented               | R          | Preset by hard-<br>ware<br>(Pre-Release 6) | Required                 |
|       |       | Encoding                              | Meaning                                                                                                          |            | 1                                          |                          |
|       |       | 0                                     | The RIE and XIE bits are not implemented within the PageGrain register.                                          |            | (Release 6)                                |                          |
|       |       | 1                                     | The RIE and XIE bits are implemented within the PageGrain register.                                              |            |                                            |                          |
|       |       |                                       |                                                                                                                  |            |                                            |                          |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field | ds   |               |                                                                                                                                            |            |                         |                                   |
|-------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------|-----------------------------------|
| Name  | Bits |               | Description                                                                                                                                | Read/Write | Reset State             | Compliance                        |
| DSP2P | 11   |               | Indule Revision 2 implemented. This bit the Revision 2 of the MIPS DSP Module .                                                            | R          | Preset by hard-<br>ware | Required                          |
|       |      | Encoding      | Meaning                                                                                                                                    |            |                         |                                   |
|       |      | 0             | Revision 2 of the MIPS DSP Module is not implemented                                                                                       |            |                         |                                   |
|       |      | 1             | Revision 2 of the MIPS DSP Module is implemented                                                                                           |            |                         |                                   |
| DSPP  | 10   |               | Indule implemented. This bit indicates PS DSP Module is implemented.                                                                       | R          | Preset by hard-<br>ware | Required                          |
|       |      | Encoding      | Meaning                                                                                                                                    |            |                         |                                   |
|       |      | 0             | MIPS DSP Module is not implemented                                                                                                         |            |                         |                                   |
|       |      | 1             | MIPS DSP Module is implemented                                                                                                             |            |                         |                                   |
| CTXTC | 9    | of the BadVPN | g registers is implemented and the width 2 field within the <i>Config</i> register register contents of the <i>ContextConfig</i> register. | R          | Preset by hard-<br>ware | Required                          |
|       |      | Encoding      | Meaning                                                                                                                                    |            |                         |                                   |
|       |      | 0             | ContextConfig is not implemented.                                                                                                          |            |                         |                                   |
|       |      | 1             | ContextConfig is implemented and is used for the Config <sub>BadVPN2</sub> field.                                                          |            |                         |                                   |
|       |      |               |                                                                                                                                            |            |                         |                                   |
| ITL   | 8    |               | race <sup>TM</sup> mechanism implemented. This bit ter the MIPS IFlowTrace is implemented.                                                 | R          | Preset by hard-<br>ware | Required<br>(Release 2.1<br>Only) |
|       |      | Encoding      | Meaning                                                                                                                                    |            |                         | Omy)                              |
|       |      | 0             | MIPS IFlowTrace is not implemented                                                                                                         |            |                         |                                   |
|       |      | 1             | MIPS IFlowTrace is implemented                                                                                                             |            |                         |                                   |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field | ls   |                                                                                                                                                                                                 |                                                                                      |            |                         |                         |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------|-------------------------|-------------------------|
| Name  | Bits |                                                                                                                                                                                                 | Description                                                                          | Read/Write | Reset State             | Compliance              |
| LPA   | 7    | PageGrain reg fields and assoc Modification physical addr feature of Re Modification PA: LLAddr, PageGrain Config5 <sub>MVF</sub> The following i required: MTHC0, MF MTC0 modif For implementa | s to other optional COP0 registers with TagLo.                                       | R          | Preset by hard-ware     | Required<br>(Release 5) |
| VEIC  | 6    | Support for an emented.                                                                                                                                                                         | Support for an external interrupt controller is implemented.                         |            | Preset by hard-<br>ware | Required<br>(Release 2  |
|       |      | Encoding                                                                                                                                                                                        | Meaning                                                                              |            |                         | Only)                   |
|       |      | 0                                                                                                                                                                                               | Support for EIC interrupt mode is not implemented                                    |            |                         |                         |
|       |      | 1                                                                                                                                                                                               | Support for EIC interrupt mode is implemented                                        |            |                         |                         |
|       |      | this bit returns :<br>This bit indicate                                                                                                                                                         | es not only that the processor contains external interrupt controller, but that such |            |                         |                         |
| VInt  | 5    |                                                                                                                                                                                                 | upts implemented. This bit indicates ed interrupts are implemented.                  | R          | Preset by hard-<br>ware | Required<br>(Release 2  |
|       |      | Encoding                                                                                                                                                                                        | Meaning                                                                              |            |                         | Only)                   |
|       |      | 0                                                                                                                                                                                               | Vector interrupts are not implemented                                                |            |                         |                         |
|       |      | 1                                                                                                                                                                                               | Vectored interrupts are implemented                                                  |            |                         |                         |
|       |      | For implementa<br>this bit returns                                                                                                                                                              | tions of Release 1 of the Architecture, zero on read.                                |            |                         |                         |

**Table 9.67 Config3 Register Field Descriptions (Continued)** 

| Field | ds   |                                                                  |                                                                     |                         |                         |                         |                                                                                                       |  |                         |                             |
|-------|------|------------------------------------------------------------------|---------------------------------------------------------------------|-------------------------|-------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|--|-------------------------|-----------------------------|
| Name  | Bits |                                                                  | Description                                                         | Read/Write              | Reset State             | Compliance              |                                                                                                       |  |                         |                             |
| SP    | 4    | Small (1 kB) pa<br>PageGrain reg                                 | age support is implemented, and the gister exists                   | R                       | Preset by hard-<br>ware | Required<br>(Release 2  |                                                                                                       |  |                         |                             |
|       |      | Encoding                                                         | Meaning                                                             |                         |                         | Only)                   |                                                                                                       |  |                         |                             |
|       |      | 0                                                                | Small page support is not implemented                               |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 1                                                                | Small page support is implemented                                   |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | For implementathis bit returns                                   | ations of Release 1 of the Architecture, zero on read.              |                         |                         |                         |                                                                                                       |  |                         |                             |
| CDMM  |      | ce Memory Map implemented. This bit ner the CDMM is implemented. | R                                                                   | Preset by hard-<br>ware | Required                |                         |                                                                                                       |  |                         |                             |
|       |      | Encoding                                                         | Meaning                                                             |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 0                                                                | CDMM is not implemented                                             |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 1                                                                | CDMM is implemented                                                 |                         |                         |                         |                                                                                                       |  |                         |                             |
| MT    | 2    |                                                                  | odule implemented. This bit indicates IPS MT Module is implemented. | R                       | Preset by hard-<br>ware | Required                |                                                                                                       |  |                         |                             |
|       |      | Encoding                                                         | Meaning                                                             |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 0                                                                | MIPS MT Module is not implemented                                   |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 1                                                                | MIPS MT Module is implemented                                       |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | For Release 6 a                                                  | and after, this bit must be 0.                                      |                         |                         |                         |                                                                                                       |  |                         |                             |
| SM    | 1    | 1                                                                | 1                                                                   | 1                       | 1                       |                         | SmartMIPS <sup>TM</sup> ASE implemented. This bit indicates whether the SmartMIPS ASE is implemented. |  | Preset by hard-<br>ware | Required<br>(Pre-Release 6) |
|       |      | Encoding                                                         | Meaning                                                             |                         | (Pre-Release 6)         |                         |                                                                                                       |  |                         |                             |
|       |      | 0                                                                | SmartMIPS ASE is not implemented                                    |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 1                                                                | SmartMIPS ASE is implemented                                        |                         |                         |                         |                                                                                                       |  |                         |                             |
| SM    | 1    | SmartMIPSTM                                                      | ASE not implemented.                                                | R                       | 0<br>(Release 6)        | Reserved<br>(Release 6) |                                                                                                       |  |                         |                             |
| TL    | 0    | Trace Logic im or data trace is                                  | plemented. This bit indicates whether PC implemented.               | R                       | Preset by hard-<br>ware | Required                |                                                                                                       |  |                         |                             |
|       |      | Encoding                                                         | Meaning                                                             |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      | 0                                                                | Trace logic is not implemented                                      |                         |                         |                         |                                                                                                       |  |                         |                             |
|       |      |                                                                  |                                                                     |                         |                         |                         |                                                                                                       |  |                         |                             |

## 9.49 Configuration Register 4 (CP0 Register 16, Select 4)

**Compliance Level:** *Required* if any optional feature described by this register is implemented: Release 2 of the Architecture; *Optional* otherwise.

The Config4 register encodes additional capabilities.

The number of page-pair entries within the FTLB = decode(FTLBSets) \* decode(FTLBWays).

The number of page-pair entries accessible in the VTLB is defined by concatenating  $Config4_{VTLBSizeExt}$  and  $Config1_{MMUSize}$ . Modifying VTLB size can be used to allow software to reserve high index slots in the VTLB.

Figure 9.52 shows the format of the Config4 register; Table 9.68 describes the Config4 register fields.

31 30 29 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 AE VTLBSizeExt **KScrExist** MMU M ΙE Definition Depends on MMUExtDef ExtDef **FTLB** FTLBWays If MMUExtDef=3 0 FTLBSets PageSize **FTLB** If MMUExtDef=2 000 **FTLBWays FTLBSets** PageSize If MMUExtDef=1 000000 MMUSizeExt If MMUExtDef=0 00000000000000

Figure 9.51 Config4 Register Format (Pre-Release 6)

### Figure 9.52 Config4 Register Format (Release 6)

| 31 | 30 | 29 | 28 | 27 24       | 23 10     | 6 15 | 14   | 13 | 12 | 11 | 10           | 9 | 8 | 7 | 6   | 5                | 4  | 3 | 2   | 1    | 0 |
|----|----|----|----|-------------|-----------|------|------|----|----|----|--------------|---|---|---|-----|------------------|----|---|-----|------|---|
| M  | I  | Е  | ΑE | VTLBSizeExt | KScrExist | Re   | serv | ed |    |    | TLI<br>igeSi |   |   | F | TLB | 3Wa <sub>2</sub> | ys | F | TLI | 3Set | s |

### **Table 9.68 Config4 Register Field Descriptions**

| Fie       | lds |                                                                                                                                                                                                                                         | Read / | Reset                 |            |
|-----------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|------------|
| Name Bits |     | Description                                                                                                                                                                                                                             |        | State                 | Compliance |
| M         | 31  | This bit is reserved to indicate that a <i>Config5</i> register is present. If the <i>Config5</i> register is not implemented, this bit should read as a 0. If the <i>Config5</i> register is implemented, this bit should read as a 1. | R      | Preset by<br>hardware | Required   |

Table 9.68 Config4 Register Field Descriptions (Continued)

| Fie              | lds   |                           |                                                                                                                                                                                    | Read / | Reset              |                                                                                                      |
|------------------|-------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|------------------------------------------------------------------------------------------------------|
| Name             | Bits  |                           | Description                                                                                                                                                                        | Write  | State              | Compliance                                                                                           |
| IE               | 30:29 | TLB invalidate            | instruction support/configuration.                                                                                                                                                 | R      | Preset by hardware | Required for TLBINV,<br>TLBINVF,                                                                     |
|                  |       | Encoding                  | Meaning                                                                                                                                                                            |        |                    | EntryHi <sub>EHINV</sub> These features must be                                                      |
|                  |       | 00                        | TLBINV, TLBINVF, EntryHi <sub>EHINV</sub>                                                                                                                                          |        |                    | implemented if Segmenta-                                                                             |
|                  |       |                           | not supported by hardware. In Release 6, this field is reserved; i.e., TLBINV and TLBINVF must be supported in Release 6 implementations.                                          |        |                    | tion Control is implemented. These features are recommended for FTLB/VTLB                            |
|                  |       | 01                        | Reserved.                                                                                                                                                                          |        |                    | MMUs.                                                                                                |
|                  |       | 10                        | TLBINV, TLBINVF supported.  EntryHi <sub>EHINV</sub> supported. Refer to Volume II for the full description of these instructions.  TLBINV* instructions operate on one TLB entry. |        |                    | Always Required for implementations with TLBs; i.e., <i>Config<sub>MT</sub></i> =1 or 4. (Release 6) |
|                  |       | 11                        | TLBINV, TLBINVF supported.  EntryHi <sub>EHINV</sub> supported. Refer to Volume II for the full description of these instructions.  TLBINV* instructions operate on entire MMU.    |        |                    |                                                                                                      |
| AE               | 28    | If this bit is set,       | then $\textit{EntryHI}_{ASID}$ is extended to 10 bits.                                                                                                                             | R      | Preset by hardware | Required                                                                                             |
| VTLB-<br>SizeExt | 27:24 | Applicable only reserved. | if ConfigMT = 1 or 4; otherwise,                                                                                                                                                   | R      | Preset by hardware |                                                                                                      |
|                  |       | catenated to the          | f $Config4_{MMUExtDef}$ = 3, this field is conleft of the most-significant bit of the $c_e$ field to indicate the size of the VTLB.                                                |        |                    | Required if Config4 <sub>MMUExtDef</sub> =3 (Pre-Release 6)                                          |
|                  |       |                           | field is always concatenated to the left of cant bit of the Config1 <sub>MMUSize</sub> .                                                                                           |        |                    | Required if  Config <sub>MT</sub> =1 or 4  (Release 6)                                               |

Table 9.68 Config4 Register Field Descriptions (Continued)

| Fie               | lds   |                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Read / | Reset                 |                                                       |
|-------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|-------------------------------------------------------|
| Name              | Bits  |                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Write  | State                 | Compliance                                            |
| KScr<br>Exist     | 23:16 | nel-mode softwa  Each bit represent If the bit is set, t mented and avai  For Release 6, b must be implem  Scratch registers sented in this fie mented, Bit 16 i register is imple future debug pur | any scratch registers are available to ker- are within COP0 Register 31.  Ints a select for Coproecessor0 Register 31.  Ints a select 0, Bit 23 represents Select 7.  In associated scratch register is imple- lable for kernel-mode software.  In a select 1 because KScratch 1-6  In a meant for other purposes are not repre- Ind. For example, if EJTAG is imple- In a spreset to zero even though DESAVE  In a mented at Select 0. Select 1 is reserved for  In a proposes and should not be used as a kernel  In a so it is preset to zero. | R      | Preset by<br>hardware | Required if Kernel Scratch<br>Registers are available |
| MMU<br>Ext        | 15:14 | MMU Extension                                                                                                                                                                                       | n Definition.  onfig4[13:0] is to be interpreted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R      | Preset by hardware    | Required<br>(Pre-Release 6)                           |
| Def               |       | Encoding                                                                                                                                                                                            | Meaning  Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | nardware              | (Fie-Release 6)                                       |
|                   |       | 0                                                                                                                                                                                                   | Reserved. Config4[12:0] - Must be written as zeros, returns zeros on read.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        |                       |                                                       |
|                   |       | 1                                                                                                                                                                                                   | Config4[7:0] used as MMUSizeExt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        |                       |                                                       |
|                   |       | 2                                                                                                                                                                                                   | Config4[3:0] used as FTLBSets. Config4[7:4] used as FTLBWays. Config4[10:8] used as FTLBPageSize.                                                                                                                                                                                                                                                                                                                                                                                                                                                 |        |                       |                                                       |
|                   |       | 3                                                                                                                                                                                                   | FTLB and VTLB supported. Config4[3:0] used as FTLBSets. Config4[7:4] used as FTLBWays. Config4[12:8] used as FTLBPageSize. Config4[27:24] used as VTLBSizeExt.                                                                                                                                                                                                                                                                                                                                                                                    |        |                       |                                                       |
| MMU<br>Ext<br>Def | 15:14 | In Release 6, the                                                                                                                                                                                   | ese bits are reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | R      | Preset by<br>hardware | Reserved<br>(Release 6)                               |

Table 9.68 Config4 Register Field Descriptions (Continued)

| Fiel      | ds   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                 |                                                                                                                                                                                                                         |                                                                                  | Read /                                      | Reset                     |                                         |
|-----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------|---------------------------|-----------------------------------------|
| Name      | Bits |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                                                     |                                                                                                                                                                                                                         |                                                                                  |                                             | State                     | Compliance                              |
| FTLB      | 10:8 | Indicates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | the Page Size of th                                                                                                                                                             | e FTLB Array Entri                                                                                                                                                                                                      | es.                                                                              | RW if                                       | Preset by                 | Required if MMUExt-                     |
| Page Size |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Encoding                                                                                                                                                                        | Page Size                                                                                                                                                                                                               |                                                                                  | multiple<br>FTLB                            | hardware,<br>chosen value | Def=2<br>(Pre-Release 6)                |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                               | 1 kB                                                                                                                                                                                                                    |                                                                                  | page-                                       | is implemen-              | (====================================== |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                               | 4 kB                                                                                                                                                                                                                    |                                                                                  | sizes are                                   | tation spe-               |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                               | 16 kB                                                                                                                                                                                                                   |                                                                                  | imple- mented  R if only one FTLB page size | cific                     |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3                                                                                                                                                                               | 64 kB                                                                                                                                                                                                                   |                                                                                  |                                             |                           |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                                                                               | 256 kB                                                                                                                                                                                                                  |                                                                                  |                                             |                           |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                                                                                                                                                                               | 1 GB                                                                                                                                                                                                                    |                                                                                  |                                             |                           |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                                                                                                                                               | 4 GB                                                                                                                                                                                                                    |                                                                                  |                                             |                           |                                         |
|           |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7                                                                                                                                                                               | Reserved                                                                                                                                                                                                                |                                                                                  | is imple-                                   |                           |                                         |
|           |      | these size can detect the desire mented, to ing. If the is not character of the following the follow | es, even a subset of et if a FTLB page si ed size into this regulate register field is the esize is not implemented.  B must be flushed of ield value is change is UNDEFINED if | d to implement any conly one pagesize. Size is implemented be ister field. If the size updated to the desire mented, the register for any valid entries be do by software. The fithere are valid FTI med using a common | Software by writing the is impleted encodicield value before this FTLB B entries | mented.                                     |                           |                                         |

Table 9.68 Config4 Register Field Descriptions (Continued)

| Fields    |                     |                                                                                                           |                                                                                                                                                                                                                                                                   |                                                                                                                                                                           |                                                                               | Read /           | Reset                     |                                      |
|-----------|---------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------|---------------------------|--------------------------------------|
| Name      | Bits                |                                                                                                           | Desci                                                                                                                                                                                                                                                             | ription                                                                                                                                                                   |                                                                               | Write            | State                     | Compliance                           |
| FTLB      | 12:8                | Indicates                                                                                                 | the Page Size of the                                                                                                                                                                                                                                              | e FTLB Array Entri                                                                                                                                                        | es.                                                                           | R/W if           | Preset by                 | Required if MMUExt-                  |
| Page Size |                     |                                                                                                           | Encoding                                                                                                                                                                                                                                                          | Page Size                                                                                                                                                                 |                                                                               | multiple<br>FTLB | hardware,<br>chosen value | Def=3<br>(Pre-Release 6)             |
|           |                     |                                                                                                           | 0                                                                                                                                                                                                                                                                 | 1 kB                                                                                                                                                                      |                                                                               | page-            | is implemen-              | (1 Te-Release 0)                     |
|           |                     |                                                                                                           | 1                                                                                                                                                                                                                                                                 | 4 kB                                                                                                                                                                      |                                                                               | sizes are        | tation spe-               | Required if Config <sub>MT</sub> = 4 |
|           | 2 16 kB implemented | cific                                                                                                     | (Release 6)                                                                                                                                                                                                                                                       |                                                                                                                                                                           |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 3                                                                                                                                                                                                                                                                 | 64 kB                                                                                                                                                                     |                                                                               | mented           |                           |                                      |
|           |                     |                                                                                                           | 4                                                                                                                                                                                                                                                                 | 256 kB                                                                                                                                                                    |                                                                               | R if only        |                           |                                      |
|           |                     |                                                                                                           | 5                                                                                                                                                                                                                                                                 | 1 MB                                                                                                                                                                      |                                                                               | one              |                           |                                      |
|           |                     |                                                                                                           | 6                                                                                                                                                                                                                                                                 | 4 MB                                                                                                                                                                      |                                                                               | FTLB page size   |                           |                                      |
|           |                     |                                                                                                           | 7                                                                                                                                                                                                                                                                 | 16 MB                                                                                                                                                                     |                                                                               | is imple-        |                           |                                      |
|           |                     |                                                                                                           | 8                                                                                                                                                                                                                                                                 | 64 MB                                                                                                                                                                     |                                                                               | mented.          |                           |                                      |
|           |                     |                                                                                                           | 9                                                                                                                                                                                                                                                                 | 256 MB                                                                                                                                                                    |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 10                                                                                                                                                                                                                                                                | 1 GB                                                                                                                                                                      |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 11                                                                                                                                                                                                                                                                | 4 GB                                                                                                                                                                      |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 12                                                                                                                                                                                                                                                                | 16 GB                                                                                                                                                                     |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 13                                                                                                                                                                                                                                                                | 64 GB                                                                                                                                                                     |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 14                                                                                                                                                                                                                                                                | 256 GB                                                                                                                                                                    |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 15                                                                                                                                                                                                                                                                | 1 TB                                                                                                                                                                      |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 16                                                                                                                                                                                                                                                                | 4 TB                                                                                                                                                                      |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 17                                                                                                                                                                                                                                                                | 16 TB                                                                                                                                                                     |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 18                                                                                                                                                                                                                                                                | 64 TB                                                                                                                                                                     |                                                                               |                  |                           |                                      |
|           |                     |                                                                                                           | 19                                                                                                                                                                                                                                                                | 256 TB                                                                                                                                                                    |                                                                               |                  |                           |                                      |
|           |                     | these size can detect the desire mented, t ing. If the is not character fregister fregister free behavior | ntations are allowed<br>es, even a subset of of<br>t if an FTLB page si<br>ed size into this regi<br>the register field is u<br>e size is not implement<br>anged.  B must be flushed of<br>ield value is change<br>is <b>UNDEFINED</b> if<br>ere not all programn | only one page size. ize is implemented better field. If the size applicated to the desire ented, the register fany valid entries bed by software. The there are valid FTI | Software by writing to is impled encodicied value before this FTLB LB entries |                  |                           |                                      |

Table 9.68 Config4 Register Field Descriptions (Continued)

| Fiel            | Fields |                     |                  |                                                                 | Read / | Reset                 |                                                 |
|-----------------|--------|---------------------|------------------|-----------------------------------------------------------------|--------|-----------------------|-------------------------------------------------|
| Name            | Bits   |                     | De               | scription                                                       | Write  | State                 | Compliance                                      |
| FTLB            | 7:4    | Indicates           | the Set Associat | ivity of the FTLB Array.                                        | R      | Preset by             | Required if MMU <sub>ExtDef</sub> =2            |
| Ways            |        |                     | Encoding         | Associativity                                                   |        | hardware              | (Pre-Release 6)                                 |
|                 |        |                     | 0                | 2                                                               |        |                       | Required if Config <sub>MT</sub> =4             |
|                 |        |                     | 1                | 3                                                               |        |                       | (Release 6)                                     |
|                 |        |                     | 2                | 4                                                               |        |                       |                                                 |
|                 |        |                     | 3                | 5                                                               |        |                       |                                                 |
|                 |        |                     | 4                | 6                                                               |        |                       |                                                 |
|                 |        |                     | 5                | 7                                                               |        |                       |                                                 |
|                 |        |                     | 6                | 8                                                               |        |                       |                                                 |
|                 |        |                     | 7-15             | Reserved                                                        |        |                       |                                                 |
| FTLB<br>Sets    | 3:0    | Indicates<br>Array. | the number of S  | ets per Way within the FTI                                      | .B R   | Preset by<br>hardware | Required if MMUExt-<br>Def=2<br>(Pre-Release 6) |
|                 |        |                     | Encoding         | Sets per Way                                                    |        |                       | Required if Config <sub>MT</sub> =4             |
|                 |        |                     | 0                | 1                                                               |        |                       | (Release 6)                                     |
|                 |        |                     | 1                | 2                                                               |        |                       |                                                 |
|                 |        |                     | 2                | 4                                                               |        |                       |                                                 |
|                 |        |                     | 3                | 8                                                               |        |                       |                                                 |
|                 |        |                     | 4                | 16                                                              |        |                       |                                                 |
|                 |        |                     | 5                | 32                                                              |        |                       |                                                 |
|                 |        |                     | 6                | 64                                                              |        |                       |                                                 |
|                 |        |                     | 7                | 128                                                             |        |                       |                                                 |
|                 |        |                     | 8                | 256                                                             |        |                       |                                                 |
|                 |        |                     | 9                | 512                                                             |        |                       |                                                 |
|                 |        |                     | 10               | 1024                                                            |        |                       |                                                 |
|                 |        |                     | 11               | 2048                                                            | _      |                       |                                                 |
|                 |        |                     | 12               | 4096                                                            | _      |                       |                                                 |
|                 |        |                     | 13               | 8192                                                            |        |                       |                                                 |
|                 |        |                     | 14               | 16384                                                           |        |                       |                                                 |
|                 |        |                     | 15               | 32768                                                           |        |                       |                                                 |
| MMU-<br>SizeExt | 7:0    | Config1             | MMUSize-1 field. | then this field is an extensi                                   |        | Preset by<br>hardware | Required if MMUExt-<br>Def=1<br>(Pre-Release 6) |
|                 |        |                     |                  | to the left of the most-sign<br>1 field to indicate the size of |        |                       |                                                 |

## 9.50 Configuration Register 5 (CP0 Register 16, Select 5)

**Compliance Level:** *Required* if any optional feature described by this register is implemented: Release 3 of the Architecture; *Optional* otherwise.

The Config5 register encodes additional capabilities:

- Cache Error exception vector control.
- Segmentation Control legacy compatibility.
- Existence of EVA instructions (for example, LBE).
- Existence of the User Mode FP Register mode-changing facility (*UFR*).
- Existence of the Nested Fault feature (NestedExc, NestedEPC).
- Existence of COP0 MAAR and MAARI (MRP).
- Support for additional LL/SC instruction handling capabilities (*LLB*).
- Existence of MTHC0 and MFHC0 instructions (MHV).
- Kernel control over non-kernel execution of SDBBP (SBRI).
- Existence of Config2 (L2 and L3 cache configurations) in COP0 (L2C).
- Support for COP0 capabilities related to multi-threading (VP).
- Support for trap and emulate capability for floating-point (FRE/UFE).
- Support for software reset-based Endian switching (DEC).
- Determine presence of Release 6 LLX/SCX family of instructions (XNP).

Figure 9.53 shows the format of the Config5 register; Table 9.69 describes the Config5 register fields.

#### Figure 9.53 Config5 Register Format

| 31 | 30 | 29 | 28  | 27    | 26 | 13  | 12 | 11  | 10  | 9   | 8   | 1  | 6    | 5   | 4   | 3   | 2   | 1    | 0       |
|----|----|----|-----|-------|----|-----|----|-----|-----|-----|-----|----|------|-----|-----|-----|-----|------|---------|
| M  | K  | CV | EVA | MSAEn | 0  | XNP | 0  | DEC | L2C | UFE | FRE | VP | SBRI | MVH | LLB | MRP | UFR | 0 NI | FExists |

**Table 9.69 Config5 Register Field Descriptions** 

| Fie   | lds   |                  |                                                                                                                                   | Read / | Reset                              |                                                                           |
|-------|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------|---------------------------------------------------------------------------|
| Name  | Bits  |                  | Description                                                                                                                       | Write  | State                              | Compliance                                                                |
| M     | 31    | figuration regis | wed to indicate that as yet undefined con-<br>ters are present. With the current architec-<br>this bit should always read as a 0. | R      | Preset by<br>hardware              | Required                                                                  |
| K     | 30    |                  | $Config_{K0}$ , $Config_{Ku}$ , $Config_{K23}$ Cache ibute control if Segmentation Control is                                     | R/W    | 0                                  | Required for<br>Segmentation<br>Control.<br>(Referto 4.1.4<br>on page 26) |
|       |       | Encoding         | Meaning                                                                                                                           |        |                                    | on page 20)                                                               |
|       |       | 0                | Config <sub>K0</sub> , Config <sub>Ku</sub> , Config <sub>K23</sub> enabled.                                                      |        |                                    |                                                                           |
|       |       | 1                | Configk0, Config $_{Ku}$ , Config $_{K23}$ disabled.                                                                              |        |                                    |                                                                           |
| CV    | 29    |                  | ception Vector control. Disables logic forc-<br>region in the event of a Cache Error<br>Status <sub>BEV</sub> =0.                 | R/W    | Required for Segmentation Control. |                                                                           |
|       |       | Encoding         | Meaning                                                                                                                           |        |                                    | (Referto 4.1.4<br>on page 26)                                             |
|       |       | 0                | On Cache Error exception, vector address bits 3129 forced to place vector in kseg1.                                               |        |                                    |                                                                           |
|       |       | 1                | On Cache Error exception, vector address uses full <i>EBase</i> value for bits 3129.                                              |        |                                    |                                                                           |
| EVA   | 28    | Enhanced Virtu   | al Addressing instructions implemented                                                                                            | R      | Preset by hardware                 | Optional                                                                  |
| MSAEn | 27    | MIPS SIMD A      | chitecture (MSA) Enable.                                                                                                          | R/W    | 0                                  | Required if                                                               |
|       |       | Encoding         | Meaning                                                                                                                           |        |                                    | MSA Module is imple-                                                      |
|       |       | 0                | MSA instructions and registers are disabled. Executing a MSA instruction causes a MSA Disabled exception.                         |        |                                    | mented.                                                                   |
|       |       | 1                | MSA instructions and registers are enabled.                                                                                       |        |                                    |                                                                           |
| 0     | 26:13 | Returns zeros o  | n read.                                                                                                                           | R0     | 0                                  | Reserved                                                                  |

Table 9.69 Config5 Register Field Descriptions (Continued)

| Fie  | lds                                        |                                                                                            |                                                                                                                                                                                                                                                                                                   | Read / | Reset                 |                         |
|------|--------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|-------------------------|
| Name | Bits                                       |                                                                                            | Description                                                                                                                                                                                                                                                                                       | Write  | State                 | Compliance              |
| XNP  | 13                                         | The LLX/SCX<br>Release 6 Doub                                                              | C family of instructions Not Present. family of instructions is required for ole-Width atomic support. This support is tending the capability of legacy LL/SC                                                                                                                                     | R      | Preset by<br>hardware | Required<br>(Release 6) |
|      |                                            | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                                           |        |                       |                         |
|      |                                            | 0                                                                                          | LLX/SCX instruction family supported                                                                                                                                                                                                                                                              |        |                       |                         |
|      |                                            | 1                                                                                          | LLX/SCX instruction family not supported                                                                                                                                                                                                                                                          |        |                       |                         |
| 0    | 12                                         | Returns zero or                                                                            | ı read.                                                                                                                                                                                                                                                                                           | R0     | 0                     | Reserved                |
| DEC  | 11                                         | If both modes a<br>tially boot in lit<br>ware can force<br>a memory-map<br>change will onl | pability lian capability of processor. The supported, then the processor will initiate-endian mode always. Thereafter, soft-a change in endian mode by setting a bit in ped external register. The endian mode by take effect on subsequent reset. For cure, software should read $Config_{BE}$ . | R      | Preset by<br>hardware | Required<br>(Release 6) |
|      |                                            | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                                           |        |                       |                         |
|      |                                            | 0                                                                                          | Only Little-Endian mode supported. Any implementation must support Little-endian mode.                                                                                                                                                                                                            |        |                       |                         |
|      |                                            | 1                                                                                          | Both Little and Big-Endian modes supported.                                                                                                                                                                                                                                                       |        |                       |                         |
| L2C  | L2C 10 Indicates presence of COP0 Config2. |                                                                                            | nce of COP0 Config2.                                                                                                                                                                                                                                                                              | R      | Preset by             | Required                |
|      |                                            | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                                           |        | hardware              | (Release 6)             |
|      |                                            | 0                                                                                          | Config2 present. Software can read<br>Config2 to determine L2/L3 cache<br>configuration.                                                                                                                                                                                                          |        |                       |                         |
|      |                                            | 1                                                                                          | Config2 not present. Replaced by memory mapped register that software can read instead.                                                                                                                                                                                                           |        |                       |                         |

Table 9.69 Config5 Register Field Descriptions (Continued)

| Fie  | lds  |                                                                                                 |                                                                                                                                                                                                                                                                     | Read / | Reset |                         |
|------|------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------------------------|
| Name | Bits |                                                                                                 | Description                                                                                                                                                                                                                                                         | Write  | State | Compliance              |
| UFE  | 9    |                                                                                                 | mode access to Config5 <sub>FRE</sub> . User mode ly access Config5 <sub>FRE</sub> using CTC1 and ons.                                                                                                                                                              | R/W    | 0     | Optional<br>(Release 5) |
|      |      | Encoding                                                                                        | Meaning                                                                                                                                                                                                                                                             |        |       |                         |
|      |      | 0                                                                                               | An attempt by user to read/write Config5 <sub>FRE</sub> causes a Reserved Instruction exception.                                                                                                                                                                    |        |       |                         |
|      |      | 1                                                                                               | User is allowed to write Config5 <sub>FRE</sub> (only) using CTC1, and read Config5 <sub>FRE</sub> (only) using CFC1.                                                                                                                                               |        |       |                         |
|      |      | Config5 <sub>UFE</sub> app                                                                      | ccess Config5 using MTC0/MFC0. plies also to kernel use of CFC1/CTC1. reserved if: FIR <sub>FREP</sub> is 0 or Config1 <sub>FP</sub> =0.                                                                                                                            |        |       |                         |
| FRE  | 8    | an FPU with St<br>ditionally access<br>instructions.<br>Release 5 requir<br>is enabled. Release | mode to emulate Status $_{FR}$ =0 handling on atus $_{FR}$ hardwired to 1. User mode can consist Config5 $_{FRE}$ using CTC1 and CFC1 ares that Status $_{FR}$ =1 when the MSA Module case 6 eliminates the Status $_{FR}$ =0. If Statufective FRE always equals 0. | R/W    | 0     | Optional<br>(Release 5) |
|      |      | Encoding                                                                                        | Meaning                                                                                                                                                                                                                                                             |        |       |                         |
|      |      | 0                                                                                               | Instructions impacted by Config5 <sub>FRE</sub> do not generate additional exception conditions.                                                                                                                                                                    |        |       |                         |
|      |      | 1                                                                                               | The following instructions cause a Reserved Instruction exception: - All single-precision FP arithmetic instructions All LWC1/LWXC1/MTC1 instruc- tions All SWC1/SWXC1/MFC1 instruc- tions.                                                                         |        |       |                         |
|      |      | Config5 <sub>FRE</sub> .<br>LWXC1/SWX0                                                          | 5 COP1 branches are not affected by C1 instructions are removed in Release 6. reserved if FIR <sub>FRFP</sub> is 0, or Config1 <sub>FP</sub> =0.                                                                                                                    |        |       |                         |
|      |      | FKE 10 1                                                                                        | ткег о, от сонивтр-о.                                                                                                                                                                                                                                               |        |       |                         |

Table 9.69 Config5 Register Field Descriptions (Continued)

| Fie  | lds  |                                                                                            |                                                                                                                                                                                                                                                                                     | Read / | Reset                 |                                    |
|------|------|--------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------------------|------------------------------------|
| Name | Bits |                                                                                            | Description                                                                                                                                                                                                                                                                         | Write  | State                 | Compliance                         |
| VP   | 7    | The value of thi cessors in a phy threading is sup Note that <i>Confi</i> . The new Releas | or. This bit is reserved for pre-Release 6. It is bit must be the same for all virtual prosical core. This bit determines if multiported in a Release 6 implementation. $ig3_{MT}$ must be 0 for Release 6 and after. It is 6 multi-threading features replace the hreading Module. | R      | Preset by<br>hardware | Optional<br>(Release 6)            |
|      |      | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                             |        |                       |                                    |
|      |      | 0                                                                                          | No multi-threading support. There is only one virtual core/physical core. There are no COP0 or ISA extensions for multi-threading.                                                                                                                                                  |        |                       |                                    |
|      |      | 1                                                                                          | Multi-threading features supported. This includes CP0 Global Number register (reg = 3, sel = 1), instructions DVP/EVP, changes to EBASE to support virtual core numbering.                                                                                                          |        |                       |                                    |
| SBRI | 6    | The purpose of SDBBP to kern                                                               | tion Reserved Instruction control. this field is to restrict availability of el mode operation. It prevents user (and e from entering Debug mode using                                                                                                                              | R/W    | 0                     | Required<br>(Release 6)            |
|      |      | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                             |        |                       |                                    |
|      |      | 0                                                                                          | SDBBP instruction executes as defined prior to Release 6                                                                                                                                                                                                                            |        |                       |                                    |
|      |      | 1                                                                                          | SDBBP instruction can only be executed in kernel mode. User (or supervisor, if supported) execution of SDBBP will cause a Reserved Instruction exception.                                                                                                                           |        |                       |                                    |
| MVH  | 5    | tions are impler<br>Currently these                                                        | High COP0 (MTHC0/MFHC0) instruc-<br>mented.<br>instructions are only required for<br>cal Addressing (XPA).                                                                                                                                                                          | R      | Preset by<br>hardware | Required for<br>XPA<br>(Release 5) |
|      |      | Encoding                                                                                   | Meaning                                                                                                                                                                                                                                                                             |        |                       |                                    |
|      |      | 0                                                                                          | MTHC0 and MFHC0 are not supported. COP0 extensions do not exist.                                                                                                                                                                                                                    |        |                       |                                    |
|      |      | 1                                                                                          | MTHC0 and MFHC0 are supported.<br>Extensions to 32-bit COP0 registers<br>exist.                                                                                                                                                                                                     |        |                       |                                    |

**Table 9.69 Config5 Register Field Descriptions (Continued)** 

| Fields       |      |                            |                                                                                                                                                                                       |   | Reset                 |                                                        |  |
|--------------|------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----------------------|--------------------------------------------------------|--|
| Name         | Bits |                            | Description                                                                                                                                                                           |   | State                 | Compliance                                             |  |
| LLB          | 4    | Features enable            | Load-Linked Bit (LLB) is present in COP0 <i>LLAddr</i> .  Features enabled by $Config5_{LLB} = 1$ are recommended if Virtualization is supported, i.e., $Config3_{VZ} = 1$ .          |   | Preset by<br>hardware | Required if<br>LLAddr is<br>implemented<br>(Release 5) |  |
|              |      | In Release 6, Co           | onfig5 <sub>LLB</sub> is read-only 1.                                                                                                                                                 | R | 1                     | Required<br>(Release 6)                                |  |
|              |      | Encoding                   | Meaning                                                                                                                                                                               |   |                       |                                                        |  |
|              |      | 0                          | No new support added. Hardware is pre-Release 5 LL/SC compatible.                                                                                                                     |   |                       |                                                        |  |
|              |      | 1                          | Additional support exists:  ERETNC instruction added.  CP0 LLAddr <sub>LLB</sub> is mandatory.  LLbit is software accessible through LLAddr[0].  SC instruction behavior is modified. |   |                       |                                                        |  |
| MRP          | 3    | COP0 Memory and MAARI, are | Accessibility Attribute Registers, MAAR expresent.                                                                                                                                    | R | Preset by hardware    | Required if MAAR(I) implemented                        |  |
|              |      | Encoding                   | Meaning                                                                                                                                                                               |   |                       | (Release 5)                                            |  |
|              |      | 0                          | MAAR and MAARI not present.                                                                                                                                                           |   |                       |                                                        |  |
|              |      | 1                          | MAAR and MAARI present. Software may program these registers to apply additional attributes to fetch/load/store access to memory/IO address ranges.                                   |   |                       |                                                        |  |
| UFR          | 2    |                            | This feature allows user-mode access to $Status_{FR}$ using CTC1 and CFC1 instructions.                                                                                               |   | 0                     | Optional in (Release 5)                                |  |
|              |      | Encoding                   | Meaning                                                                                                                                                                               | R | 0                     | Reserved                                               |  |
|              |      | 0 U                        | Jser-mode FR instructions not allowed.                                                                                                                                                |   |                       | (Release 6)                                            |  |
|              |      | 1 U                        | Jser-mode FR instructions allowed.                                                                                                                                                    |   |                       |                                                        |  |
| NF<br>Exists | 0    |                            | Indicates that the Nested Fault feature exists.                                                                                                                                       |   | Preset                | Required if the Nested Fault                           |  |
|              |      |                            | It feature allows recognition of faulting an exception handler.                                                                                                                       |   |                       | feature exists.                                        |  |

<sup>1.</sup> Note on  $Config5_K$ , Segment CCA determination: Table 9.69 below shows which field determines the CCA of a segment when  $Config5_K$ =0 or  $Config5_K$ =1, on implementations with/without a TLB, when the region is accessed unmapped.

<sup>2.</sup>  $Config5_{UFR}$  is R/W if an FPU is present, and if the User-mode FR changing feature is present, i.e. if  $FIR_{UFRP}$  is set. Otherwise  $Config5_{UFR}$  is 0.

Table 9.70  $SegCtlO_K$  Segment CCA Determination

| Segment | Config5 <sub>K</sub> =0 | Config5 <sub>K</sub> =0 | Config5 <sub>K</sub> =1 |
|---------|-------------------------|-------------------------|-------------------------|
|         | No TLB                  | With TLB                |                         |
| 0       | Config <sub>K23</sub>   | Undefined <sup>1</sup>  | SegCtl0 <sub>C0</sub>   |
| 1       | $Config_{K23}$          | Undefined <sup>1</sup>  | $SegCtlO_{CI}$          |
| 2       | SegCtl1 <sub>C2</sub>   | $SegCtI1_{C2}$          | SegCtl1 <sub>C2</sub>   |
| 3       | Config <sub>K0</sub>    | $Config_{K0}$           | SegCtl1 <sub>C3</sub>   |
| 4       | Config <sub>KU</sub>    | Undefined <sup>1</sup>  | $SegCtl2_{C4}$          |
| 5       | $Config_{KU}$           | Undefined <sup>1</sup>  | SegCtl2 <sub>C5</sub>   |

<sup>1.</sup> Note: Reset state of these regions is mapped on implementations containing a TLB. Software must set  $Config5_K=1$  if it is programming any of these segments to be used as unmapped on an implementation containing a TLB.

# 9.51 Reserved for Implementations (CP0 Register 16, Selects 6 and 7)

Compliance Level: Implementation Dependent.

CP0 register 16, Selects 6 and 7 are reserved for implementation-dependent use and is not defined by the architecture. In order to use CP0 register 16, Selects 6 and 7, it is not necessary to implement CP0 register 16, Selects 2 through 5 only to set the *M* bit in each of these registers. That is, if the *Config2* and *Config3* registers are not needed for the implementation, they need not be implemented just to provide the M bits.

The architecture only defines the use of the M bits for presence detection of Selects 1 to 5.

## 9.52 Load Linked Address (CP0 Register 17, Select 0)

Compliance Level: Optional prior to Release 5. Required in Release 5 if Config5<sub>ILR</sub>=1. Required in Release 6.

The *LLAddr* register contains relevant bits of the physical address read by the most recent Load Linked instruction. This register is implementation-dependent, is for diagnostic purposes only, and serves no function during normal operation.

If XPA, a Release5 feature that permits a PA size larger than 36 bits, is supported, is extended to support up to a 59-bit PA, as specified in the MIPS64 LLAddr instruction definition. The number of additional bits supported is a function of the physical address size. Any high-order bits greater than bit 31 of this register are accessed with MTHC0 and MFHC0 instructions.

Release 5 also provides software with the ability to read and clear the LLbit, which is set when an LL instruction is executed. The presence of LLB in LLAddr in Release 5 can be detected by software through  $Config5_{ILB}$ .

In Release 6, Config5<sub>LLB</sub> is read-only 1, and CP0 LLAddr is required.

Figure 9-54 shows the format of the *LLAddr* register and Table 9.71 describes the *LLAddr* register fields for pre-Release 5 implementations.

Figure 9-55 shows the format of the LLAddr register; Table 9.72 describes the LLAddr register fields.





### Table 9.71 LLAddr Register Field Descriptions (pre Release 5)

| Fields |      |                                                                                                                                                                                                                                                                      | Read /      | Reset     | Compliance |  |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|------------|--|
| Name   | Bits | Description                                                                                                                                                                                                                                                          | Write State |           |            |  |
| PAddr  | 310  | This field encodes the physical address read by the most recent Load Linked instruction. The format of this register is implementation-dependent, and an implementation may implement as many of the bits or format the address in any way that it finds convenient. | R           | Undefined | Optional   |  |

#### Figure 9-55 LLAddr Register Format (Release 5 and after)

| 63    | 1 | U   |  |
|-------|---|-----|--|
| PAddr |   | LLB |  |

Table 9.72 LLAddr Register Field Descriptions (Release 5 and after)

| Fie   | lds  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Read / | Reset     |                                                                         |  |
|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|-------------------------------------------------------------------------|--|
| Name  | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Write  | State     | Compliance                                                              |  |
| PAddr | 631  | This field encodes the physical address read by the most recent Load Linked instruction. The format of this register is implementation-dependent, and an implementation may implement as many of the bits or format the address in any way that it finds convenient.  **LLAddr[1]* is always aligned to PA[5], which implies that *PAddr* is always 32-byte aligned.  In Release 5 implementations that do not support XPA (*Config3_LPA = 0*), this field represents up to 36 bits of PA. *LLAddr* is then equivalent to a 32-bit register with *LLAddr[31]* equal to PA[35].  If *Config3_LPA = 1*, then up to a 59-bit PA can be supported with *LLAddr[54] = PA[59].  The number of physical address bits is implementation-specific. For the unimplemented address bits, writes are ignored and reads return zero. | R      | Undefined | Optional<br>(Release 5)<br>Required<br>(Release 6)                      |  |
| LLB   | 0    | LLbit.  LLB is set when the LL instruction is executed. The SC instructions and other hardware events may clear LLB.  This field allows the LLbit to be software accessible.  LLB can be cleared by software but cannot be set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W    | 0         | Required if Config5 <sub>LLB</sub> =1 (Release 5)  Required (Release 6) |  |

## 9.53 Memory Accessibility Attribute Register (CP0 Register 17, Select 1)

**Compliance Level:** *Optional* (Release 5)

The MAAR register is a read/write register included in Release 5 of the architecture that defines the accessibility attributes of physical address regions. In particular, MAAR defines whether an instruction fetch or data load can speculatively access a memory region within the physical address bounds specified by MAAR.

If the *MAAR* function yields a valid attribute, it will only override any equivalent attribute determined through other means, if it provides a more conservative outcome. For example, if the MMU yields a cacheable CCA, but *MAAR* yields a speculate attribute set to 0, then the access should not speculate as determined by the *MAAR* result. Similarly, if the MMU yields an uncacheable CCA, but *MAAR* yields a speculate attribute set to 1, then the access should not speculate.

In Release 5, the CCA of a access now defines speculation, along with MAAR. An access with a cacheable CCA is allowed to speculate. An access with uncacheable CCA is not allowed to speculate unless the uncacheable CCA=7 (UCA) is used. The final speculative attribute is a combination of the CCA and MAAR as described above.

The address range specified by a *MAAR* may be used to specify an attribute for any region of the address space, whether memory (DRAM) or memory-mapped I/O.

MAAR is impacted by Extended Physical Addressing (XPA), a Release 5 feature, if included. If XPA is supported, then MAAR must be extended by additional physical address bits. To maintain atomicity of the write to an extended MAAR, two valid bits, VL and VH, are required. The use of both bits is conditional on PageGrain<sub>ELPA</sub>. While a write to the upper half of the extended could precede the write to the lower half to maintain atomicity, the required property of MTC0 to zero out extended PA bits prevents software from using this method.

It is recommended that Release 5 implementations of the architecture include the MAAR feature to allow architectural instead of implementation-dependent definition of speculation.

The Release 5 specification of *MAAR* requires that *MAAR* registers be paired, i.e., one specifies an upper bounds of the address range, and the other the lower bound. Future extensions to this specification may allow the flexibility of not pairing registers to allow fewer registers to be implemented with contiguous address ranges but different attribute types.

MAAR must be implemented in conjunction with MAARI (MAAR Index, CP0 Register 17, Sel 2). MAARI must be initialized with the appropriate MAARI register number before the MAAR is accessed with an MTC0 or MFC0. An EHB instruction is required to be placed between the write to MAAR Index and subsequent execution of MTC0 or MFC0 that specifies MAAR.

The presence of MAAR can be detected by software through Config $5_{MRP}$ .

Figure 9-56 shows the format of the MAAR register; Table 9.73 describes the MAAR register fields.

#### **Operation:**

The pseudocode below shows a 3-pair *MAAR* implementation to determine speculation. It is recommended that implementations follow this description to enable portable software. As described, software must set the logical valid to 1 of each register of the pair to enable a *MAAR* pair. It may, however, clear any one logical valid of the pair to invalidate the whole *MAAR* pair. Once both logical valids are set to 1, hardware factors in the speculate attribute of only the upper *MAAR* register with even index. The logical valid is determined as described in the pseudo-code below.

```
speculate_{CCA} \leftarrow 0 // default is not to speculate
// Modify speculate attribute as per CCA of memory access (Release 5)
// Release 5: cached CCA and UCA speculates
if ((CCA == "cached") or (CCA == "uncached-accelerated(UCA)"))
             speculate_{CCA} \leftarrow 1
endif
// Now factor in MAAR
MAARmatch \leftarrow 0
speculate_{MAAR} \leftarrow 1
// Example of 40-bit PA is 64KB aligned
PA Align \leftarrow PA[39:16]
for (i=0; i<6; i=i+2) // assume 3 pairs
    //Factor in XPA {Extended Physical Addressing}
    (MAAR[i]_V = MAAR[i]_{VL} \text{ and } (MAAR[i]_{VH} \text{ or not } PageGrain_{ELPA})
    (\mathit{MAAR}[i+1]_{\mathit{V}} = \mathit{MAAR}[i+1]_{\mathit{VL}} \text{ and } (\mathit{MAAR}[i+1]_{\mathit{VH}} \text{ or not } \mathit{PageGrain}_{\mathit{ELPA}})
    if (MAAR[i]_V = MAAR[i+1]_V // both logical valids must be set to 1
         if ((MAAR[i][35:12] >= PA Align) && // upper bound
                  (MAAR[i+1][35:12] <= PA_Align)) // lower bound
             \texttt{speculate}_{\texttt{MAAR}} \leftarrow \texttt{speculate}_{\texttt{MAAR}} \ \texttt{and} \ \texttt{MAAR[i]}_{\texttt{S}}
             MAARmatch \leftarrow 1
         endif
    endif
endfor
// if no MAAR is valid, or no MAAR match occurs, then speculate_{MAAR} \leftarrow 0,
speculate \leftarrow speculate_{MAAR}, and speculate_{CCA} and MAARmatch
```

#### **Programming Notes:**

The purpose of *MAAR* is to control speculation on load or fetch access to memory and IO address. A load is considered speculative if it accesses memory prior to its being the oldest instruction to retire. A fetch typically always speculates on access to memory, while never speculating to IO. For implementations that support load or fetch speculation, support and initialization of *MAAR* is a requirement.

MAAR, as defined, has the following properties.

- If all MAAR instaces are invalid, then no speculation is allowed. This allows the MAAR initialization to occur at any point of time without the risk of execution speculative (bad path) loads or fetches from issuing to IO addresses, with the tradeoff possibly being lower performance.
- If any MAAR region enables speculation, accesses to physical addresses outside this MAAR region must be non-speculative, unless the physical address of the access matches against a MAAR region with speculation enabled. This access then can speculate.
- MAAR overlap is allowed. This allows non-speculative MAAR regions to overlap a speculative MAAR region. For
  example, with this property, a non-speculative region can be overlayed on a speculative DRAM region with the
  use of just two MAAR pairs.

For software to enable a speculative region out of reset, it first should initialize MAAR[31:0], then MAAR[63:32], assuming XPA is supported and to be enabled.

Software must follow the described method for reprogramming the state of a MAAR pair. The example assumes XPA is supported.

- Disable the MAAR pair by clearing MAAR $_{VL}$  and MAAR $_{VH}$ . Access to the MAAR region become non-speculative.
- $\bullet \quad \text{Program $P$ageGrain}_{ELPA} \text{ as needed.}$
- Set  $MAAR_{VL}$  along with other fields in MAAR[31:0].
- Initialize MAAR[63:32] if XPA is enabled.

### Figure 9-56 MAAR Register Format



### **Table 9.73 MAAR Register Field Descriptions**

| Fie                                                                                                                                                                                                                                                                                                                                                                                                                                                       | lds   |                                                                                                  | Description                                                                                                                                                      |     |                 |                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|-----------------------------------|
| Name                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Bits  |                                                                                                  |                                                                                                                                                                  |     | Reset State     | Compliance                        |
| VH                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 63    | Valid, high 32 b                                                                                 | its.                                                                                                                                                             | R/W | 0               | Required if<br>XPA sup-           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | Encoding                                                                                         | Meaning                                                                                                                                                          |     |                 | ported; other-<br>wise, Reserved. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | 0 MAAR[63:32] is not valid and should not modify behavior of any instruction fetch or data load. |                                                                                                                                                                  |     | wise, reserved. |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | 1                                                                                                | MAAR[63:32] is valid and can modify behavior of any instruction fetch or data load that falls within the range of addresses specified by the MAAR register pair. |     |                 |                                   |
| If XPA is supported and enabled, both VL and VH must be factored in determining whether a MAAR register is valid MAAR <sub>V</sub> = MAAR <sub>VL</sub> and (MAAR <sub>VH</sub> or not PagewGrain <sub>ELPA</sub> )  If either valid bit (as calculated above) of the MAAR register pair is set to 0, the pair is assumed invalid and does not modify behavior of a memory access. Thus, software can clear one valid in one register of the MAAR pair to |       |                                                                                                  |                                                                                                                                                                  |     |                 |                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       |                                                                                                  | IAAR comparison.                                                                                                                                                 |     |                 |                                   |
| О                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 62:56 | Reserved. Write                                                                                  | s are ignored, read as 0.                                                                                                                                        | R   | 0               | Required                          |

**Table 9.73 MAAR Register Field Descriptions (Continued)** 

| Fields |       |                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                       |            |             |            |
|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------|------------|
| Name   | Bits  | -                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                                                                           | Read/Write | Reset State | Compliance |
| ADDR   | 55:12 | MAAR regions a<br>least-significant<br>If the register sp<br>address must be<br>If the register sp<br>address must be<br>See MAAR Inde<br>method of detern<br>a pair.        | vays specify a physical address.  are at least 64 kB-aligned, and thus the bit of ADDR is equal to PA[16]. ecifies the upper bound, then any sourced less than or equal to ADDR. ecifies the lower bound, then any sourced greater than or equal to ADDR. ex (CP0 Register 17, Select 2) for the mining which register is upper or lower in A[16]. This allows a 32-bit MAAR to spec- | R/W        | Undefined   | Required   |
|        |       | ify 36 bits of PA  If XPA is included imum of 59 physicserved. For this extended by up to MTHC0 and MF                                                                       | where MAAR[31] = PA[35].  ed, then ADDR can be extended to a maxsical address bits. Treat unused PA bits as s purpose, the MAAR register must be on an additional 32 bits, accessible by FHC0, which are defined in Release 5. An that does not support XPA is limited to a                                                                                                           |            |             |            |
| 0      | 15:2  | Reserved. Write                                                                                                                                                              | s are ignored, read as 0.                                                                                                                                                                                                                                                                                                                                                             | R          | 0           | Required   |
| S      | 1     | oldest unretired                                                                                                                                                             | -                                                                                                                                                                                                                                                                                                                                                                                     |            | Undefined   | Required   |
|        |       | Encoding                                                                                                                                                                     | Meaning                                                                                                                                                                                                                                                                                                                                                                               |            |             |            |
|        |       | 0                                                                                                                                                                            | Instruction fetch or data load/store that matches <i>MAAR</i> register pair address range is <i>never</i> allowed to speculatively access address range.                                                                                                                                                                                                                              |            |             |            |
|        |       | 1                                                                                                                                                                            | Instruction fetch or data load/store that matches MAAR register pair address range may be allowed to speculate.                                                                                                                                                                                                                                                                       |            |             |            |
|        |       | MAAR regions are allowed to overlap. The cumulative speculative attribute for overlapping regions is determined by ANDing individual valid MAAR pair speculation attributes. |                                                                                                                                                                                                                                                                                                                                                                                       |            |             |            |

**Table 9.73 MAAR Register Field Descriptions (Continued)** 

| Fiel | lds  |                                                            |                                                                                                                                                                                  |     |             |            |
|------|------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------|------------|
| Name | Bits |                                                            | Description                                                                                                                                                                      |     | Reset State | Compliance |
| VL   | 0    | Valid, Low 32 b                                            | its.                                                                                                                                                                             | R/W | 0           | Required   |
|      |      | Encoding                                                   | Meaning                                                                                                                                                                          |     |             |            |
|      |      | 0                                                          | MAAR register is not valid and should not modify the behavior of any instruction fetch or data load/store.                                                                       |     |             |            |
|      |      | 1                                                          | MAAR register is valid and may modify behavior of any instruction fetch or data load/store that falls within the range of addresses specified by the MAAR register pair.         |     |             |            |
|      |      | factored in deter                                          | rted and enabled, both VL and VH must be rmining whether a $MAAR$ register is valid: $AR_{VL}$ and $(MAAR_{VH})$ or not                                                          |     |             |            |
|      |      | PageGrain <sub>ELP</sub>                                   | 4)                                                                                                                                                                               |     |             |            |
|      |      | then the pair is a<br>the behavior of<br>clear one valid l | at of the MAAR register pair is set to 0, assumed invalid and thus will not modify any memory access. Software may thus bit in one register of the MAAR pair to MAAR comparison. |     |             |            |

Table 9.74 shows how the valid attribute for a MAAR pair is determined from the cumulative individual MAAR register valids.

**Table 9.74 Valid Determination for MAAR Pair** 

| MAAR[i] <sub>V</sub><br>where i is even | MAAR[i+1] <sub>V</sub> | Result            |
|-----------------------------------------|------------------------|-------------------|
| 0                                       | 0                      | Result is invalid |
| 0                                       | 1                      | Result is invalid |
| 1                                       | 0                      | Result is invalid |
| 1                                       | 1                      | Result is valid   |

Table 9.75 shows how the speculate attribute for a MAAR pair is determined by the cumulative individual speculate attributes.

**Table 9.75 Speculate Determination for MAAR Pair** 

| MAAR[i] <sub>S</sub><br>where i is even | MAAR[i+1] <sub>S</sub> | Result                     |  |  |
|-----------------------------------------|------------------------|----------------------------|--|--|
| 1                                       | 0/1                    | Valid access may speculate |  |  |

Table 9.75 Speculate Determination for MAAR Pair (Continued)

| MAAR[i] <sub>S</sub><br>where i is even | MAAR[i+1] <sub>S</sub> | Result                           |  |  |
|-----------------------------------------|------------------------|----------------------------------|--|--|
| 0                                       | 0/1                    | Valid access may never speculate |  |  |

### 9.54 Memory Accessibility Attribute Register Index (CP0 Register 17, Select 2)

Compliance Level: Optional (Release 5)

MAAR Index is used in conjunction with an implementation that supports MAAR registers (CP0 Register 17, Select 1). Multiple MAAR registers may be implemented - MAAR Index is used to specify a MAAR register number that may be accessed by software with an MTC0 or MFC0 instruction.

MAAR Index is always required if MAAR (CP0 Register 17, Select 1) is supported. This is because MAAR registers are paired in Release 5, and thus there is always more than one MAAR register.

Prior to access by MTC0 or MFC0, software must set MAARI<sub>INDEX</sub> to the appropriate value.

Figure 9.57 shows the format of the MAAR Index register; Table 9.76 describes the MAAR Index register fields.

The presence of MAARI can be detected by software through Config5<sub>MRP</sub>.

Figure 9.57 MAARI Index Register Format



#### **Table 9.76 MAARI Index Register Field Descriptions**

| Fields |                                                                                                                                                                                                                                                                                                                                                                           |                                              |                                                                                   |            |             |            |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------|------------|-------------|------------|
| Name   | Bits                                                                                                                                                                                                                                                                                                                                                                      | Description                                  |                                                                                   | Read/Write | Reset State | Compliance |
| 0      | 31:6                                                                                                                                                                                                                                                                                                                                                                      | Reserved. Write                              | es are ignored, read as 0.                                                        | R          | 0           | Required   |
| INDEX  | 5:0                                                                                                                                                                                                                                                                                                                                                                       | specifies the MAAR register INDEX is encoded | · ·                                                                               |            | Undefined   | Required   |
|        |                                                                                                                                                                                                                                                                                                                                                                           | Encoding                                     | Meaning                                                                           |            |             |            |
|        |                                                                                                                                                                                                                                                                                                                                                                           | 0                                            | This register specifies the upper address bound of the <i>MAAR</i> register pair. |            |             |            |
|        |                                                                                                                                                                                                                                                                                                                                                                           | 1                                            | This register specifies the lower address bound of the <i>MAAR</i> register pair. |            |             |            |
|        | The number of MAAR registers included is implementation-dependent but must be an even number in Release 5. Software may write all ones to INDEX to determine the maximum value supported. Other than the all ones, if the value written is not supported, then INDEX is unchanged from its previous value. The register range is always contiguous and starts at value 0. |                                              |                                                                                   |            |             |            |

## 9.55 WatchLo Register (CP0 Register 18)

#### **Compliance Level:** *Optional.*

The WatchLo and WatchHi registers together provide the interface to a watchpoint debug facility which initiates a watch exception if an instruction or data access matches the address specified in the registers. As such, they duplicate some functions of the EJTAG debug solution. Watch exceptions are taken only if the EXL and ERL bits are zero in the Status register. If either bit is a one, the WP bit is set in the Cause register, and the watch exception is deferred until both the EXL and ERL bits are zero.

An implementation may provide zero or more pairs of *WatchLo* and *WatchHi* registers, referencing them via the select field of the MTC0/MFC0 instructions, and each pair of *Watch* registers may be dedicated to a particular type of reference (e.g., instruction or data). Software may determine if at least one pair of *WatchLo* and *WatchHi* registers are implemented via the *WR* bit of the *Config1* register. See the discussion of the *M* bit in the *WatchHi* register description below.

The WatchLo register specifies the base virtual address and the type of reference (instruction fetch, load, store) to match. If a particular Watch register only supports a subset of the reference types, the unimplemented enables must be ignored on write and return zero on read. Software may determine which enables are supported by a particular Watch register pair by setting all three enables bits and reading them back to see which ones were actually set.

It is implementation-dependent whether a data watch is triggered by a prefetch, CACHE, or SYNCI (Release 2 and subsequent releases only) instruction whose address matches the *Watch* register address match conditions. For micro-MIPS implementations, it is implementation-dependent whether a match occurs if the second half-word overlaps a watched address and the first half-word does not overlap with the watched address.

Figure 9.58 shows the format of the WatchLo register; Table 9.77 describes the WatchLo register fields.





#### **Table 9.77 WatchLo Register Field Descriptions**

| Fields |      |                                                                                                                                                                                                                                                                                              | Read / | Reset     |            |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                  | Write  | State     | Compliance |
| VAddr  | 313  | This field specifies the virtual address to match. Note that this is a doubleword address, since bits [2:0] are used to control the type of match.                                                                                                                                           | R/W    | Undefined | Required   |
| I      | 2    | If this bit is one, watch exceptions are enabled for instruction fetches that match the address and are actually issued by the processor (speculative instructions never cause Watch exceptions).  If this bit is not implemented, writes to it must be ignored, and reads must return zero. | R/W    | 0         | Optional   |

Table 9.77 WatchLo Register Field Descriptions (Continued)

| Fields |      |                                                                                                                                                                                                                                                                                                                                                                                                          | Read / | Reset |            |  |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|------------|--|
| Name   | Bits | Description                                                                                                                                                                                                                                                                                                                                                                                              | Write  | State | Compliance |  |
| R      | 1    | If this bit is one, watch exceptions are enabled for loads that match the address.  For the purposes of the MIPS16e PC-relative load instructions, the PC-relative reference is considered to be a data, rather than an instruction reference. That is, the watch-point is triggered only if this bit is a 1.  If this bit is not implemented, writes to it must be ignored, and reads must return zero. | R/W    | 0     | Optional   |  |
| W      | 0    | If this bit is one, watch exceptions are enabled for stores that match the address.  If this bit is not implemented, writes to it must be ignored, and reads must return zero.                                                                                                                                                                                                                           | R/W    | 0     | Optional   |  |

## 9.56 WatchHi Register (CP0 Register 19)

#### **Compliance Level:** *Optional.*

The WatchLo and WatchHi registers together provide the interface to a watchpoint debug facility which initiates a watch exception if an instruction or data access matches the address specified in the registers. As such, they duplicate some functions of the EJTAG debug solution. Watch exceptions are taken only if the EXL and ERL bits are zero in the Status register. If either bit is a one, the WP bit is set in the Cause register, and the watch exception is deferred until both the EXL and ERL bits are zero.

An implementation may provide zero or more pairs of WatchLo and WatchHi registers, referencing them via the select field of the MTC0/MFC0 instructions, and each pair of Watch registers may be dedicated to a particular type of reference (e.g., instruction or data). Software may determine if at least one pair of WatchLo and WatchHi registers are implemented via the WR bit of the Config1 register. If the M bit is one in the WatchHi register reference with a select field of 'n', another WatchHi/WatchLo pair is implemented with a select field of 'n+1'.

The WatchHi register contains information that qualifies the virtual address specified in the WatchLo register: an ASID, a G(lobal) bit, an optional address mask, and three bits (I, R, and W) that denote the condition that caused the watch register to match. If the G bit is one, any virtual address reference that matches the specified address will cause a watch exception. If the G bit is a zero, only those virtual address references for which the ASID value in the WatchHi register matches the ASID value in the EntryHi register cause a watch exception. The optional mask field provides address masking to qualify the address specified in WatchLo.

The *I*, *R*, and *W* bits are set by the processor when the corresponding watch register condition is satisfied and indicate which watch register pair (if more than one is implemented) and which condition matched. When set by the processor, each of these bits remain set until cleared by software. All three bits are "write one to clear", such that software must write a one to the bit in order to clear its value. The typical way to do this is to write the value read from the *WatchHi* register back to *WatchHi*. In doing so, only those bits which were set when the register was read are cleared when the register is written back.

Figure 9.59 shows the format of the WatchHi register; Table 9.78 describes the WatchHi register fields.

### Figure 9.59 WatchHi Register Format

| 3 | 31 | 30 | 29 28 | 27 26 | 25 24 | 23   | 16 | 15 12 | 2 1 | 11   | 3 | 2 | 1 | 0 |
|---|----|----|-------|-------|-------|------|----|-------|-----|------|---|---|---|---|
| 1 | М  | G  | WM    | 0     | EAS   | ASID |    | 0     |     | Mask |   | I | R | W |

#### Table 9.78 WatchHi Register Field Descriptions

| Fields |      |                                                                                                                                   | Read / | Reset  |            |  |  |
|--------|------|-----------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|--|--|
| Name   | Bits | Description                                                                                                                       | Write  | State  | Compliance |  |  |
| M      | 31   | If this bit is one, another pair of $WatchHi/WatchLo$ registers is implemented at an MTC0 or MFC0 select field value of ' $n+1$ ' | R      | Preset | Required   |  |  |

Table 9.78 WatchHi Register Field Descriptions (Continued)

| Fields |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Read /                                                            | Reset                                              |                      |  |  |
|--------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------|----------------------|--|--|
| Name   | Bits          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           | Write                                                             | State                                              | Compliance           |  |  |
| G      | 30            | If this bit is one, any address that matches that specified in the <i>WatchLo</i> register will cause a watch exception. If this bit is zero, the <i>ASID</i> field of the <i>WatchHi</i> register must match the <i>ASID</i> field of the <i>EntryHi</i> register to cause a watch exception.                                                                                                                                                        | R/W                                                               | Undefined                                          | Required             |  |  |
| WM     | 29:28         | Reserved for Virtualization Module.                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                 | 0                                                  | Reserved             |  |  |
| EAS    | 25:24         | If $Config4_{AE} = 1$ then these bits extend the $ASID$ field of this register.  If $Config4_{AE} = 0$ then Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                            | $If \\ \textbf{Config4}_A \\ E = 1 \text{ then} \\ R/W \\ else 0$ | If Config4 <sub>AE</sub> = 1 then Undefined else 0 | Required             |  |  |
| ASID   | 2316          | ASID value which is required to match that in the <i>EntryHi</i> register if the <i>G</i> bit is zero in the <i>WatchHi</i> register.                                                                                                                                                                                                                                                                                                                 | R/W                                                               | Undefined                                          | Required             |  |  |
| Mask   | 113           | Optional bit mask that qualifies the address in the <i>WatchLo</i> register. If this field is implemented, any bit in this field that is a one inhibits the corresponding address bit from participating in the address match. If this field is not implemented, writes to it must be ignored, and reads must return zero. Software may determine how many mask bits are implemented by writing ones the this field and then reading back the result. | R/W                                                               | Undefined                                          | Optional             |  |  |
| I      | 2             | This bit is set by hardware when an instruction fetch condition matches the values in this watch register pair. When set, the bit remains set until cleared by software, which is accomplished by writing a 1 to the bit.                                                                                                                                                                                                                             | W1C                                                               | Undefined                                          | Required (Release 2) |  |  |
| R      | 1             | This bit is set by hardware when a load condition matches the values in this watch register pair. When set, the bit remains set until cleared by software, which is accomplished by writing a 1 to the bit.                                                                                                                                                                                                                                           | W1C                                                               | Undefined                                          | Required (Release 2) |  |  |
| W      | 0             | This bit is set by hardware when a store condition matches<br>the values in this watch register pair. When set, the bit<br>remains set until cleared by software, which is accom-<br>plished by writing a 1 to the bit.                                                                                                                                                                                                                               | W1C                                                               | Undefined                                          | Required (Release 2) |  |  |
| 0      | 2726,<br>1512 | Must be written as zero; returns zero on read.                                                                                                                                                                                                                                                                                                                                                                                                        | 0                                                                 | 0                                                  | Reserved             |  |  |

# 9.57 Reserved for Implementations (CP0 Register 22, all Select values)

**Compliance Level:** *Implementation Dependent.* 

CP0 register 22 is reserved for implementation-dependent use and is not defined by the architecture.

# 9.58 Debug Register (CP0 Register 23, Select 0)

**Compliance Level:** *Optional.* 

The *Debug* register is part of the EJTAG specification. Refer to that specification for the format and description of this register.

# 9.59 Debug2 Register (CP0 Register 23, Select 6)

**Compliance Level:** *Optional.* 

The *Debug2* register is part of the EJTAG specification. Refer to that specification for the format and description of this register.

## 9.60 DEPC Register (CP0 Register 24)

**Compliance Level:** *Optional.* 

The *DEPC* register is a read-write register that contains the address at which processing resumes after a debug exception has been serviced. It is part of the EJTAG specification and the reader is referred there for the format and description of the register. All bits of the *DEPC* register are significant and must be writable.

When a debug exception occurs, the processor writes the DEPC register with,

- the virtual address of the instruction that was the direct cause of the exception, or
- the virtual address of the immediately preceding branch or jump instruction, when the exception causing instruction is in a branch delay slot, and the *Branch Delay* bit in the *Cause* register is set.

The processor reads the *DEPC* register as the result of execution of the DERET instruction.

Software may write the *DEPC* register to change the processor resume address and read the *DEPC* register to determine at what address the processor will resume.

## 9.60.1 Special Handling of the DEPC Register in Processors That Implement the MIPS16e ASE or microMIPS32 Base Architecture

In processors that implement the MIPS16e ASE or the microMIPS32 base architecture, the *DEPC* register requires special handling.

When the processor writes the *DEPC* register, it combines the address at which processing resumes with the value of the *ISA Mode* register:

```
DEPC ◆ resumePC<sub>31..1</sub> || ISAMode<sub>0</sub>
```

"resumePC" is the address at which processing resumes, as described above.

When the processor reads the *DEPC* register, it distributes the bits to the *PC* and *ISA Mode* registers:

```
PC \blacklozenge DEPC<sub>31..1</sub> \parallel 0 ISAMode \blacklozenge DEPC<sub>0</sub>
```

Software reads of the *DEPC* register simply return to a GPR the last value written with no interpretation. Software writes to the *DEPC* register store a new value which is interpreted by the processor as described above.

## 9.61 Performance Counter Register (CP0 Register 25)

#### Compliance Level: Recommended.

The Architecture supports implementation-dependent performance counters that provide the capability to count events or cycles for use in performance analysis. If performance counters are implemented, each performance counter consists of a pair of registers: a 32-bit control register and a 32-bit counter register. To provide additional capability, multiple performance counters may be implemented.

Performance counters can be configured to count implementation-dependent events or cycles under a specified set of conditions that are determined by the control register for the performance counter. The counter register increments once for each enabled event. When the most-significant bit of the counter register is a one (the counter overflows), the performance counter optionally requests an interrupt. In implementations of Release 1 of the Architecture, this interrupt is combined in a implementation-dependent way with hardware interrupt 5. In Release 2 of the Architecture, pending interrupts from all performance counters are ORed together to become the *PCI* bit in the *Cause* register, and are prioritized as appropriate to the interrupt mode of the processor. Counting continues after a counter register overflow whether or not an interrupt is requested or taken.

Each performance counter is mapped into even-odd select values of the *PerfCnt* register: Even selects access the control register and odd selects access the counter register. Table 9.79 shows an example of two performance counters and how they map into the select values of the *PerfCnt* register.

| Performance<br>Counter | PerfCnt Register<br>Select Value | PerfCnt Register Usage |
|------------------------|----------------------------------|------------------------|
| 0                      | PerfCnt, Select 0                | Control Register 0     |
|                        | PerfCnt, Select 1                | Counter Register 0     |
| 1                      | PerfCnt, Select 2                | Control Register 1     |
|                        | PerfCnt, Select 3                | Counter Register 1     |

Table 9.79 Example Performance Counter Usage of the PerfCnt CP0 Register

More or less than two performance counters are also possible, extending the select field in the obvious way to obtain the desired number of performance counters. Software may determine if at least one pair of Performance Counter Control and Counter registers is implemented via the PC bit in the Config1 register. If the M bit is one in the Performance Counter Control register referenced via a select field of 'n', another pair of Performance Counter Control and Counter registers is implemented at the select values of 'n+2' and 'n+3'.

The Control Register associated with each performance counter controls the behavior of the performance counter. Figure 9.60 shows the format of the Performance Counter Control Register; Table 9.80 describes the Performance Counter Control Register fields.

Figure 9.60 Performance Counter Control Register Format

| 31 | 30 | 29 | 25   | 24 23 | 22 | 16 | 15       | 14       | 11 | 10    | 5 | 4  | 3 | 2 | 1 | 0   |  |
|----|----|----|------|-------|----|----|----------|----------|----|-------|---|----|---|---|---|-----|--|
| M  | 0  |    | Impl | EC    |    | 0  | PC<br>TD | EventExt |    | Event |   | ΙE | U | S | K | EXL |  |

**Table 9.80 Performance Counter Control Register Field Descriptions** 

| Fiel     | ds    |                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                    | Read / | Reset                                          |                                                                                       |
|----------|-------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------|---------------------------------------------------------------------------------------|
| Name     | Bits  |                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                        | Write  | State                                          | Compliance                                                                            |
| M        | 31    | Control and Cou                                                                                                    | e, another pair of Performance Counter nter registers is implemented at an MTC0 field value of $n+2$ and $n+3$ .                                                                                                                                                                                                                                                                                   | R      | Preset by<br>hardware                          | Required                                                                              |
| 0        | 30    |                                                                                                                    | PS64/microMIPS64 processor. Unused croMIPS32 processor.                                                                                                                                                                                                                                                                                                                                            | R      | Preset by hardware                             | Required                                                                              |
| Impl     | 29:25 | fied by the archi                                                                                                  | e implementation, must be written as zero;                                                                                                                                                                                                                                                                                                                                                         |        | Undefined  0 if not used by the implementation | Optional                                                                              |
| EC       | 2423  | Reserved for Vii                                                                                                   | tualization Module.                                                                                                                                                                                                                                                                                                                                                                                | 0      | 0                                              | Reserved                                                                              |
| 0        | 2216  | Must be written                                                                                                    | as zero; returns zero on read                                                                                                                                                                                                                                                                                                                                                                      | 0      | 0                                              | Reserved                                                                              |
| PCTD     | 15    | The PDTrace factorial ability to trace P is used to disable being traced who                                       | rerformance Counter Trace Disable. The PDTrace facility (revision 6.00 and higher) has the bility to trace Performance Counter in its output. This bit is used to disable the specified performance counter from eing traced when performance counter trace is enabled and a performance counter trace event is triggered.                                                                         |        | 0                                              | Required if<br>PDTrace Perfor-<br>mance Counter<br>Tracing feature is<br>implemented. |
|          |       | Encoding                                                                                                           | Meaning                                                                                                                                                                                                                                                                                                                                                                                            |        |                                                |                                                                                       |
|          |       | 0                                                                                                                  | Tracing is enabled for this counter.                                                                                                                                                                                                                                                                                                                                                               |        |                                                |                                                                                       |
|          |       | 1                                                                                                                  | Tracing is disabled for this counter.                                                                                                                                                                                                                                                                                                                                                              |        |                                                |                                                                                       |
| EventExt | 1411  | encodings possil<br>field acts as an e<br>instances the eve<br>two fields, i.e., I                                 | In some implementations which support more than the 64 encodings possible in the 6-bit Event field, the EventExt field acts as an extension to the Event field. In such instances the event selection is the concatenation of the two fields, i.e., EventExt Event.  The actual field width is implementation-dependent. Any bits that are not implemented read as zero and are ignored are write. |        | Undefined                                      | Optional                                                                              |
| Event    | 105   | Counter Registe<br>dependent, but to<br>memory reference<br>and TLB misses<br>Implementations<br>ters allow ratios | to be counted by the corresponding r. The list of events is implementation- ypical events include cycles, instructions, the instructions, branch instructions, cache that support multiple performance coun- of events, e.g., cache miss ratios if cache the yreferences are selected as the events in                                                                                             | R/W    | Undefined                                      | Required                                                                              |

**Table 9.80 Performance Counter Control Register Field Descriptions (Continued)** 

| Fiel | lds  |                                                                                                         |                                                                                                                                                                                                                                                                                 | Read / | Reset     |            |
|------|------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name | Bits | _                                                                                                       | Description                                                                                                                                                                                                                                                                     | Write  | State     | Compliance |
| ΙΈ   | 4    | corresponding co<br>of the counter is<br>ter or bit 63 of a<br>in this register).<br>Note that this bit | Enables the interrupt request when the punter overflows (the most-significant bit one. This is bit 31 for a 32-bit wide coun-64-bit wide counter, denoted by the W bit a simply enables the interrupt request. The still gated by the normal interrupt masks a Status register. | R/W    | 0         | Required   |
|      |      | Encoding                                                                                                | Meaning                                                                                                                                                                                                                                                                         |        |           |            |
|      |      | 0                                                                                                       | Performance counter interrupt disabled                                                                                                                                                                                                                                          |        |           |            |
|      |      | 1                                                                                                       | Performance counter interrupt enabled                                                                                                                                                                                                                                           |        |           |            |
| Ŭ    | 3    | 3.4 "User Mode                                                                                          | ounting in User Mode. Refer to Section " on page 22 for the conditions under ssor is operating in User Mode.                                                                                                                                                                    | R/W    | Undefined | Required   |
|      |      | Encoding                                                                                                | Meaning                                                                                                                                                                                                                                                                         |        |           |            |
|      |      | 0                                                                                                       | Disable event counting in User Mode                                                                                                                                                                                                                                             |        |           |            |
|      |      | 1                                                                                                       | Enable event counting in User Mode                                                                                                                                                                                                                                              |        |           |            |
| S    | 2    | cessors that imp<br>tion 3.3 "Super-<br>under which the<br>mode.<br>If the processor of                 | bunting in Supervisor Mode (for those pro-<br>lement Supervisor Mode). Refer to Sec-<br>visor Mode" on page 21 for the conditions<br>processor is operating in Supervisor<br>does not implement Supervisor Mode, this<br>red on write and return zero on read.                  | R/W    | Undefined | Required   |
|      |      | Encoding                                                                                                | Meaning                                                                                                                                                                                                                                                                         |        |           |            |
|      |      | 0                                                                                                       | Disable event counting in Supervisor<br>Mode                                                                                                                                                                                                                                    |        |           |            |
|      |      | 1                                                                                                       | Enable event counting in Supervisor<br>Mode                                                                                                                                                                                                                                     |        |           |            |
| K    | 1    | definition of Ker<br>3.2 "Kernel Mo                                                                     | ounting in Kernel Mode. Unlike the usual mel Mode as described in Section de" on page 21, this bit enables event hen the EXL and ERL bits in the Status                                                                                                                         | R/W    | Undefined | Required   |
|      |      | Encoding                                                                                                | Meaning                                                                                                                                                                                                                                                                         |        |           |            |
|      |      | 0                                                                                                       | Disable event counting in Kernel<br>Mode                                                                                                                                                                                                                                        |        |           |            |
|      |      | 1                                                                                                       | Enable event counting in Kernel Mode                                                                                                                                                                                                                                            |        |           |            |

Table 9.80 Performance Counter Control Register Field Descriptions (Continued)

| Fiel | ds   |          |                                                                                                          | Read / | Reset     |            |
|------|------|----------|----------------------------------------------------------------------------------------------------------|--------|-----------|------------|
| Name | Bits |          | Description                                                                                              | Write  | State     | Compliance |
| EXL  | 0    |          | bles event counting when the EXL bit in the Status ster is one and the ERL bit in the Status register is |        | Undefined | Required   |
|      |      | Encoding | Meaning                                                                                                  |        |           |            |
|      |      | 0        | Disable event counting while $EXL = 1$ , $ERL = 0$                                                       |        |           |            |
|      |      | 1        | Enable event counting while $EXL = 1$ , $ERL = 0$                                                        |        |           |            |
|      |      | 0        | er enabled when the <i>ERL</i> bit in the <i>Status M</i> bit in the <i>Debug</i> register is one.       |        |           |            |

The Counter Register associated with each performance counter increments once for each enabled event. Figure 9.61 shows the format of the Performance Counter Counter Register; Table 9.81 describes the Performance Counter Counter Register fields.

Figure 9.61 Performance Counter Counter Register Format



**Table 9.81 Performance Counter Counter Register Field Descriptions** 

| Fields         |      |                                                                                                                                                                                                                                                                       | Read/ |             |            |
|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|
| Name           | Bits | Description                                                                                                                                                                                                                                                           | Write | Reset State | Compliance |
| Event<br>Count | 310  | Increments once for each event that is enabled by the corresponding Control Register. When the most-significant bit is one, a pending interrupt request is ORed with those from other performance counters and indicated by the PCI bit in the <i>Cause</i> register. | R/W   | Undefined   | Required   |

#### **Programming Note:**

In Release 2 of the Architecture, the EHB instruction can be used to make interrupt state changes visible when the IE field of the Control register or the Event Count Field of the Counter register are written. See sECTION 6.1.2.1 "Software Hazards and the Interrupt System" on page 82.

## 9.62 ErrCtl Register (CP0 Register 26, Select 0)

**Compliance Level:** *Optional.* 

The *ErrCtl* register provides an implementation-dependent diagnostic interface with the error detection mechanisms implemented by the processor. This register has been used in previous implementations to read and write parity or ECC information to and from the primary or secondary cache data arrays in conjunction with specific encodings of the Cache instruction or other implementation-dependent method. The exact format of the *ErrCtl* register is implementation-dependent and not specified by the architecture. Refer to the processor specification for the format of this register and a description of the fields.

## 9.63 CacheErr Register (CP0 Register 27, Select 0)

**Compliance Level:** Optional.

The CacheErr register provides an interface with the cache error detection logic that may be implemented by a processor.

The exact format of the *CacheErr* register is implementation-dependent and not specified by the architecture. Refer to the processor specification for the format of this register and a description of the fields.

## 9.64 TagLo Register (CP0 Register 28, Select 0, 2)

**Compliance Level:** *Required* if a cache is implemented; *Optional* otherwise.

The TagLo and TagHi registers are read/write registers that act as the interface to the cache tag array. The Index Store Tag and Index Load Tag operations of the CACHE instruction use the TagLo and TagHi registers as the source or sink of tag information, respectively.

The exact format of the *TagLo* and *TagHi* registers is implementation-dependent. Refer to the processor core specification for the format of this register and a description of the register fields. However, in all implementations, software must be able to write zeros into the *TagLo* and *TagHi* registers, and then use the Index Store Tag cache operation to initialize the cache tags to a valid state at power-up. If there is support for XPA (PA > 36 bits), the *PTagLo* field is extended to support up to a 59-bit PA, as specified in the MIPS64 definition. The number of additional bits supported is a function of the implemented physical address size. XPA is a Release 5 feature.

It is implementation-dependent whether there is a single *TagLo* register that acts as the interface to all caches, or a dedicated *TagLo* register for each cache. If multiple *TagLo* registers are implemented, they occupy the even select values for this register encoding, with select 0 addressing the instruction cache and select 2 addressing the data cache. Whether individual *TagLo* registers are implemented or not for each cache, processors must accept a write of zero to select 0 and select 2 of *TagLo* as part of the software process of initializing the cache tags at powerup.

Figure 9-62 Example TagLo Register Format



#### Table 9.82 Example TagLo Register Field Descriptions

| Field  | ds   |                                                                                                                                                                                                                            | Read/ |             |            |
|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|
| Name   | Bits | Description                                                                                                                                                                                                                | Write | Reset State | Compliance |
| PTagLo | 318  | Specifies the upper address bits of the cache tag. Refer to the processor-specific description for the detailed definition. With a page size of 4 kBs, the field as shown can contain a physical address of up to 36 bits. | R/W   | Undefined   | Optional   |
| PState | 7:6  | Specifies the state bits for the cache tag. Refer to the processor-specific description for the detailed definition.                                                                                                       | R/W   | Undefined   | Optional   |
| L      | 5    | Specifies the lock bit for the cache tag. Refer to the processor-specific description for the detailed definition.                                                                                                         | R/W   | Undefined   | Optional   |
| Impl   | 4:3  | This field is reserved for implementations.                                                                                                                                                                                |       | Undefined   | Optional   |
| 0      | 2:1  | Must be written as zero; returns zero on read.                                                                                                                                                                             | 0     | 0           | Reserved   |

## Table 9.82 Example TagLo Register Field Descriptions (Continued)

| Field | ds   |                                                                                                                      | Read/ |             |            |
|-------|------|----------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|
| Name  | Bits | Description                                                                                                          | Write | Reset State | Compliance |
| P     | 0    | Specifies the parity bit for the cache tag. Refer to the processor-specific description for the detailed definition. | R/W   | Undefined   | Optional   |

## 9.65 DataLo Register (CP0 Register 28, Select 1, 3)

#### **Compliance Level:** *Optional.*

The *DataLo* and *DataHi* registers are registers that act as the interface to the cache data array and are intended for diagnostic operation only. The Index Load Tag operation of the CACHE instruction reads the corresponding data values into the *DataLo* and *DataHi* registers.

The exact format and operation of the *DataLo* and *DataHi* registers is implementation-dependent. Refer to the processor specification for the format of this register and a description of the fields.

It is implementation-dependent whether there is a single *DataLo* register that acts as the interface to all caches, or a dedicated *DataLo* register for each cache. If multiple *DataLo* registers are implemented, they occupy the odd select values for this register encoding, with select 1 addressing the instruction cache and select 3 addressing the data cache.

## 9.66 TagHi Register (CP0 Register 29, Select 0, 2)

**Compliance Level:** *Required* if a cache is implemented; *Optional* otherwise.

The TagLo and TagHi registers are read/write registers that act as the interface to the cache tag array. The Index Store Tag and Index Load Tag operations of the CACHE instruction use the TagLo and TagHi registers as the source or sink of tag information, respectively.

The exact format of the *TagLo* and *TagHi* registers is implementation-dependent. Refer to the processor specification for the format of this register and a description of the fields. However, software must be able to write zeros into the *TagLo* and *TagHi* registers and the use the Index Store Tag cache operation to initialize the cache tags to a valid state at powerup.

It is implementation-dependent whether there is a single *TagHi* register that acts as the interface to all caches, or a dedicated *TagHi* register for each cache. If multiple *TagHi* registers are implemented, they occupy the even select values for this register encoding, with select 0 addressing the instruction cache and select 2 addressing the data cache. Whether individual *TagHi* registers are implemented or not for each cache, processors must accept a write of zero to select 0 and select 2 of *TagHi* as part of the software process of initializing the cache tags at powerup.

## 9.67 DataHi Register (CP0 Register 29, Select 1, 3)

#### **Compliance Level:** Optional.

The *DataLo* and *DataHi* registers are registers that act as the interface to the cache data array and are intended for diagnostic operation only. The Index Load Tag operation of the CACHE instruction reads the corresponding data values into the *DataLo* and *DataHi* registers.

The exact format and operation of the *DataLo* and *DataHi* registers is implementation-dependent. Refer to the processor specification for the format of this register and a description of the fields.

## 9.68 ErrorEPC (CP0 Register 30, Select 0)

Compliance Level: Required.

The *ErrorEPC* register is a read-write register, similar to the *EPC* register, at which processing resumes after a Reset, Soft Reset, Nonmaskable Interrupt (NMI) or Cache Error exceptions (collectively referred to as error exceptions). Unlike the *EPC* register, there is no corresponding branch delay slot indication for the *ErrorEPC* register. All bits of the *ErrorEPC* register are significant and must be writable.

When an error exception occurs, the processor writes the *ErrorEPC* register with:

- the virtual address of the instruction that was the direct cause of the exception, or
- the virtual address of the immediately preceding branch or jump instruction when the error causing instruction is in a branch delay slot.

The processor reads the *ErrorEPC* register as the result of execution of the ERET instruction.

Software may write the *ErrorEPC* register to change the processor resume address and read the *ErrorEPC* register to determine at what address the processor will resume

Figure 9.63 shows the format of the ErrorEPC register; Table 9.83 describes the ErrorEPC register fields.

#### Figure 9.63 ErrorEPC Register Format



#### **Table 9.83 ErrorEPC Register Field Descriptions**

| Field    | ds   |                                 | Read / | Reset     |            |
|----------|------|---------------------------------|--------|-----------|------------|
| Name     | Bits | Description                     | Write  | State     | Compliance |
| ErrorEPC | 310  | Error Exception Program Counter | R/W    | Undefined | Required   |

# 9.68.1 Special Handling of the ErrorEPC Register in Processors That Implement the MIPS16e ASE or microMIPS32 Base Architecture

In processors that implement the MIPS16e ASE or microMIPS32 base architecture, the *ErrorEPC* register requires special handling.

When the processor writes the *ErrorEPC* register, it combines the address at which processing resumes with the value of the *ISA Mode* register:

```
ErrorEPC ◆ resumePC<sub>31...1</sub> || ISAMode<sub>0</sub>
```

<sup>&</sup>quot;resumePC" is the address at which processing resumes, as described above.

When the processor reads the *ErrorEPC* register, it distributes the bits to the *PC* and *ISAMode* registers:

Software reads of the *ErrorEPC* register simply return to a GPR the last value written with no interpretation. Software writes to the *ErrorEPC* register store a new value which is interpreted by the processor as described above.

## 9.69 DESAVE Register (CP0 Register 31)

**Compliance Level:** *Optional.* 

The DESAVE register is part of the EJTAG specification. Refer to that specification for the format and description of this register.

The *DESAVE* register is meant to be used solely while in Debug Mode. If kernel mode software uses this register, it would conflict with debugging kernel mode software. For that reason, it is strongly recommended that kernel mode software not use this register. If the *KScratch\** registers are implemented, kernel software can use those registers. (For Release 6, the *KScratch\** registers are mandatory.)

## 9.70 KScratchn Registers (CP0 Register 31, Selects 2 to 7)

Compliance Level: Pre-Release 6 - Optional, KScratch1 and KScratch2 at selects 2, 3 are recommended.

Release 6 - Required.

The KScratchn registers are read/write registers available for scratch pad storage by kernel mode software. These registers are 32bits in width for 32-bit processors and 64bits for 64-bit processors.

The existence of these registers is indicated by the KScrExist field within the Config4 register. The KScrExist field specifies which of the selects are populated with a kernel scratch register.

Debug Mode software should not use these registers, instead debug software should use the *DESAVE* register. If EJTAG is implemented, select 0 should not be used for a *KScratch* register. Select 1 is being reserved for future debug use and should not be used for a *KScratch* register.

#### Figure 9.64 KScratchn Register Format



#### Table 9.84 KScratchn Register Field Descriptions

| Fie  | lds  |                                            | Read / | Reset     |                             |
|------|------|--------------------------------------------|--------|-----------|-----------------------------|
| Name | Bits | Description                                | Write  | State     | Compliance                  |
| Data | 31:0 | Scratch pad data saved by kernel software. | R/W    | Undefined | Optional<br>(Pre-Release 6) |
|      |      |                                            |        |           | Required (Release 6)        |

## **Alternative MMU Organizations**

The main body of this specification describes the TLB-based MMU organization. This appendix describes other potential MMU organizations.

## A.1 Fixed Mapping MMU

As an alternative to the full TLB-based MMU, the MIPS32/microMIPS32 Architecture supports a lightweight memory management mechanism with fixed virtual-to-physical address translation, and no memory protection beyond what is provided by the address error checks required of all MMUs. This may be useful for those applications which do not require the capabilities of a full TLB-based MMU.

#### A.1.1 Fixed Address Translation

Address translation using the Fixed Mapping MMU is done as follows:

- Kseg0 and Kseg1 addresses are translated in an identical manner to the TLB-based MMU: they both map to the low 512MB of physical memory.
- Useg/Suseg/Kuseg addresses are mapped by adding 1GB to the virtual address when the *ERL* bit is zero in the Status register, and are mapped using an identity mapping when the *ERL* bit is one in the Status register.
- Sseg/Ksseg/Kseg2/Kseg3 addresses are mapped using an identity mapping.

Supervisor Mode is not supported with a Fixed Mapping MMU.

Table A.1 lists all mappings from virtual to physical addresses. Note that address error checking is still done before the translation process. Therefore, an attempt to reference kseg0 from User Mode still results in an address error exception, just as it does with a TLB-based MMU.

|                        |                                       | Generates Phy                           | sical Address                         |  |  |
|------------------------|---------------------------------------|-----------------------------------------|---------------------------------------|--|--|
| Segment Name           | Virtual Address                       | Status <sub>ERL</sub> = 0               | Status <sub>ERL</sub> = 1             |  |  |
| useg<br>suseg<br>kuseg | 0x0000 0000<br>through<br>0x7FFF FFFF | 0x4000 0000<br>through<br>0xBFFF FFFF   | 0x0000 0000<br>through<br>0x7FFF FFFF |  |  |
| kseg0                  | 0x8000 0000<br>through<br>0x9FFF FFFF | 0x0000 0000<br>through<br>0x1FFF FFFF   |                                       |  |  |
| kseg1                  | 0xA000 0000<br>through<br>0xBFFF FFFF | 0x0000 0000<br>through<br>0x0x1FFF FFFF |                                       |  |  |

**Table A.1 Physical Address Generation from Virtual Addresses** 

#### **Alternative MMU Organizations**

**Table A.1 Physical Address Generation from Virtual Addresses (Continued)** 

|                        |                                       | Generates Physical Address |                           |  |  |
|------------------------|---------------------------------------|----------------------------|---------------------------|--|--|
| Segment Name           | Virtual Address                       | Status <sub>ERL</sub> = 0  | Status <sub>ERL</sub> = 1 |  |  |
| sseg<br>ksseg<br>kseg2 | 0xC000 0000<br>through<br>0xDFFF FFFF | 0xC000<br>throu<br>0xDFFF  | ıgh                       |  |  |
| kseg3                  | 0xE000 0000<br>through<br>0xFFFF FFFF | 0xE000<br>throu<br>0xFFFF  | ıgh                       |  |  |

Note that this mapping means that physical addresses  $0 \times 2000 \ 0000$  through  $0 \times 3$  FFF FFFF are inaccessible when the *ERL* bit is off in the *Status* register, and physical addresses  $0 \times 8000 \ 0000$  through  $0 \times 8$  FFF FFFF are inaccessible when the *ERL* bit is on in the *Status* register.

Figure A.1 shows the memory mapping when the *ERL* bit in the *Status* register is zero; Figure A.2 shows the memory mapping when the *ERL* bit is one.



Figure A.1 Memory Mapping when ERL = 0



Figure A.2 Memory Mapping when ERL = 1

### A.1.2 Cacheability Attributes

Because the TLB provided the cacheability attributes for the kuseg, kseg2, and kseg3 segments, some mechanism is required to replace this capability when the fixed mapping MMU is used. Two additional fields are added to the *Config* register whose encoding is identical to that of the *K0* field. These additions are the *K23* and *KU* fields which control the cacheability of the kseg2/kseg3 and the kuseg segments, respectively. Note that when the *ERL* bit is on in the *Status* register, kuseg data references are always treated as uncacheable references, independent of the value of the *KU* field. The operation of the processor is **UNDEFINED** if the *ERL* bit is set while the processor is executing instructions from kuseg.

The cacheability attributes for kseg0 and kseg1 are provided in the same manner as for a TLB-based MMU: the cacheability attribute for kseg0 comes from the *K0* field of *Config*, and references to kseg1 are always uncached.

Figure A.3 shows the format of the additions to the Config register; Table A.2 describes the new Config register fields.

#### Figure A.3 Config Register Additions

| 3 | 1 30 | 28 | 27 25 | 24 | 16 1 | 15 | 14 13 | 12 10 | 9 7 | 6 4 | 3  | 2 0 | 1 |
|---|------|----|-------|----|------|----|-------|-------|-----|-----|----|-----|---|
| N | 1 K  | 23 | KU    | 0  | E    | BE | AT    | AR    | MT  | 0   | VI | K0  |   |

#### **Table A.2 Config Register Field Descriptions**

| Fields |       |                                                                                                                                                 | Read/ |             |            |  |
|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------|------------|--|
| Name   | Bits  | Description                                                                                                                                     | Write | Reset State | Compliance |  |
| K23    | 30:28 | Kseg2/Kseg3 cacheability and coherency attribute. See Table 9.12 on page 133 for the encoding of this field.                                    | R/W   | Undefined   | Required   |  |
| KU     | 27:25 | Kuseg cacheability and coherency attribute when <i>Status<sub>ERL</sub></i> is zero. See Table 9.12 on page 133 for the encoding of this field. | R/W   | Undefined   | Required   |  |

### A.1.3 Changes to the CP0 Register Interface

Relative to the TLB-based address translation mechanism, the following changes are necessary to the CP0 register interface:

- The *Index*, *Random*, *EntryLo0*, *EntryLo1*, *Context*, *PageMask*, *Wired*, and *EntryHi* registers are no longer required and may be removed. Pre-Release 6, the effects of a read or write to these registers are **UNDEFINED**. For Release 6, writes to these registers are ignored, reads return 0 as if the registers were Reserved for Architecture.
- The TLBWR, TLBWI, TLBP, and TLBR instructions are no longer required and must cause a Reserved Instruction Exception.

#### A.2 Block Address Translation

This section describes the architecture for a block address translation (BAT) mechanism that reuses much of the hardware and software interface that exists for a TLB-Based virtual address translation mechanism. This mechanism has the following features:

- It preserves as much as possible of the TLB-Based interface, both in hardware and software.
- It provides independent base-and-bounds checking and relocation for instruction references and data references.
- It provides optional support for base-and-bounds relocation of kseg2 and kseg3 virtual address regions.

#### A.2.1 BAT Organization

The BAT is an indexed structure which is used to translate virtual addresses. It contains pairs of instruction/data entries which provide the base-and-bounds checking and relocation for instruction references and data references, respectively. Each entry contains a page-aligned bounds virtual page number, a base page frame number (whose

width is implementation-dependent), a cache coherence field (C), a dirty (D) bit, and a valid (V) bit. Figure A.4 shows the logical arrangement of a BAT entry.

Figure A.4 Contents of a BAT Entry



The BAT is indexed by the reference type and the address region to be checked as shown in Table A.3.

| Entry Index | Reference<br>Type | Address Region       |
|-------------|-------------------|----------------------|
| 0           | Instruction       | useg/kuseg           |
| 1           | Data              |                      |
| 2           | Instruction       | kseg2                |
| 3           | Data              | (or kseg2 and kseg3) |
| 4           | Instruction       | kseg3                |
| 5           | Data              |                      |

**Table A.3 BAT Entry Assignments** 

Entries 0 and 1 are required. Entries 2, 3, 4 and 5 are optional and may be implemented as necessary to address the needs of the particular implementation. If entries for kseg2 and kseg3 are not implemented, it is implementation-dependent how, if at all, these address regions are translated. One alternative is to combine the mapping for kseg2 and kseg3 into a single pair of instruction/data entries. Software may determine how many BAT entries are implemented by looking at the MMU Size field of the *Config1* register.

#### A.2.2 Address Translation

When a virtual address translation is requested, the BAT entry that is appropriate to the reference type and address region is read. If the virtual address is greater than the selected bounds address, or if the valid bit is off in the entry, a TLB Invalid exception of the appropriate reference type is initiated. If the reference is a store and the D bit is off in the entry, a TLB Modified exception is initiated. Otherwise, the base PFN from the selected entry, shifted to align with bit 12, is added to the virtual address to form the physical address. The BAT process can be described as follows:

```
i ← SelectIndex (reftype, va) bounds ← BAT[i]<sub>BoundsVPN</sub> || 1^{12} pfn ← BAT[i]<sub>BasePFN</sub> c \leftarrow BAT[i]_{C} d \leftarrow BAT[i]_{D} v \leftarrow BAT[i]_{V} if (va > bounds) or (v = 0) then InitiateTLBInvalidException(reftype) endif if (d = 0) and (reftype = store) then InitiateTLBModifiedException() endif pa \leftarrow va + (pfn \mid  0^{12})
```

Making all addresses out-of-bounds can only be done by clearing the valid bit in the BAT entry. Setting the bounds value to zero leaves the first virtual page mapped.

### A.2.3 Changes to the CP0 Register Interface

Relative to the TLB-based address translation mechanism, the following changes are necessary to the CP0 register interface:

- The Index register is used to index the BAT entry to be read or written by the TLBWI and TLBR instructions.
- The EntryHi register is the interface to the BoundsVPN field in the BAT entry.
- The *EntryLo0* register is the interface to the BasePFN and C, D, and V fields of the BAT entry. The register has the same format as for a TLB-based MMU.
- The Random, EntryLo1, Context, PageMask, and Wired registers are eliminated. Pre-Release 6 the effects of a read or write to these registers are UNDEFINED. For Release 6, writes to these registers are ignored, reads return 0 as if the registers were Reserved for Architecture.
- The TLBP and TLBWR instructions are unnecessary. The TLBWI and TLBR instructions reference the BAT entry whose index is contained in the *Index* register. The effects of executing a TLBP or TLBWR are UNDE-FINED, but processors should signal a Reserved Instruction Exception.

## A.3 Dual Variable-Page-Size and Fixed-Page-Size TLBs

Most MIPS CPU cores implement a fully associative Joint TLB. Unfortunately, such fully-associative structures can be slow, can require a large amount of logic components to implement and can dissipate a lot of power. The number of entries for a fully associative array that can be practically implemented is not large.

In high performance systems, it is desirable to minimize the frequency of TLB misses. In small and low-cost systems, it is desirable to keep the implementation costs of a TLB to a minimum. This section describes an optional alternative MMU configuration which decreases the implementation costs of a small TLB as well as allows for a TLB that can map a very large number of pages to be reasonably implemented.

## A.3.1 MMU Organization

This alternative MMU configuration uses two TLB structures.

- 1. This first TLB is called the Fixed-Page-Size TLB or the FTLB.
  - At any one time, all entries within the FTLB use a shared, common page size.
  - The FTLB is not fully-associative, but rather set associative.
  - The number of ways per set is implementation specific.
  - The number of sets is implementation specific.
  - The common page size is also implementation specific.

#### **Alternative MMU Organizations**

- The common page size is allowed to be software configurable. The choice of the common page size is done once for the entire FTLB, not on a per-entry basis. This configuration by software can only be done after a full flush/initialization of the FTLB, before there are any valid entries within the FTLB. Implementations are also allowed to support only one page size for the FTLB in that case, the FTLB page size is fixed by hardware and not software configurable.
- The EHINV TLB invalidate feature is required for FTLB implementation. The legacy method of using reserved address values to represent invalid TLB entries is not guaranteed to work where the implementation can limit what addresses are allowable at a specific TLB index.
- 2. The second TLB is called the Variable-Page-Size TLB or the VTLB.
  - The choice of page size is done on a per-entry basis. That is, one VTLB entry can use a page size that is different from the size used by another VTLB entry.
  - The VTLB is fully-associative.
  - The number of entries is implementation specific.
  - The set of allowable page sizes for VTLB entries is implementation specific.

Just as for the JTLB, both the FTLB and VTLB are shared between the instruction stream and the data stream. For address translation, the virtual address is presented to both the FTLB and VTLB in parallel. Entries in both structures are accessed in parallel to search for the physical address.

The use of two TLB structures has these benefits:

- The implementation costs of building a set-associative TLB with many entries can be much less than that of
  implementing a large fully-associative TLB.
- The existence of a VTLB retains the capability of using large pages to map large sections of physical memory without consuming a large number of entries in the FTLB.

Random replacement of pages in the MMU happens mainly in the FTLB. In most operating systems, on-demand paging only uses one page size so the FTLB is sufficient for this purpose. Some of the address bits of the specified virtual address are used to index into the FTLB as appropriate for the chosen FTLB array size. The method of choosing which FTLB way to modify is implementation specific.

The VTLB is very similar to the JTLB. The *CO\_PageMask* register is used to program the page size used for a particular VTLB entry.

The configuration of the FTLB is reflected in the FTLB fields within the new Config4 register. The size of the VTLB is reflected in the  $Config1_{MMUSize-I}$  field. The presence of the dual FTLB and VTLB is denoted by the value of 0x4 in  $Config_{MT}$  register field. These registers are described in "Changes to the COPO Registers" on page 323.

Most implementations would choose to build a VTLB with a smaller number of entries and a FTLB with a larger number of entries. This combination allows for many on-demand fixed-sized pages as well as for a small number of large address blocks to be simultaneously mapped by the MMU.

#### A.3.2 Programming Interface

The software programming interface used for the fully-associative JTLB is maintained as much as possible to decrease the amount of software porting.

Also for that purpose, each entry in the FTLB as well as the VTLB use one tag (VPN2) to map two physical pages (PFN), just as in the JTLB. The entries in either array are accessed through the CO\_EntryHi and CO\_EntryLoO/1 registers

Entries in either array (FTLB or VTLB) can be accessed with the TLBWI and TLBWR instructions.

The *PageMask* register is used to set the page size for the VTLB entries. This register is also used to choose which array (FTLB or VTLB) to write for the TLBWR instruction.

For the rest of this section, the following parameters are used:

- 3. FPageSize the page size used by the FTLB entries
- 4. FSetSize Number of entries in one way of the FTLB.
- 5. FWays Number of ways within a set of the FTLB.
- 6. VIndex Number of entries in the VTLB.

For the CO\_Index, the CO\_Wired registers, the TLBP, TLBR and TLBWI instructions; the VTLB occupies indices 0 to VIndex-1. The FTLB occupies indices VIndex to VIndex + (FSetSize \* FWays)-1.

The TLBP instruction produces a value which can be used by the TLBWI instruction without modification by software. When referring to the FTLB, the value is the concatenation of the selected FTLB way and set, and incremented by the size of the VTLB. For example, {selected FTLB Way, selected FTLB Set} + VIndex.

If *CO\_PageMask* is set to the page size used by the FTLB, the TLBWR instruction modifies entries within the FTLB or the VTLB. It is implementation specific whether the VTLB will be modified for this case.

How the FTLB set-associative array is indexed is implementation specific. In any indexing scheme, the least significant address bit that can be used for indexing is  $\log_2(\text{FPageSize})+1$ . The number of index bits needed to select the correct set within the FTLB array is  $\log_2(\text{FSetSize})$ .

Since the FTLB array can be modified through the TLBWI instruction, it is possible for software to choose an inappropriate FTLB index value for the specified virtual address. In this case, it is implementation specific whether a Machine Check exception is generated for the TLBWI instruction.

The EHINV TLB entry invalidate feature is required for a FTLB. Since it is implementation defined as to whether a particular FTLB index value can be used for a specific virtual address, the legacy method of representing an invalid TLB entry by using a predefined address value is not guaranteed to work.

The method of choosing which FTLB way to modify is implementation specific.

If CO\_PageMask is not set to the page size used by the FTLB, the TLBWR instruction modifies entries within the VTLB. The VTLB entry to be written is specified by the log<sub>2</sub>(VIndex) least significant bits of the CO\_Random register value.

#### **Alternative MMU Organizations**

For both the TLBWR and TLBWI instruction, it is implementation specific whether both (FTLB and VTLB) arrays are checked for duplicate or overlapping entries and whether a Machine Check exception is generated for these cases.

#### A.3.2.1 Example with chosen FTLB and VTLB sizes

As an example, let's assume an implementation chooses these values:

- 1. FPageSize 4 kB used by the FTLB entries
- 2. FSetSize 128 in one way of the FTLB.
- 3. FWays 4 ways within a set of the FTLB. (The FTLB has (128 sets x 4 ways/set) 512 entries, capable of mapping (512 entries x 2 pages/entry x 4 kB/page) 4MB of address space simultaneously.
- 4. VIndex 8 entries in the VTLB.

For the CO\_Index, the CO\_Wired registers, the TLBP, TLBR and TLBWI instructions; the VTLB occupies indices 0 to 7. The FTLB occupies indices 8 to 519.

The FTLB entries have a VPN2 field which starts at virtual address bit 12.

The least significant virtual address bit that can be used for FTLB indexing is virtual address 13. To index the FTLB set-associative array, 7 index bits are needed.

In this simple example, the design uses contiguous virtual address bits directly for indexing the FTLB (it does not create a hash for the FTLB indexing). The FTLB set-associative array is indexed using virtual address bits 19:13. The TLBWR instruction uses these address bits held in *CO\_EntryHi*.

In this simple example, the design uses a cycle counter of 2 bits for way selection within the FTLB.

The Random register field within CO\_Random is 3 bits wide to select the entry within the VTLB.

#### A.3.3 Changes to the TLB Instructions

#### **TLBP**

Both the VTLB and the FTLB are probed in parallel for the specified virtual address.

If the address hits in the VTLB, CO\_Index specifies the entry within the VTLB (a value within 0 to VIndex-1).

If the address hits in the FTLB, *CO\_Index* specifies the entry within the FTLB (a value within VIndex to VIndex+(FSetSize \* FWays)-1). Which bits are used to encode the selected FTLB set as opposed to which bits are used to encode the selected FTLB way is implementation specific, but must match what is expected by the TLBWI instruction implementation. *CO\_PageMask* reflects the page size used by the FTLB.

#### **TLBR**

Either a VTLB entry or a FTLB entry is read depending on the specified index in CO\_Index.

Index values of 0 to VIndex-1 access the VTLB. Index values VIndex to VIndex+(FSetSize \* FWays)-1 access the FTLB.

#### TLBWI

Either the VTLB or FTLB entry is written depending on the specified index in CO\_Index.

Index values of 0 to VIndex-1 access the VTLB. Index values VIndex to VIndex+(FSetSize \* FWays)-1 access the FTLB.

It is implementation specific if the hardware checks the VPN2 field of CO\_EntryHi is appropriate for the specified set within the FTLB. The implementation may generate a machine-check exception if the VPN2 field is not appropriate for the specified set.

It is implementation-specific if the hardware checks both arrays (FTLB and VTLB) for valid duplicate or overlapping entries and if the hardware signals a Machine Check exception for these cases.

#### TLBWR

Either the VTLB or FTLB entry is written depending on the specified page size in CO PageMask.

If CO\_PageMask is set to any page size other than that used by the FTLB, the TLBWR instruction modifies a VTLB entry. The VTLB entry is specified by the Random register field within CO\_Random.

If *CO\_PageMask* is set to the page size used by the FTLB, the TLBWR modifies either a FTLB entry or a VLTB entry. It is implementation specific which array is modified. The FTLB set-associative array is indexed in an implementation-specific manner.

The method of selecting which FTLB way to modify is implementation specific.

It is implementation specific if the hardware checks both arrays (FTLB and VTLB) for valid duplicate or overlapping entries and if the hardware signals a Machine Check exception for these cases.

#### A.3.4 Changes to the COP0 Registers

#### C0\_Config4 (CP0 Register 16, Select 4)

A new register introduced to reflect the FTLB configuration. *Config4*<sub>MMUExtDef</sub> register field must be set to a value of 2 or 3 to reflect that the Dual VTLB and FTLB configuration is implemented. If either *Config4* is not implemented or the *Config4*<sub>MMUExtDef</sub> field is not fixed to 2 or 3, the Dual VTLB/FTLB configuration is not implemented.

If  $Config4_{MMUExtDef}$  is fixed to a value of 2 or 3, the FTLBPageSize, FTLBWays and FTLBSets fields reflect the FTLB configuration. Please refer to "Configuration Register 4 (CPO Register 16, Select 4)" on page 253 for more detail on this register.

For Release 6, Config4<sub>MMUExtDef</sub> is reserved; see the description for the Config4 register.

#### C0\_Config1 (CP0 Register 16, Select 1)

If *Config4<sub>MMUExtDef</sub>* is fixed to a value of 2 or 3, the *MMUSize-1* register field is redefined to reflect only the size of the VTLB.

#### C0\_Config (CP0 Register 16, Select 0)

If  $Config_{MT}$  is fixed to a value of 4, the implemented MMU Type is the dual FTLB and VTLB configuration.

#### C0\_Index (CP0 Register 0, Select 0)

If Config4<sub>MMUExtDef</sub> is fixed to a value of 2 or 3, the register is redefined in this way:

The value held in the Index field can refer to either an entry in the FTLB or the VTLB. Index values of 0 to VIndex-1 access the VTLB. Index values VIndex to VIndex+(FSetSize \* FWays)-1 access the FTLB. Which bits in the register field which encode the FTLB set as opposed to which bits encode the FTLB way is implementation specific, but must match what is expected by the TLBWI instruction implementation.

#### C0\_Random (CP0 Register 1, Select 0)

For Release 6, this register has been deprecated.

If Config4<sub>MMUExtDef</sub> is fixed to a value of 2 or 3, the register is redefined in this way:

If the value in *CO\_PageMask* is not set to the page-size used by the FTLB, and a TLBWR instruction is executed, a VTLB entry is modified. The Random register field is used to select the VTLB entry which is modified.

If the value in *CO\_PageMask* is set to the page-size used by the FTLB, and a TLBWR instruction is executed, a FTLB entry or a VTLB entry is modified. It is implementation specific whether the *CO\_RANDOM* register is used to select the FTLB entry.

The upper bound of the Random register field value is VIndex.

#### C0 Wired (CP0 Register 6, Select 0)

If  $Config4_{MMUExtDef}$  is fixed to a value of 2 or 3, the *Wired* register field can only hold a value of VIndex-1 or less. That is, only VTLB entries can be wired down.

#### C0\_PageMask (CP0 Register 5, Select 0)

If Config4<sub>MMUExtDef</sub> is fixed to a value of 2 or 3, the register is redefined in this way:

The Mask and MaskX field values determine whether the VTLB or the FTLB is modified by a TLBWR instruction.

The *Mask* and *MaskX* register fields do not affect the TLB address match operation for FTLB entries. The page size used by the FTLB entries are specified by the *Config4*<sub>FPageSize</sub> register field.

The software writeable bits in the *Mask* and *MaskX* fields reflect what page sizes are available in the VTLB. These fields do not reflect the page sizes which are available in the FTLB.

#### A.3.5 Software Compatibility

One of the main software visible changes introduced by this alternative MMU are the values reported in the *CO\_Index* register. Previously, it was just a simple linear index. For this alternative MMU configuration, the value reflects both a selected way as well as a selected set when a FTLB entry is specified.

Fortunately, this Index value isn't frequently generated by software nor read by software. Instead, the contents of the *CO\_Index* register is generated by hardware upon a TLBP instruction. Software then just issues the TLBWI instruction once the *CO\_EnLo\** registers have been appropriately modified.

Another software visible change is that the *MMUSize-1* field no longer reports the entire MMU size. For TLB initialization and TLB flushing, the contents of *Config1*<sub>MMUSize-1</sub>, *Config4*<sub>FTLBWays</sub> and *Config4*<sub>FTLBSets</sub> register fields must all be read to calculate the entire number of TLB entries that must be initialized. TLB initialization and flushing are the only times software needs to generate an Index value to write into the *CO\_Index* register.

Only the VTLB entries may be wired down. This limitation is due to using some of the *EntryHi* VPN2 bits to index the FTLB array.

If a page using the FTLB page-size is to be wired down, that page must be programmed into the VTLB using the TLBWI instruction, as the TLBWR instruction would only access the FTLB in that situation and could not access any wired-down TLB entry. The TLBWI instruction is normally used for wired-down pages, so this restriction should not affect existing software.

The EHINV TLB entry invalidate feature is required for a FTLB. Since it is implementation-defined as to whether a particular FTLB index value can be used for a specific virtual address, the legacy method of representing an invalid TLB entry by using a predefined address value is not guaranteed to work.

**Alternative MMU Organizations** 

## **Revision History**

| Revision | Date              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.92     | January 20, 2001  | Internal review copy of reorganized and updated architecture documentation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0.95     | March 12, 2001    | Clean up document for external review release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1.00     | August 29, 2002   | <ul> <li>Update based on review feedback:</li> <li>Change ProbEn to ProbeTrap in the EJTAG Debug entry vector location discussion.</li> <li>Add cache error and EJTAG Debug exceptions to the list of exceptions that do not go through the general exception processing mechanism.</li> <li>Fix incorrect branch offset adjustment in general exception processing pseudo code to deal with extended MIPS16e instructions.</li> <li>Add ConfigVI to denote an instruction cache with both virtual indexing and virtual tags.</li> <li>Correct XContext register description to note that both BadVPN2 and R fields are UNPRE-DICTABLE after an address error exception.</li> <li>Note that Supervisor Mode is not supported with a Fixed Mapping MMU.</li> <li>Define TagLo bits 43 as implementation-dependent.</li> <li>Describe the intended usage model differences between Reset and Soft Reset Exceptions.</li> <li>Correct the minimum number of TLB entries to be 3, not 2, and show an example of the need for 3.</li> <li>Modify the description of PageMask and the TLB lookup process to acknowledge the fact that not all implementations may support all page sizes.</li> </ul> |
| 1.90     | September 1, 2002 | <ul> <li>Update the specification with the changes introduced in Release 2 of the Architecture. Changes in this revision include:</li> <li>The following new Coprocessor 0 registers were added: EBase, HWREna, IntCtl, PageGrain SRSCtl, SRSMap.</li> <li>The following Coprocessor 0 registers were modified: Cause, Config, Config2, Config3, EntryHi, EntryLo0, EntryLo1, PageMask, PerfCnt, Status, WatchHi, WatchLo.</li> <li>The descriptions of Virtual memory, exceptions, and hazards have been updated to reflect the changes in Release 2.</li> <li>A chapter on GPR shadow registers has been added.</li> <li>The chapter on CP0 hazards has been completely rewritten to reflect the Release 2 changes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

| Revision | Date         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.00     | June 9, 2003 | <ul> <li>Complete the update to include Release 2 changes. These include:</li> <li>Make bits 1211 of the PageMask register power up zero and be gated by 1K page enable. This eliminates the problem of having these bits set to 0b11 on a Release 2 chip in which kernel software has not enabled 1K page support.</li> <li>Correct the address of the cache error vector when the BEV bit is 1. It should be 0xBFC0.0300,. not 0xBFC0.0200.</li> <li>Correct the introduction to shadow registers to note that the SRSCtl register is not updated at the end of an exception in which <i>Status</i><sub>BEV</sub> = 1.</li> <li>Clarify that a MIPS16e PC-relative load reference is a data reference for the purposes of the <i>Watch</i> registers.</li> <li>Add note about a hardware interrupt being deasserted between the time that the processor detects the interrupt request and the time that the software interrupt handler runs. Software must be prepared for this case and simply dismiss the interrupt via an ERET.</li> <li>Add restriction that software must set EBase<sub>15-12</sub> to zero in all bit positions less than or equal to the most significant bit in the vector offset. This is only required in certain combinations of vector number and vector spacing when using VI or EIC Interrupt modes.</li> <li>Add suggested software TLB init routine which reduced the probability of triggering a machine check.</li> </ul>                                                                                                                                                                                        |
| 2.50     | July 1, 2005 | <ul> <li>Changes in this revision:</li> <li>Correct the encoding table description for the Cause<sub>PCI</sub> bit to indicate that the bit controls the performance counter, not the timer interrupt.</li> <li>Correct the figure Interrupt Generation for External Interrupt Controller Interrupt Mode to show Cause<sub>IP1 0</sub> going to the EIC, rather than Status<sub>IP1 0</sub></li> <li>Update all files to FrameMaker 7.1.</li> <li>Update reset exception list to reflect missing Release 2 reset requirements.</li> <li>Define bits 3130 in the HWREna register as access enables for the implementation-dependent hardware registers 31 and 30.</li> <li>Add definition for Coprocessor 0 Enable to Operating Modes chapter.</li> <li>Add K23 and KU fields to main Config register definition as a pointer to the Fixed Mapping MMU appendix.</li> <li>Add specific note about the need to implement all shadow sets between 0 and HSS - no holes are allowed.</li> <li>Change the hazard from a software write to the SRSCtl<sub>PSS</sub> field and a RDPGPR and WRP-GPR and instruction hazard vs. an execution hazard.</li> <li>Correct the pseudo-code in the cache error exception description to reflect the Release 2 change that introduced EBase.</li> <li>Document that EHB clears instruction state change hazards for writes to interrupt-related fields in the Status, Cause, Compare, and PerfCnt registers.</li> <li>Note that implementation-dependent bits in the Status and Config registers should be defined in such a way that standard boot software will run, and that software which preserves</li> </ul> |
|          |              | <ul> <li>the value of the field when writing the registers will also run correctly.</li> <li>With Release 2 of the Architecture the FR bit in the <i>Status</i> register should be a R/W bit, not a R bit.</li> <li>Improve the organization of the CP0 hazards table, and document that DERET, ERET, and exceptions and interrupts clear all hazards before the instruction fetch at the target instruction.</li> <li>Add list of MIPS® MT CP0 registers and MIPS MT and MIPS® DSP present bits in the <i>Config3</i> register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

| Revision | Date             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.60     | June 25, 2008    | Changes in this revision:  Add the <i>UserLocal</i> register and access to it via the RDHWR instruction.  Operating Modes - footnote about ksseg/sseg  COP3 no longer usable for customer extensions  EIC Mode allows VectorNum!= RIPL  CP0Regs Table - added missing EJTAG & PDTrace Registers  CO_DataLo/Hi are actually R/W  Hazards table - added a bunch of missing ones  Various typos fixed.                                                                                                                                            |
| 2.61     | August 01, 2008  | • In the <i>Status</i> register description, the ERL behavior description was incorrect in saying only 29 bits of kuseg becomes uncached and unmapped.                                                                                                                                                                                                                                                                                                                                                                                         |
| 2.62     | January 2,009    | <ul> <li>CCRes is accessed through \$3 not \$4 - HWENA register affected.</li> <li>PCTD bit added to CO_PerfCtl.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.70     | January 22, 2009 | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>Added CP0 Reg 31, Select 2 &amp; 3 as kernel scratch registers.</li> <li>Added VTLB/FTLB optional MMU configuration to Appendix A and <i>Config4</i> register for these new MMU configurations</li> <li>Added CDMM chapter, <i>CDMMBase</i> COP0 Register, CDMM bit in <i>C0_Config3</i>, FDCI bit in <i>C0_Cause</i> register and IPFDC field in <i>IntCtl</i> register.</li> </ul>                                                                                     |
| 2.71     | January 28, 2009 | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>EIC mode - revision 2.70, was actually missing the new option of EIC driving an explicit vector offset (not using VectorNumbers).</li> <li>Clarified the text and diagrams for the 3 EIC options - RIPL=VectorNum, Explicit VectorNum; Explicit VectorOffset.</li> </ul>                                                                                                                                                                                                 |
| 2.72     | April 20, 2009   | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>Table was incorrectly saying ECR<sub>ProbEn</sub> selected debug exception Vector. Changed to ECR<sub>ProbTrap</sub>.</li> <li>Added MIPS Technologies traditional meanings for CCA values.</li> <li>Added list of COP2 instruction to COPUnusable Exception description.</li> <li>Added statement that only uncached access is allowed to CDMM region.</li> <li>Updated Exception Handling Operation pseudo-code for EIC Option_3 (EIC sends entire vector).</li> </ul> |
| 2.73     | April 22, 2009   | MIPS Technologies-only release for internal review: • Fixed comments for ASE.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2.74     | June 03, 2009    | MIPS Technologies-only release for internal review:  • Added CDMM Enable Bit in <i>CDMMBase</i> COP0 register  • Reserved CCA values can be used to init TLB; just can't be used for mapping.                                                                                                                                                                                                                                                                                                                                                  |
| 2.75     | June 12, 2009    | MIPS Technologies-only release for internal review:  • CDMMBase_Upper_Address Field doesn't have a fixed reset value.  • Added DSP State Disabled Exception to CO_Cause Exception Type table.                                                                                                                                                                                                                                                                                                                                                  |
| 2.80     | July 20, 2009    | <ul> <li>FTLB and VTLB MMU configuration denoted by 0x4 in <i>Config<sub>MT</sub></i></li> <li>Added TLBP -&gt; TLBWI hazard</li> <li>Added KScrExist field in <i>Config4</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                      |

## **Revision History**

| Revision | Date               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.81     | September 22, 2009 | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>ContextConfig Register description added.</li> <li>Context Register description updated for SmartMIPS behavior.</li> <li>EntryLo* register descriptions updated for RI &amp; XI bits.</li> <li>TLB description and pseudo-code updated for RI &amp; XI bits.</li> <li>PageMask register updated for RIE and XIE bits.</li> <li>Config3 register updated for CTXTC and RXI bits.</li> <li>Reserve MCU ASE bits in C0_Cause and C0_Status.</li> <li>Clean up description for KScratch registers - selects 2&amp;3 are recommended, but additional scratch registers are allowed.</li> </ul> |
| 2.82     | January 19, 2010   | MIPS Technologies-only release for internal review:  • Added Debug2 register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3.00     | March 8, 2010      | <ul> <li>RI/XI feature moved from SmartMIPS ASE.</li> <li>microMIPS features added</li> <li>MCU ASE features added.</li> <li>XI and RI exceptions can be programmed to use their own exception codes instead of using TLBL code.</li> <li>XI and RI can be independently implemented as XIE and RIE bits are allowed to be Read-Only.</li> <li>TCOpt Register added to C0 Register list.</li> <li>Added encoding (0x7) for 32 sets for one cache way.</li> </ul>                                                                                                                                                                                                |
| 3.05     | July 07, 2010      | <ul> <li>CMGCRBase register added.</li> <li>Lower bits of C0_Context register allowed to be write-able if Config3.CTXTC=1 and Config3.SM=0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3.10     | July 27, 2010      | • Explain the limits of the BadVPN2 field within Context register and the relationships with the writable bits within ContextConfig register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 3.11     | April 24, 2011     | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>FPR registers are UNPREDICTABLE after change of Status.FR bit.</li> <li>1004K did not support CCA=0</li> <li>Config4 - KScratch Registers, mention that select 1 is reserved for future debugger use.</li> <li>Context Register - the bit subscripts describing which VA bits go into the BadVPN2 field was incorrect for the case when the ContextConfig register is used. The correct VA bits are 31:31-((X-Y)-1) for MIPS32.</li> </ul>                                                                                                                                                |
| 3.12     | April 28, 2011     | Changes for 64-bit architectures, no changes for 32-bit architectures.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3.13     | November 10, 2011  | MIPS Technologies-only release for internal review: • Nested Exception handling support. Config5 register added.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 3.14     | February 17, 2012  | MIPS Technologies-only release for internal review:  • Segmentation Control, EVA scheme added: a) Adds SegCfg0, SegCfg1, SegCfg2 registers b) SegCt1 - Modifies EBase, Config3. • TLB Invalidate feature.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3.50     | September 20, 2012 | <ul> <li>Added BadInstr &amp; BadInstrP registers.</li> <li>Added extended ASID field in EntryHi and WatchHi.</li> <li>Added Hardware Page Table Walking Feature</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3.51     | October 2, 2012    | <ul> <li>MIPS Technologies-only release for internal review:</li> <li>Hardware Page Table Walker - previous description wasn't fully correct. PTEVld bit is only used for Directory PTE entries as leaf PTE entries are always loaded from memory.</li> <li>Added TLB init routine for SegmentationControl/EVA.</li> </ul>                                                                                                                                                                                                                                                                                                                                      |

| Revision | Date               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.52     | November 12, 2012  | <ul> <li>SegCtl Overlay segment(s) are available in kernelmode. Re-iterate that.</li> <li>FTLB/VTLB - if PageMask set to FTLB size, allowed to modify VTLB.</li> <li>implementation-dependent whether <i>Watch</i> Registers match on 2nd half of microMIPS instruction.</li> <li>Hardware Page Table Walker - give example of 4-byte PTE.</li> <li>Hardware Page Table Walker - added option so Directory PTE entries can represent power-of-4 memory region, using Dual Page Method.</li> <li>Optional PageGrain.MCCause field to record different types of Machine Check Exceptions.</li> </ul>                                                                                                                                                                                                                                                                                                                                                       |
| 5.00     | December 14, 2012  | <ul> <li>R5 changes - include MSA and Virtualization registers and control bits in Register table.</li> <li>R5 changes - include MSA and Virtualization exceptions in Cause exception types.</li> <li>R5 changes - MT and DSP ASEs -&gt; Modules</li> <li>R5 changes - MDMX now deprecated.</li> <li>"Preset" -&gt; "Preset by hardware"</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5.01     | December 16, 2012  | <ul> <li>No technical content change:</li> <li>Update cover logos</li> <li>Update copyright text</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5.02     | April 2012         | <ul> <li>R5 changes: FR=1 64-bit FPU register model required is required, if floating-point is supported. Section 3.5.2 64-bit FPR Enable. Table 9.41 Status Register Field Descriptions, FR (floating-point register mode) bit.</li> <li>R5 extension: Table 9.57 Config Register Field Descriptions, AR bit (Architecture revision level). AR=1 indicates Release 2 or Release 3 or Release 5. Like Release 3, all features introduced in Release 5 are optional.</li> <li>Correction: Table 9.59 BPG, Big Pages feature, not supported in MIPS32, only in MIPS64</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           |
| 5.03     | September 9, 2013  | Update document template                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5.04     | September 29, 2013 | <ul> <li>MAAR initial version</li> <li>Add MAAR, MAARI and Config5.MRP</li> <li>Table 1.1 typo. Speculate=1 should not contain comment about oldest in machine. Meaningful to Speculate=0. Moved outside sub-table.</li> <li>Added a condition to sw write of MAARI.Index - write of all 1s returns the largest value supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5.04     | November 12, 2013  | <ul> <li>XPA initial Version.</li> <li>Add extended EntryLo0/1, LLAddr, TagLo, CDMMBase, CMGCRBase</li> <li>PageGrain.ELPA, Config3.LPA, Config5.MVH</li> <li>Remove comment about SW having to initialize the extension bits (of EntryLo,TagLo) if PageGrain.ELPA=0. HW had been asked to reset to 0, but the current POR solution is for mtc0 to 0 out the extension bits that are writable. HW is responsible for zeroing out read-only bits on operation that updates the bits.</li> <li>Remove CDMMBase and CMGCRBase from list of COP0 registers requiring extensions. The two registers support up to 36b PA which is sufficient for their purpose. Less testing.</li> <li>Add a config bit, Config5.MVH, for mth/mfhc0. Since mth/mfhc0 may be used independently of XPA in the future, it is easier for software to query one bit instead of multiple. Further Config3.LPA=1 on 64-bit HW need not mean mthc0/mfhc0 are implemented.</li> </ul> |

| Revision | Date           | Description                                                                                                                                                                                                                                          |
|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.00     | March 31, 2014 | Removed Random register.                                                                                                                                                                                                                             |
|          |                | • Removed <i>Status<sub>RP</sub></i> bit.                                                                                                                                                                                                            |
|          |                | • Removed <i>Status<sub>TS</sub></i> bit.                                                                                                                                                                                                            |
|          |                | <ul> <li>Coprocessor 0 UserLocal, BidInstr, BadInstrP, and KScratchn bits now are required.</li> <li>Index: If value greater than, or equal to, the number of TLB entries is written, HW leaves this</li> </ul>                                      |
|          |                | <ul> <li>register unchanged.</li> <li>EntryLo<sub>C</sub>: HW must ignore writes of unsupported values of this field.</li> </ul>                                                                                                                     |
|          |                | <ul> <li>UserLocal: now required, and Config3<sub>ULRI</sub> must be 1.</li> </ul>                                                                                                                                                                   |
|          |                | <ul> <li>PageMask: HW ignores writes of unsupported values to the Mask field.</li> </ul>                                                                                                                                                             |
|          |                | <ul> <li>PageGrain, EntryLo0/1, PageMask, EntryHi: no longer required to write specified values to certain fields and flush TLB before changing a value in this register. SW must now must invalidate TLB entries explicitly using TLBWI.</li> </ul> |
|          |                | <ul> <li>PWField: writing unsupported values to this register leaves it unmodified.</li> <li>PWSize<sub>PTW</sub>. write of 0 value is ignored.</li> </ul>                                                                                           |
|          |                | PWSize <sub>PTEi</sub> : write of unsupported value does not modify register.                                                                                                                                                                        |
|          |                | Wired: hardware ignores writes of unsupported values to the Wired field.                                                                                                                                                                             |
|          |                | • Wired: added a required Limit bit field.                                                                                                                                                                                                           |
|          |                | <ul> <li>RDHWR<sub>ULR</sub>: now required.</li> </ul>                                                                                                                                                                                               |
|          |                | BadInstr: now required.                                                                                                                                                                                                                              |
|          |                | • BadInstrP: now required.                                                                                                                                                                                                                           |
|          |                | • Status <sub>CU</sub> : change in field size.                                                                                                                                                                                                       |
|          |                | • Status bit 28: new name and changed functionality.                                                                                                                                                                                                 |
|          |                | • Status bit 27: new name and changed functionality.                                                                                                                                                                                                 |
|          |                | <ul> <li>Status bit 25 and bit 21: now reserved.</li> <li>Status<sub>SR</sub> and Status<sub>NMi</sub>: HW ignores a write of 1; ; now R/W0 (see Table 9.2).</li> </ul>                                                                              |
|          |                | <ul> <li>Status<sub>KSU</sub>: HW ignores a write of the value.</li> </ul>                                                                                                                                                                           |
|          |                | • IntCtl <sub>VS</sub> : HW ignores writes of reserved values.                                                                                                                                                                                       |
|          |                | <ul> <li>Cause<sub>WP</sub>: HW ignores a write of 1; now R/W0 (see Table 9.2).</li> </ul>                                                                                                                                                           |
|          |                |                                                                                                                                                                                                                                                      |
|          |                | <ul> <li>Config<sub>AR</sub>: now required. Also, encoding 2 has changed.</li> <li>Config<sub>BP</sub> and Config<sub>Bj</sub>: must now be 1.</li> </ul>                                                                                            |
|          |                | <ul> <li>Coffig3<sub>ULRI</sub> and Coffig3<sub>RXI</sub>: now required.</li> </ul>                                                                                                                                                                  |
|          |                |                                                                                                                                                                                                                                                      |
|          |                | <ul> <li>Config4: format and functionality has changed significantly.</li> <li>Config5<sub>SBR</sub>: new field.</li> </ul>                                                                                                                          |
|          |                | KScratchn: now required.                                                                                                                                                                                                                             |
|          |                | <ul> <li>Config<sub>KO</sub>/<sub>K23</sub>/<sub>KU</sub>, SegCth, CFGn<sub>C</sub>: hardware ignores writes of unsupported values to the C</li> </ul>                                                                                               |
|          |                | field.                                                                                                                                                                                                                                               |
|          |                | <ul> <li>COP0Index: Clarification - h/w clears <i>Index<sub>P</sub></i> while s/w can only set to 1.</li> </ul>                                                                                                                                      |
|          |                | COP0 PWField <sub>PTE1</sub>                                                                                                                                                                                                                         |
|          |                | Reset value changed to 2.                                                                                                                                                                                                                            |
|          |                | Clarified that 0,1 values are illegal, 2 is required, all other values are optional and implementation-specific.                                                                                                                                     |

*PTEI* will be unchanged if an unsupported value is written.

| Revision | Date             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6.01     | October 17, 2014 | <ul> <li>Added <i>Global Number</i> register for R6 multi-threading support.</li> <li>Added <i>Config5<sub>VP</sub></i> for R6 multi-threading support.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |                  | Added Modeless Evil Twin support: Config5 <sub>UFE/FRE</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|          |                  | <ul> <li>Made minor change to reset state of PWSize<sub>PTW</sub></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |                  | <ul> <li>Made minor changes to reset state in all fields of PWField; added clarifications to<br/>PWField<sub>PTEI</sub>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|          |                  | <ul> <li>Added Config5<sub>L2c</sub> to detect presence of L2 Config2 in COP0.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |                  | <ul> <li>Modified PageMask to eliminate 1 kB pages; added optional small page support.</li> <li>EBaseCPUNum: in Release 6 with multi-threading, this is replaced by VPNum.</li> <li>Updated CP0 MAAR.         <ul> <li>Default is not to speculate</li> <li>If an address is to speculate, it must be specified by MAAR.</li> <li>Addresses outside of the MAAR range cannot speculate.</li> </ul> </li> <li>Updated COP0 LLAddr and Config5<sub>LLB</sub> to indicated both the LLAddr and LLB fields are mandatory for R6.</li> <li>Added Config5<sub>DEC/CES</sub> for endian switching capability.</li> </ul> |
| 6.02     | July 10, 2015    | <ul> <li>Added CP0 BEVVA, DebugContextID (new)</li> <li>Added CP0 VPControl for MT (new)</li> <li>Updated HWREna with PerfCtr, XNP capabilities (new)</li> <li>Updated Config5 - rm CES and added XNP.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                 |

**Revision History**