# **RISCV-DV**

# version

Google, Inc

January 06, 2020

# **Contents**

| Welcome to riscv-dv's documentation!                     | 1 |
|----------------------------------------------------------|---|
| Overview                                                 | 1 |
| Getting Started                                          | 1 |
| Prerequisites                                            | 1 |
| Install RISCV-DV                                         | 1 |
| Setup RISCV-GCC compiler toolchain                       | 2 |
| Setup ISS (instruction set simulator)                    | 2 |
| Running the generator                                    | 2 |
| Run ISS simulation                                       | 3 |
| Run directed assembly tests                              | 4 |
| Configuration                                            | 4 |
| Configure the generator to match your processor features | 4 |
| Setup the memory map                                     | 5 |
| Setup regression test list                               | 5 |
| Runtime options of the generator                         | 6 |
| Setup Privileged CSR description (optional)              | 6 |
| Privileged CSR Test Generation (optional)                | 7 |
| Adding new instruction stream and test                   | 7 |
| Integrate a new ISS                                      | 7 |
| End to End Simulation Flow                               | 7 |
| Generator Flow                                           | 8 |
| Coverage Model                                           | 8 |
| Functional coverage (work in progress)                   | 8 |
| Customize and Extend Generator                           | 9 |
| Class Reference                                          | 9 |
| Command Line Reference                                   | 9 |
| Indices and tables                                       | 9 |

# Welcome to riscv-dv's documentation!

### **Overview**

RISCV-DV is a SV/UVM based open-source instruction generator for RISC-V processor verification. It currently supports the following features:

- Supported instruction set: RV32IMAFDC, RV64IMAFDC
- Supported privileged mode: machine mode, supervisor mode, user mode
- Page table randomization and exception
- Privileged CSR setup randomization
- Privileged CSR test suite
- Trap/interrupt handling
- Test suite to stress test MMU
- Sub-program generation and random program calls
- Illegal instruction and HINT instruction generation
- · Random forward/backward branch instructions
- Supports mixing directed instructions with random instruction stream
- Debug mode support, with fully randomized debug ROM
- Instruction generation coverage model
- Communication of information to any integrated SV testbench
- · Co-simulation with multiple ISS: spike, riscv-ovpsim

A CSR test generation script written in Python is also provided, to generate a directed test suite that stresses all CSR instructions on all of the CSRs that the core implements.

# **Getting Started**

# **Prerequisites**

To be able to run the instruction generator, you need to have an RTL simulator which supports SystemVerilog and UVM 1.2. This generator has been verified with Synopsys VCS, Cadence Incisive/Xcelium, and Mentor Questa simulators. Please make sure the EDA tool environment is properly setup before running the generator.

### Install RISCV-DV

Getting the source

- 1. Install git
- 2. git clone https://github.com/google/riscv-dv.git
- 3. cd riscv-dv

There are two ways that you can run scripts from riscv-dv.

For developers which may work on multiple clones in parallel, using directly run by *python3* script is highly recommended. Example:

```
pip3 install -r requirements.txt  # install dependencies (only once)
python3 run.py --help
```

For normal users, using the python package is recommended. First, cd to the directory where riscv-dv is cloned and run:

```
export PATH=$HOME/.local/bin/:$PATH # add ~/.local/bin to the $PATH (only once)
pip3 install --user -e .
```

This installs riscv-dv in a mode where any changes within the repo are immediately available simply by running *run/cov*. There is no need to repeatedly run *pip install*. after each change. Example for running:

```
run --help
cov --help
```

## Setup RISCV-GCC compiler toolchain

- 1. Install riscv-gcc toolchain
- 2. Set environment variable RISCV\_GCC to the RISC-V gcc executable executable. (example: <install\_dir>/bin/riscv32-unknown-elf-gcc)
- 3. Set environment variable RISCV\_OBJCOPY to RISC-v objcopy executable executable. (example: <install\_dir>/bin/riscv32-unknown-elf-objcopy)

Sample .bashrc setup:

```
export RISCV_TOOLCHAIN=<riscv_gcc_install_path>
export RISCV_GCC="$RISCV_TOOLCHAIN/bin/riscv32-unknown-elf-gcc"
export RISCV_OBJCOPY="$RISCV_TOOLCHAIN/bin/riscv32-unknown-elf-objcopy"
```

# Setup ISS (instruction set simulator)

Currently three ISS are supported, the default ISS is spike. You can install any one of below to run ISS simulation.

- 1. spike setup
  - Follow the spike steps to build spike
  - Build spike with "-enable-commitlog"
  - Set environment variable SPIKE\_PATH to the directory of the spike binary
- 2.
- riscv-ovpsim setup
- · Download the riscv-ovpsim binary
- Set environment variable OVPSIM\_PATH to the directory of the ovpsim binary
- whisper (swerv-ISS) setup
  - Follow the instruction to install the ISS, and set WHISPER\_ISS to the whisper binary
- 4.
- sail-riscv setup
- Follow the sail-riscv steps to install sail-riscv
- Set environment variable SAIL\_RISCV to the path of sail-riscv binary

#### Sample .bashrc setup:

```
export SPIKE_PATH=$RISCV_TOOLCHAIN/bin
export SAIL_RISCV="xx/xxx/ocaml_emulator"
export OVPSIM_PATH=/xx/xxx/riscv-ovpsim/bin/Linux64
export WHISPER_ISS="xx/xxx/swerv-ISS/build-Linux/whisper"
```

# Running the generator

A simple script *run.py* is provided for you to run a single test or a regression.

You can use -help to get the complete command reference:

```
run --help
```

Here is the command to run a single test:

```
run --test=riscv_arithmetic_basic_test
```

You can specify the simulator by "-simulator" option:

```
run --test riscv_arithmetic_basic_test --simulator ius
run --test riscv_arithmetic_basic_test --simulator vcs
run --test riscv_arithmetic_basic_test --simulator questa
run --test riscv_arithmetic_basic_test --simulator dsim
run --test riscv_arithmetic_basic_test --simulator qrun
```

The complete test list can be found in base testlist yaml. To run a full regression, simply use below command:

run

You can also run multiple generator jobs in parallel through LSF:

```
run --lsf_cmd="bsub -Is"
```

Here's a few more examples of the run command:

```
# Run a single test 10 times
run --test riscv_arithmetic_basic_test --iterations 10

# Run multiple tests
run --test riscv_arithmetic_basic_test,riscv_rand_instr_test

# Run a test with verbose logging
run --test riscv_arithmetic_basic_test --verbose

# Run a test with a specified seed
run --test riscv_arithmetic_basic_test --seed 123

# Skip the generation, run ISS simulation with previously generated program
run --test riscv_arithmetic_basic_test --steps iss_sim

# Run the generator only, do not compile and simluation with ISS
run --test riscv_arithmetic_basic_test --steps gen

# Compile the generator only, do not simulate
run --test riscv_arithmetic_basic_test --co
....
```

#### Run ISS simulation

You can use -iss to run with different ISS:

```
# Run ISS with spike
run --test riscv_arithmetic_basic_test --iss spike

# Run ISS with riscv-ovpsim
run --test riscv_rand_instr_test --iss ovpsim

# Run ISS with whisper (swerv-ISS)
run --test riscv_rand_instr_test --iss whisper

# Run ISS with sail-riscv
run --test riscv_rand_instr_test --iss sail
```

To run with ISS simulation for RV32IMC, you can specify ISA and ABI from command line like this:

```
# Run a full regression with RV32IMC run --isa rv32imc --mabi ilp32
```

We have added a flow to run ISS simulation with both spike and riscv-ovpsim, the instruction trace from these runs will be cross compared. This could greatly speed up your development of new test without the need to simulate against a real RISC-V processor:

```
run --test=riscv_rand_instr_test --iss=spike,ovpsim
run --test=riscv_rand_instr_test --iss=ovpsim,whisper
run --test=riscv_rand_instr_test --iss=spike,sail
```

## Run directed assembly tests

Sometimes it might be useful to run some hand-coded assembly tests to hit some corner cases:

```
# Run a single/multiple assembly test
run --asm_tests asm_test_path1/asm_test1.S,asm_test_path2/asm_test2.S

# Run regression with all assembly tests(*.S) under a given directory
run --asm_tests asm_test_path1,asm_test_path2

# Run mix between the assembly test and assembly tests under a directory
run --asm_tests asm_test_path1/asm_test1.S,asm_test_path2
```

You could also use this approach to integrate the assembly tests from other sources to riscv-dv flow.

# Configuration

## Configure the generator to match your processor features

The default configuration of the instruction generator is **RV32IMC** (machine mode only). A few pre-defined configurations can be found under "target" directory, you can run with these targets if it matches your processor specificationi:

```
run  # Default target rv32imc
run --target rv32i  # rv32i, machine mode only
run --target rv32imc  # rv32imc, machine mode only
run --target rv64imc  # rv64imc, machine mode only
run --target rv64gc  # rv64gc, SV39, M/S/U mode
```

If you want to have a custom setting for your processor, you can make a copy of existing target directory as the template, and modify riscv\_core\_setting.sv to match your processor capability.

You can then run the generator with --custom\_target <target\_dir>:

```
# You need to manually specify isa and mabi for your custom target
run --custom_target <target_dir> --isa <isa> --mabi <mabi>
...
```

### Setup the memory map

Here's a few cases that you might want to allocate the instruction and data sections to match the actual memory map

- The processor has internal memories, and you want to test load/store from various internal/externel memory regions
- 2. The processor implments the PMP feature, and you want to configure the memory map to match PMP setting.
- 3. Virtual address translation is implmented and you want to test load/store from sparse memory locations to verify data TLB replacement logic.

You can configure the memory map in riscv\_instr\_gen\_config.sv:

Each memory region belongs to a separate section in the generated assembly program. You can modify the link script to link each section to the target memory location. Please avoid setting a large memory range as it could takes a long time to randomly initializing the memory. You can break down a large memory region to a few representative small regions which covers all the boundary conditions for the load/store testing.

## Setup regression test list

Test list in YAML format

```
# test
                 : Assembly test name
# description : Description of this test
# gen_opts
                 : Instruction generator options
                : Number of iterations of this test
# iterations
# no_iss
                : Enable/disable ISS simulation (Optional)
# gen test
                : Test name used by the instruction generator
                : RTL simulation test name
# rtl test
                : Compile options passed to the instruction generator
# cmp_opts
                : Simulation options passed to the instruction generator
# no_post_compare : Enable/disable log comparison (Optional)
# compare_opts : Options for the RTL & ISS trace comparison
- test: riscv_arithmetic_basic_test
 description: >
   Arithmetic instruction test, no load/store/branch instructions
 gen_opts: >
   +instr_cnt=10000
   +num_of_sub_program=0
   +no_fence=1
   +no_data_page=1'b1
   +no_branch_jump=1'b1
   +boot mode=m
 iterations: 2
 gen_test: riscv_instr_base_test
 rtl_test: core_base_test
```

#### Note

To automatically generate CSR tests without having to explicitly run the script, include *riscv\_csr\_test* in the testlist as shown in the example YAML file above.

# Runtime options of the generator

| Option                      | Description                                     | Default |
|-----------------------------|-------------------------------------------------|---------|
| num_of_tests                | Number of assembly tests to be generated        | 1       |
| num_of_sub_program          | Number of sub-program in one test               | 5       |
| instr_cnt                   | Instruction count per test                      | 200     |
| enable_page_table_exception | Enable page table exception                     | 0       |
| enable_unaligned_load_store | Enable unaligned memory operations              | 0       |
| no_ebreak                   | Disable ebreak instruction                      | 1       |
| no_wfi                      | Disable WFI instruction                         | 1       |
| no_dret                     | Disable dret instruction                        | 1       |
| no_branch_jump              | Disable branch/jump instruction                 | 0       |
| no_load_store               | Disable load/store instruction                  | 0       |
| no_csr_instr                | Disable CSR instruction                         | 0       |
| no_fence                    | Disable fence instruction                       | 0       |
| illegal_instr_ratio         | Number of illegal instructions every 1000 instr | 0       |
| hint_instr_ratio            | Number of HINT instructions every 1000 instr    | 0       |
| boot_mode                   | m:Machine mode, s:Supervisor mode, u:User mode  | m       |
| no_directed_instr           | Disable directed instruction stream             | 0       |
| require_signature_addr      | Set to 1 if test needs to talk to testbench     | 0       |
| signature_addr              | Write to this addr to send data to testbench    | 0       |
| enable_interrupt            | Enable MStatus.MIE, used in interrupt test      | 0       |
| gen_debug_section           | Disables randomized debug_rom section           | 0       |
| num_debug_sub_program       | Number of debug sub-programs in test            | 0       |
| enable_ebreak_in_debug_rom  | Generate ebreak instructions inside debug ROM   | 0       |
| set_dcsr_ebreak             | Randomly enable dcsr.ebreak(m/s/u)              | 0       |
| randomize_csr               | Fully randomize main CSRs (xSTATUS, xIE)        | 0       |

# Setup Privileged CSR description (optional)

This YAML description file of all CSRs is only required for the privileged CSR test. All other standard tests do not use this description.

#### CSR descriptions in YAML format

```
- csr: CSR_NAME
  description: >
    BRIEF_DESCRIPTION
  address: 0x###
  privilege_mode: MODE (D/M/S/H/U)
  rv32:
    - MSB_FIELD_NAME:
    - description: >
        BRIEF_DESCRIPTION
    - type: TYPE (WPRI/WLRL/WARL/R)
    - reset_val: RESET_VAL
    - msb: MSB_POS
    - lsb: LSB_POS
```

```
- ...
  - LSB_FIELD_NAME:
    - description: ...
    - type: ...
rv64:
  - MSB_FIELD_NAME:
    - description: >
        BRIEF_DESCRIPTION
    - type: TYPE (WPRI/WLRL/WARL/R)
    - reset_val: RESET_VAL
    - msb: MSB_POS
    - lsb: LSB_POS
  - ...
  - LSB FIELD NAME:
    - description: ...
    - type: ...
    - ...
```

To specify what ISA width should be generated in the test, simply include the matching rv32/rv64/rv128 entry and fill in the appropriate CSR field entries.

## Privileged CSR Test Generation (optional)

The CSR generation script is located at scripts/gen\_csr\_test.py. The CSR test code that this script generates will execute every CSR instruction on every processor implemented CSR, writing values to the CSR and then using a prediction function to calculate a reference value that will be written into another GPR. The reference value will then be compared to the value actually stored in the CSR to determine whether to jump to the failure condition or continue executing, allowing it to be completely self checking. This script has been integrated with run.py. If you want to run it separately, you can get the command reference with –help:

```
python3 scripts/gen_csr_test.py --help
```

#### Adding new instruction stream and test

Please refer to src/src/riscv\_load\_store\_instr\_lib.sv for an example on how to add a new instruction stream. After the new instruction stream is created, you can use a runtime option to mix it with random instructions:

```
//+directed_instr_n=instr_sequence_name,frequency(number of insertions per 1000 instructions
+directed_instr_5=riscv_multi_page_load_store_instr_stream,4

// An alternative command line options for directed instruction stream
+stream_name_0=riscv_multi_page_load_store_instr_stream
+stream_freq_0=4
```

#### Integrate a new ISS

You can add a new entry in iss.yaml:

```
- iss: new_iss_name
  path_var: ISS_PATH
  cmd: >
    <path_var>/iss_executable --isa=<variant> -1 <elf>
```

Simulate with the new ISS:

```
run --test riscv_arithmetic_basic_test --iss new_iss_name
```

## **End to End Simulation Flow**

We have collaborated with LowRISC to apply this flow for IBEX RISC-V core verification. You can use it as a reference to setup end-to-end co-simulation flow. This repo is still under active development, this is the recommended approach to customize the instruction generator while keeping the effort of merging upstream changes to a minimum.

- 1. Do not modify the upstream classes directly. When possible, extend from the upstream classses and implement your own functionalities.
- 2. Add your extensions under user\_extension directory, and add the files to user\_extension/user\_extension.svh. If you prefer to put your extensions in a different directory, you can use "-ext <user\_extension\_path>" to override the user extension path.
- 3. Create a new target directory and customize the setting and testlist
- 4. Run the generator with --custom\_target <target\_dir> --isa <isa> --mabi <mabi>
- 5. Use command line type override to use your extended classes. --sim\_opts="+uvm\_set\_type\_override=<upstream\_class>,<extended\_class>"
- 6. If extending riscv\_asm\_program\_gen class is desired, must use this command line override:
   --sim\_opts="+uvm\_set\_inst\_override=riscv\_asm\_program\_gen,<extended
   class>,'uvm\_test\_top.asm\_gen'"

You can refer to riscv-dv extension for ibex for a working example.

We have plan to open-source the end-to-end environments of other advanced RISC-V processors. Stay tuned!

### **Generator Flow**

# **Coverage Model**

# Functional coverage (work in progress)

This flow extracts functional coverage information from the instruction trace generated by ISS. It's independent of the instruction generation flow and does not require a tracer implementation in the RTL. You can use this flow as long as your program can be run with an ISS supported in this flow. The flow parses the instruction trace log and converts it to a CSV trace format. After that, a SV test is run to process the CSV trace files and sample functional coverage from there

The functional covergroup is defined in riscv\_instr\_cover\_group.sv. It includes below major categories:

- Cover all operands for each instruction
- · Hazard conditions
- Corner cases like overflow, underflow, divide by zero
- Aligned/unaligned load/store
- · Positive/negative immediate value
- Forward/backward branches, branch hit history
- Hint instruction
- Illegal instruction
- All compressed and non-compressed opcode
- Access to all implemented privileged CSR
- Exception and interrupt

The functional covergroup is still under active development. Please feel free to add anything you are interested or file a bug for any feature request.

Before start, please check the you have modified riscv\_core\_setting.sv to reflect your processor capabilities. The covergroup is selectively instantiated based on this setting so that you don't need to deal with excluding unrelated

coverpoints later. You also need to get the Spike ISS or riscvOVPsim ISS (riscv-ovpsim) setup before running this flow:

```
# Process spike simulation log and collect functional coverage
cov --dir out/spike_sim

# Get the command reference
cov --help

# Run the coverage flow with predefined targets
cov --dir out/spike_sim --target rv32imc
```

The coverage sampling from the CSV could be time consuming if you have a large number of log to process. You can split them to small batches and run with LSF in parallel:

```
# Split the run to process 5 CSV at a time, and run with LSF cov --dir out/spike_sim --lsf_cmd "bsub ....." -bz 5
```

### **Customize and Extend Generator**

### Class Reference

### **Command Line Reference**

# Indices and tables

- genindex
- modindex
- search