## DDR-MEMORY CONTROLLER UVM PROJECT

Design implementation document
-BY DANISH RANA

### **CONTENTS**

| 1 INTRODUCTION             | 3 |
|----------------------------|---|
| 2 TOP LEVEL IMPLEMENTATION | 3 |
| 2.1 TOP LEVEL DIAGRAM      | 3 |
| 2.2 BASIC FUNCTIONALITY    | 3 |
| 2.3 SPECIFICATION          | 4 |
| 2.4 SYNCHRONIZATION        | 4 |
| 2.5 TEST CASES             | 4 |
| 3 COVERAGE COLLECTOR       | 5 |

#### 1 INTRODUCTION

Memory controllers contain the logic necessary to read and write to DRAM, and to "refresh" the DRAM. Without constant refreshes, DRAM will lose the data written to it as the capacitors leak their charge within a fraction of a second.

Reading and writing to DRAM is performed by selecting the row and column data addresses of the DRAM as the inputs to the DRAM, where the DRAM uses the converted inputs to select the correct memory location and return the data.

There is a bidirectional bus between controller and DRAM which takes data\_in to DRAM and takes out data\_out to controller output.

#### 2 TOP LEVEL IMPLEMENTATION

#### 2.1 TOP LEVEL DIAGRAM



#### 2.2 BASIC FUNCTIONALITY

- It supports command ACT, READ, WRITE, REFRESH, PRE.
- Read and write are external commands to this controller while REFRESH is the self
- generated command for each row from controller after every 3.2us.
- ACT is command internally generated by controller to activate a row.
- Whenever there is change in ROW a new ACT command must be issued.
- No two rows can be activated at the same time. If a row is activated and a new row needs to be activated a PRE command must be issued to precharge the previous activated row.
- ACT command should have a valid RA.
- PRE command should have a valid RA.
- READ/WRITE command should be having a valid CA.
- REFRESH command should also be having valid RA.

#### 2.3 SPECIFICATION

- Command delays from controller are as follows
- READ to READ :2tCK
- READ to WRITE :4tCK
- WRITE TO READ :4tCK
- REFRESH to READ/WRITE:5tCK
- ACT to READ/WRITE :5tCK
- READ/WRITE to PRE: 4tCK
- Write data should come with command while read data should be there AFTER 2tCK of READ command issued.

#### 2.4 SYNCHRONIZATION

• First give rst\_n to reset memory to default.

#### 2.5 ASSERTIONS

- Bidirectional bus should never be unknown.
- After read command from controller , nop command should be issued by controller for 2 clock pulses.
- After read command, there should be valid data on bidirectional bus after 2 clk pulses.
- After write command, there should be valid data on bidirectional bus within same clk pulse.
- After read command, there should be read command after 2 clk pulses or pre charge after 4 clk pulses or write after 4 clk pulses.
- After write command, there should be read command after 4 clk cycles or pre charge after 4 clk cycles or write in next clk pulse.

#### 2.6 TEST CASES

- 100 rd/wr commands were issued by controller. Used following sequences to check DUT.
- Fixed single address in transation class to 16'hffff.
- Given unique address everytime for read/write.
- Given random address evrytime for read/write.
- Given corner address like 16'h0, 16'hffff, 16'hfff etc
- Given asynchronous reset in between to check memory set to default.
- Checked refresh command is issued after every 640 clock pulse, by setting refresh condition to 20 clock pulse, 40 clock pulse etc.

#### **3 TESTBENCH DIAGRAM**

# 1) DDR Memory mem 2) DDR Memory Controller cont 3) Interface Cont\_transaction\_INTF f 4) Interface Cont\_Mem\_INTF mf 5) Set Virtual f, mf using config\_db 6) run\_test("test"); 7) Dump Interface Variables



#### **4 COVERAGE COLLECTOR**

Detail of covergroup and cover bins

#### 2.5 COVERAGE COLLECTOR

Detail of covergroup and cover bins

#### **Questa Coverage Report**



List of tests included in report...

List of global attributes included in report...

List of Design Units included in report...



Scope: /top\_sv\_unit/coverage

Covergroup instance:

 $\\ \lor top\_sv\_unit::coverage::cmd\_coverage$ 



