Symbol

192

75

100

RMS

Тур

25

**Electrical characteristics** 

Max

Unit

MHz

μs

93/175

432

200

300

**Table 33. Main PLL characteristics (continued)** Conditions Min **Parameter** 

| factor is shared between PLL and PLLI2S.  2. Guaranteed by design, not tested in production.  3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max  f_PLLI2S_IN PLLI2S input clock(1) 0.95(2) 1 2.10(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Jitter <sup>(3)</sup>                                                                                                                               |                                   |           | 1 (11/10) |      | 20    |                     |      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------|-----------|------|-------|---------------------|------|--|
| Jitter   Period Jitter   Per   |                                                                                                                                                     | Cycle-to-cycle jitter             |           | to        | -    | ±150  | -                   | ps   |  |
| Jitter <sup>(3)</sup>   Main clock output (MCO) for RMII Ethernet   Cycle to cycle at 50 MHz on 1000 samples   -   32   -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                     |                                   |           | RMS       | -    | 15    | -                   |      |  |
| RMII Ethernet on 1000 samples - 32 - 40 - 40 - 40 - 40 - 40 - 40 - 40 - 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                     | Period Jitter                     |           | to        | -    | ±200  | -                   |      |  |
| Ethernet on 1000 samples - 40 - 330 - 1000 part   1000 |                                                                                                                                                     |                                   | -         |           | -    | 32    | -                   |      |  |
| IDD(PLL) (4) PLL power consumption on VDD VCO freq = 192 MHz VCO freq = 432 MHz 0.45 - 0.75  IDDA(PLL) (4) PLL power consumption on VDD VCO freq = 192 MHz VCO freq = 432 MHz 0.45 - 0.75  IDDA(PLL) (4) PLL power consumption on VCO freq = 192 MHz VCO freq = 432 MHz 0.55 - 0.85  1. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.  2. Guaranteed by design, not tested in production.  3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max f_PLLI2S_IN PLLI2S input clock (1) 0.95(2) 1 2.10(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                     |                                   | -         |           | -    | 40    | -                   |      |  |
| PLL power consumption on VDD   VCO freq = 432 MHz   0.45   0.75     IDDA(PLL) (4)   PLL power consumption on VDD   VCO freq = 192 MHz   0.30   0.40   0.85     1. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.   2. Guaranteed by design, not tested in production.   3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.   4. Based on characterization, not tested in production.    Table 34. PLLI2S (audio PLL) characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                     | Bit Time CAN jitter               | ,         | MHz       | -    | 330   | -                   |      |  |
| IDDA(PLL)  VDDA  VCO freq = 432 MHz  0.55  0.85  1. Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S.  2. Guaranteed by design, not tested in production.  3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max  f_PLLI2S_IN PLLI2S input clock(1)  0.95(2) 1 2.10(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I <sub>DD(PLL)</sub> <sup>(4)</sup>                                                                                                                 | PLL power consumption on VDD      | · ·       |           |      | -     |                     | mA   |  |
| factor is shared between PLL and PLLI2S.  2. Guaranteed by design, not tested in production.  3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max  f_PLLI2S_IN PLLI2S input clock(1) 0.95(2) 1 2.10(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I <sub>DDA(PLL)</sub> <sup>(4)</sup>                                                                                                                |                                   | '         |           |      | -     |                     | mA   |  |
| 2. Guaranteed by design, not tested in production.  3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max  f_PLLI2S_IN PLLI2S input clock(1) 0.95(2) 1 2.10(2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Take care of using the appropriate division factor M to obtain the specified PLL input clock values. The M factor is shared between PLL and PLLI2S. |                                   |           |           |      |       |                     |      |  |
| 3. The use of 2 PLLs in parallel could degraded the Jitter up to +30%.  4. Based on characterization, not tested in production.  Table 34. PLLI2S (audio PLL) characteristics  Symbol Parameter Conditions Min Typ Max  f_PLLI2S_IN PLLI2S input clock <sup>(1)</sup> 0.95 <sup>(2)</sup> 1 2.10 <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |                                   |           |           |      |       |                     |      |  |
| Table 34. PLLI2S (audio PLL) characteristics           Symbol         Parameter         Conditions         Min         Typ         Max           f <sub>PLLI2S_IN</sub> PLLI2S input clock <sup>(1)</sup> 0.95 <sup>(2)</sup> 1         2.10 <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · · · · · · · · · · · · · · · · · ·                                                                                                               |                                   |           |           |      |       |                     |      |  |
| SymbolParameterConditionsMinTypMax $f_{PLLI2S\_IN}$ PLLI2S input clock(1) $0.95^{(2)}$ 1 $2.10^{(2)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 4. Based on characterization, not tested in production.                                                                                             |                                   |           |           |      |       |                     |      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |                                   |           |           |      |       |                     |      |  |
| f <sub>PLLI2S_IN</sub> PLLI2S input clock <sup>(1)</sup> 0.95 <sup>(2)</sup> 1 2.10 <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Table 34. PLLI2S (audio PLL) characteristics                                                                                                        |                                   |           |           |      |       |                     |      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Symbol                                                                                                                                              | Parameter                         | Condition | s         | Mir  | т Тур | Max                 | Unit |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | f <sub>PLLI2S_IN</sub>                                                                                                                              | PLLI2S input clock <sup>(1)</sup> |           |           | 0.95 | (2) 1 | 2.10 <sup>(2)</sup> | MHz  |  |
| PLLI2S_OUT PLLI2S Multiplier output clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | f <sub>PLLI2S_OUT</sub>                                                                                                                             | PLLI2S multiplier output clock    |           |           | -    | -     | 216                 | MHz  |  |

DocID17050 Rev 9

## $t_{\mathsf{LOCK}}$