### Part (a) Algorithm Description

First, the algorithm generates all the physical rams with different dimensions according to the input memory types and their maximum widths. Then, the algorithm iterates through all the circuits. It only does basic mappings, where each logical ram is mapped to only one type of physical ram. The logical rams of each circuit are sorted in a descending order of logical area before mappings start.

#### Resource Availability Aware

To allocate the physical resources (BRAMs and LBs) wisely, the algorithm keeps track of both the amount of resources required on the FPGA and the amount actually used. Specifically, it keeps updating the 2 groups of values listed below after mapping each logical ram so that it can be always "aware" of the availabilities of each type of physical resource.

- 1) Number of required BRAM blocks for each BRAM type and number of required LBs on the FPGA.
- 2) Number of used BRAM blocks for each BRAM type, number of used LUTRAMs and number of used non-ram related LBs.

Suppose the algorithm decides to map a logical ram to an 8k BRAM on an FPGA with a Stratix-IV like architecture. The number of used 8k BRAM blocks will increment by 1. If there is already one or more 8k rams as a required BRAM block on the FPGA, the group of required numbers will not be updated. Otherwise, the required number of 8k BRAM blocks will increment by 1 while the required number of LBs will have to be incremented to the smallest value divisible by 10 as the ratio between LBs and 8k BRAMs is 10:1.

#### Next-Fit like policy

In a standard Next-Fit algorithm [1], the next "bin" won't be created until the current "item" can't fit the current "bin". Similarly, my algorithm won't add more required resources on the FPGA until the current logical ram can't be mapped to any type of physical rams with any dimensions plus LBs needed limited by the currently available resources.

If the available resources are sufficient, the algorithm will choose a mapping that minimizes area consumption. Otherwise, the algorithm will choose a mapping that allocates the least number of extra LBs. As the physical resources are required in fixed ratios, minimum number of extra LBs means the numbers of any other types of extra required resource blocks are also minimized.

## Part (b) Time Complexity

The algorithm main stages and their corresponding Big-O analysis are listed below. The number of input physical memory types is considered as a constant.

- 1) Generate all physical rams with different dimensions: O(1)
- 2) Sort the logical rams (N) in descending area order for all circuits (M): O(M\*NlogN)
- 3) Generate mappings for the logical rams in all circuits. Each logical ram is only visited once and the update of required and used resources is constant time: O(M\*N)

Therefore, the overall time complexity of the algorithm is O(M\*NlogN), where M is the number of circuits and N is the average number of logical rams from each circuit.

## Part (c) Mapping Tool Source Code

See Appendix A.

### Part (d) Results for the Stratix-IV-like architecture

Total CPU Runtime on UG machine: 0.72s - 0.74s

Geometric Average Area: 2.04004e08 Command to run: python lab3.py

#### Mapping Results

Figure 1 shows the mapping results for each circuit.

## Part (e) Area with No LUTRAM and One BRAM Type

The Max Widths and LBs / BRAM ratios explored for different BRAM sizes are [1, 2, 4, 8, 16, 32, 64, 128, 256, 512] and [1, 2, 4, 6, 8, 10, 20, 32, 40, 50, 80, 100, 128, 256, 300] respectively. See Appendix B for the top 20 lowest areas for BRAMs of sizes from 1k to 128k.

Figure 2 shows the Max Widths and LBs / BRAM ratios minimizing the geometric average areas for each BRAM of different sizes.

The first trend observed is that the geometric average area decreases when BRAM Size increases until the size is 8 kbit, where the area reaches the lowest point 2.143e8. When BRAM Size becomes larger than 8 kbit, the area starts to increase with BRAM Size. Initially

| it 1     | Type1 Ty | /pe2 | Type3 | Blocks | Tiles | Area     | Circuit   | Type1 | Type2 | Type3 | Blocks | Tiles | Area     | Circuit | Type1    | Type2  | Type3 | Blocks  | Tiles | Area    |
|----------|----------|------|-------|--------|-------|----------|-----------|-------|-------|-------|--------|-------|----------|---------|----------|--------|-------|---------|-------|---------|
| 0        | 811      | 372  | 11    | 2941   | 3752  | 1.87E+08 | <u>30</u> | 0     | 215   | 0     | 5419   | 5419  | 2.71E+08 | 6       | 0        | 0 55   | 8     | 0 20371 | 20371 | 1.02E+0 |
| 1        | 1390     | 452  | 15    | 3130   | 4520  | 2.26E+08 | 31        | 0     | 80    | 0     | 4347   | 4347  | 2.17E+08 | 6       | 1        | 0 189  | 0 6   | 2 15079 | 18900 | 9.45E+0 |
| 2        | 0        | 62   | 0     | 1836   | 1836  | 9.16E+07 | 32        | 596   | 512   | 17    | 3618   | 5120  | 2.56E+08 | 6       | 2 1      | 22 50  | 2 1   | 6 4901  | 5023  | 2.50E+0 |
| 3        | 0        | 81   | 1     | . 2808 | 2808  | 1.40E+08 | 33        | 26    | 403   | 10    | 4006   | 4032  | 2.01E+08 | 6       | 3        | 0 39   | 1 1   | 5 4846  | 4846  | 2.42E+0 |
| 4        | 233      | 816  | 27    | 7927   | 8160  | 4.08E+08 | 34        | 51    | 416   | 14    | 1705   | 4200  | 2.10E+08 | 6       | 4 19:    | 31 130 | 6 4   | 3 11135 | 13066 | 6.53E+0 |
| <u>5</u> | 0        | 276  | 4     | 3692   | 3692  | 1.84E+08 | 35        | 56    | 142   | 4     | 1372   | 1428  | 7.07E+07 | 6       | 5        | 0 35   | 7     | 0 12721 | 12721 | 6.36E+0 |
| <u>6</u> | 34       | 190  | 6     | 1853   | 1900  | 9.47E+07 | 36        | 270   | 534   | 18    | 1593   | 5400  | 2.70E+08 | 6       | <u>6</u> | 0 59   | 7 2   | 0 6310  | 6310  | 3.15E+0 |
| <u>7</u> | 366      | 438  | 14    | 3975   | 4380  | 2.18E+08 | <u>37</u> | 0     | 48    | 0     | 14969  | 14969 | 7.47E+08 | 6       | 7 184    | 40 48  | 2 1   | 6 2987  | 4827  | 2.41E+0 |
| 8        | 6        | 620  | 20    | 5342   | 6200  | 3.09E+08 | 38        | 0     | 281   | 9     | 3202   | 3202  | 1.59E+08 | 6       | 8        | 0 19   | 2     | 0 4850  | 4850  | 2.42E+0 |
| 9        | 0        | 33   | 0     | 1636   | 1636  | 8.13E+07 | 39        | 380   | 226   | 7     | 1879   | 2260  | 1.13E+08 |         |          |        |       |         |       |         |
| 10       | 590      | 206  | 6     | 1477   | 206   | 1.03E+08 | 40        | 0     | 167   | 1     | 3060   | 3060  | 1.53E+08 |         |          |        |       |         |       |         |
| 11       | 98       | 143  | 4     | 1333   | 1431  | 7.09E+07 | 41        | 611   | 271   | 9     | 2102   | 2713  | 1.36E+08 |         |          |        |       |         |       |         |
| 12       | 0        | 11   | 2     | 1632   | 1632  | 8.12E+07 | 42        | 0     | 72    | 2     | 1337   | 1337  | 6.64E+07 |         |          |        |       |         |       |         |
| 13       | 0        | 24   | 0     | 4491   | 4491  | 2.24E+08 | 43        | 112   | 132   | 4     | 1212   | 1324  | 6.58E+07 |         |          |        |       |         |       |         |
| 14       | 117      | 196  | 6     | 1824   | 1960  | 9.75E+07 | 44        | 0     | 196   | 6     | 2114   | 2114  | 1.06E+08 |         |          |        |       |         |       |         |
| 15       | 0        | 90   | 4     | 1956   | 1956  | 9.73E+07 | 45        | 0     | 13    | 1     | 2782   | 2782  | 1.39E+08 |         |          |        |       |         |       |         |
| 16       | 0        | 56   | 2     | 2181   | 218   | 1.09E+08 | 46        | 787   | 427   | 14    | 3485   | 4272  | 2.13E+08 |         |          |        |       |         |       |         |
| 17       | 0        | 61   | 0     | 1165   | 1165  | 5.74E+07 | 47        | 0     | 55    | 0     | 1439   | 1439  | 7.12E+07 |         |          |        |       |         |       |         |
| 18       | 0        | 156  | 6     | 2036   | 2036  | 1.01E+08 | 48        | 0     | 574   | 20    | 6875   | 6875  | 3.43E+08 |         |          |        |       |         |       |         |
| 19       | 349      | 263  | 8     | 2281   | 2630  | 1.31E+08 |           |       | 1331  | 44    | 11883  | 13315 | 6.65E+08 |         |          |        |       |         |       |         |
| 20       | 30       | 270  | 9     | 2679   | 2709  | 1.35E+08 | <u>50</u> | 0     | 580   | 0     | 11884  | 11884 | 5.94E+08 |         |          |        |       |         |       |         |
| 21       | 0        | 60   | 1     | 5100   | 5100  | 2.55E+08 | 51        | 1     | 420   | 14    | 4204   | 4205  | 2.10E+08 |         |          |        |       |         |       |         |
| 22       | 593      | 305  | 9     | 2457   | 3050  | 1.52E+08 | 52        | 0     | 641   | 0     | 9603   | 9603  | 4.80E+08 |         |          |        |       |         |       |         |
| 23       | 0        | 106  | 11    | 5230   | 5230  | 2.61E+08 |           |       | 816   | 0     | 10817  | 10817 | 5.41E+08 |         |          |        |       |         |       |         |
| 24       | 36       | 436  | 14    | 4325   | 436:  | 2.18E+08 | 54        | 0     | 885   | 0     | 10903  | 10903 | 5.45E+08 |         |          |        |       |         |       |         |
| 25       | 0        | 112  | 0     | 4517   | 4517  | 2.26E+08 |           |       | 1052  | 35    | 10341  | 10528 | 5.26E+08 |         |          |        |       |         |       |         |
| 26       | 458      | 241  | 8     | 1469   | 2410  | 1.20E+08 | 56        | 0     | 278   | 6     | 4578   | 4578  | 2.29E+08 |         |          |        |       |         |       |         |
| 27       | 0        | 20   | 0     | 1496   | 1496  | 7.39E+07 | 57        | 0     | 466   | 0     | 7145   | 7145  | 3.56E+08 |         |          |        |       |         |       |         |
| 28       | 133      | 263  | 8     | 1997   | 2630  | 1.31E+08 |           | 0     | 770   | 8     | 7700   | 7700  | 3.84E+08 |         |          |        |       |         |       |         |
| 29       | 92       | 311  | 10    | 3026   | 3118  | 1.55E+08 |           |       | 1798  | 59    | 13626  | 17980 | 8.98E+08 |         |          |        |       |         |       |         |

Figure 1: Mapping Results

the area drops when the BRAM Size increases because the number of BRAMs in series and parallel required for the same logical ram is likely to be less when the physical depth and width of a BRAM increase, so that the logic blocks used for muxes will be fewer. But when BRAM Size is overly large, the wasted area will increase so that the overall area becomes larger.

The second trend observed is that Max Width and LBs / BRAM ratios minimizing average area increase when BRAM Size increases. LBs / BRAM ratio increases because the number of logic blocks that causes an extra BRAM should grow higher to maintain a low area allocation when BRAM size increases. Max Width also increases because the deep area in a physical ram can be a large waste if the same amount of area was not allocated to cover a wider space. The waste is higher when BRAM Size is larger.

| BRAM Size | Max Width | LBs / BRAM | Geometric Average Area |
|-----------|-----------|------------|------------------------|
| 1 kbit    | 4         | 1          | 2.498e8                |
| 2 kbit    | 8         | 2          | 2.273e8                |
| 4 kbit    | 16        | 4          | 2.172e8                |
| 8 kbit    | 32        | 6          | 2.143e8                |
| 16 kbit   | 32        | 8          | 2.216e8                |
| 32 kbit   | 64        | 10         | 2.471e8                |
| 64 kbit   | 64        | 20         | 2.873e8                |
| 128 kbit  | 128       | 32         | 3.581e8                |

Figure 2: One BRAM Type with No LUTRAM

## Part (f) Area with LUTRAM and One BRAM Type

Same as Part (e), the Max Widths and LBs / BRAM ratios explored for different BRAM sizes are [1, 2, 4, 8, 16, 32, 64, 128, 256, 512] and [1, 2, 4, 6, 8, 10, 20, 32, 40, 50, 80, 100, 128, 256, 300] respectively. See Appendix B for the top 20 lowest areas for BRAMs of sizes from 1k to 128k.

Figure 3 shows the Max Widths and LBs / BRAM ratios minimizing the geometric average areas for each BRAM of different sizes when 50% of all the logic blocks can be used as LUTRAMs.

Compared to part (e) where LUTRAM is not allowed, the lowest average areas reachable for BRAMs of different sizes are all lower. This is because the logic blocks coming in ratio with the BRAMs can be used as LUTRAMs to cover small logical rams, which saves much more area comparing to part (e) where small logical rams are covered by large BRAMs.

The trends of Max Width, LBs / BRAM ratios and average area changing with BRAM size are similar to part (e).

| BRAM Size | Max Width | LBs / BRAM | Geometric Average Area |
|-----------|-----------|------------|------------------------|
| 1 kbit    | 4         | 1          | 2.419e8                |
| 2 kbit    | 4         | 2          | 2.191e8                |
| 4 kbit    | 8         | 4          | 2.076e8                |
| 8 kbit    | 16        | 6          | 2.034e8                |
| 16 kbit   | 32        | 10         | 2.057e8                |
| 32 kbit   | 64        | 20         | 2.125e8                |
| 64 kbit   | 64        | 32         | 2.265e8                |
| 128 kbit  | 128       | 50         | 2.502e8                |

Figure 3: One BRAM Type with LUTRAM

#### Part (g) Best RAM blocks organization

Figure 4 shows the BRAM sizes, Max Widths and the LBs / BRAM ratios explored to find the best RAM blocks organization considering the results of Part(e) and Part(f). The percentage of LBs capable of being LUTRAMs varies from 10% to 100%.

All combinations of 3 types of BRAMs or 2 types of BRAMs plus LUTRAMs are checked. See Appendix C for the top 20 best organizations for 3 BRAMs and 2 BRAMs + LUTRAMs.

Figure 5 shows the best RAM blocks organization given the exploration ranges above. The geometric average area is **2.02467e08**. This organization is efficient first because the sizes of the two BRAMs used are moderate. Compared to smaller BRAMs, physical ram copies in series and parallel will be fewer so that the LBs for muxes will be fewer. Compared to larger

|            | RAM1 | RAM2 | RAM3 | RAM4 | RAM5  | RAM6  | RAM7  | RAM8   |
|------------|------|------|------|------|-------|-------|-------|--------|
| BRAM Size  | 1024 | 2048 | 4096 | 8192 | 16384 | 32768 | 65536 | 131072 |
| Max Width  | 4    | 8    | 16   | 32   | 32    | 64    | 64    | 128    |
| LBs / BRAM | 2    | 6    | 10   | 20   | 20    | 50    | 100   | 256    |

Figure 4: Best RAM Organization Exploration Range

BRAMs, less space will be wasted when mapping to small logical rams. Second, the LBs / RAM ratio is suitable. Compared to smaller ratios, the number of extra BRAMs needed due to the increase of LBs will be smaller. Compared to larger ratios, there will be fewer LBs wasted due to the increase of BRAMs. Third, the BRAMs can support a max width of 32 bits so that there are sufficient physical memory dimensions to handle logical rams of different shapes. Lastly, LBs can be used as LUTRAMs to map small logical rams to have less space wasted when the required LBs are more than the LBs used.

|             | 8k BRAM              | 16k BRAM             | LUTRAM (40% LBs capable) |
|-------------|----------------------|----------------------|--------------------------|
| Width Range | {1, 2, 4, 8, 16, 32} | {1, 2, 4, 8, 16, 32} | {10, 20}                 |
| LBs / RAM   | 20                   | 20                   | 1                        |

Figure 5: Best RAM Organization

#### Reference

[1] "Next-fit bin packing," Wikipedia, 16-Oct-2021. [Online]. Available: https://en.wikipedia.org/wiki/Nexfit\_bin\_packing. [Accessed: 25-Nov-2021].

#### Appendix A

import □ sys
import □ os
from □ os □ import □ path
import □ re
import □ math
import □ functools

```
NUM\_CIRCUITS_{\sqcup} = _{\sqcup}69 NUM\_DIFF\_BRAM\_SIZE_{\sqcup} = _{\sqcup}18_{\sqcup} \#_{\sqcup}2^{\circ}0,_{\sqcup}2^{\circ}1,_{\sqcup}2^{\circ}2,_{\sqcup}..._{\sqcup},_{\sqcup}2^{\circ}17,_{\sqcup}LB
```

```
LB_=_NUM_DIFF_BRAM_SIZE
 STRATIX_IV_{\sqcup} = len(sys.argv) == 1
 class_architecture_T():
 \sqcup \sqcup \sqcup \sqcup def \sqcup \_init \_ (self):
\verb| uuuuuuuself.typeMp_u=u{} \\ | uudefine_uthe_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_ufor_ueach_uphysical_umem_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_unumber_utype_
\verb| LUTRAMRatioLimit_l=| 1.0 | \#_l Assume_l all_l the_l LBs_l can_l be_l used_l as_l LUTRAMs_l by_l defaulted for the local content of the local content of
UUUUUUUUIfuSTRATIX_IV:
\verb| uuuuuuuuuself.maxWidthMp[LB]_u = \verb| u-1_u #_u LB_u -->_u It's_u a_u don't-care. \verb| uDefined_u separately_u in_u to the content of the co
_{\cup\cup\cup\cup\cup\cup\cup\cup\cup\cup} self.maxWidthMp[13]_{\cup}=_{\cup}32_{\cup}#_{\cup}8k_{\cup}-->_{\cup}32-bit_{\cup}word,
\verb|uuuuuuuuuself.maxWidthMp[17]u=u128u#u128ku-->u128-bituword|
_{\cup\cup\cup\cup\cup\cup\cup\cup\cup\cup} self.ratioMp[13]_{\cup}=_{\cup}10_{\cup}#8k_{\cup}-->_{\cup}1:10
_{\cup\cup\cup\cup\cup\cup\cup\cup\cup\cup} self.ratioMp[17]_{\cup}=_{\cup}300_{\cup}#128_{\cup}-->_{\cup}1:300
\verb|uuuuuuuuuself.typeMp[LB]_u=u1|
uuuuuuuuuself.typeMp[13]u=u2
uuuuuuuuuself.typeMp[17]u=u3
_{\cup\cup\cup\cup\cup\cup\cup\cup\cup\cup} self.LUTRAMRatioLimit_{\cup}=_{\cup}0.5
uuuuuuuelse:
LULUUUUUUUmemTypesu=u[int(s)uforusuinusys.argv[1].split(',')]
LULUUUUUUUMaxWidthsu=u[int(s)uforusuinusys.argv[2].split(',')]
____ratios__=__[int(s)__for__s__in__sys.argv[3].split(',')]
\verb| uuuuuuuuu LUTRamRationLimit_u = \verb| ufloat(sys.argv[4])| \\
LULULULULUL for memTypeIdx in range(1,len(memTypes)+1):
uuuuuuuuuuumemTypeu=umemTypes[memTypeIdx-1]
uuuuuuuuuuself.typeMp[memType]u=umemTypeIdx
____for_memType,_memTypeIdx_in_self.typeMp.items():
uuuuuuuuuuuself.maxWidthMp[memType]u=umaxWidths[memTypeIdx-1]
___ratios[memTypeIdx-1]
 class_logicalRam_T():
uuuudefu__init__(self,uramID,umode,udepth,uwidth):
\verb"uuuuuuuself.width" = \verb"uwidth"
\verb"uuuuuuuself.size" = \verb"udepth" * \verb"uwidth"
⊔⊔⊔⊔def⊔printLogicRam(self):
LULULULUprint('RAM'+str(self.ramID))
```

```
ار, print('Mode:'''+self.mode,''') Pepth:''''+str(self.depth),''' Width:''''+str(self.width),''
class _ physicalRam_T():
_{\sqcup \sqcup \sqcup \sqcup} \texttt{def}_{\sqcup -} \texttt{init}\_(\texttt{self}, _{\sqcup} \texttt{depth}, _{\sqcup} \texttt{width}, _{\sqcup} \texttt{sizeExp}) :
\verb|uuuuuuuself.depth| = \verb|udepth|
uuuuuuuuself.sizeExpu=usizeExp
class_circuit_T():
\sqcup \sqcup \sqcup \sqcup def \sqcup = init = (self):
uuuuuuuuself.logicalRamsu=u[]
\verb| uuuu | defusortlogicalRams(self):
 \verb| uuuuuuuuureturn_u-1_uif_ur1.size>r2.size_uor_u(r1.size==r2.size_uand_ur1.depth>r2.depth)_uels | estimate the properties of the prope
uuuuuuuuself.sortedLogicalRamsu=usorted(self.logicalRams,ukey=functools.cmp_to_key(cmp))
\verb| uuuudefuprintCircuit(self): \\
\verb| uuuuuuu| for \verb| ulogical Ram \verb| uin \verb| uself.sorted Logical Rams: \\
ערטריים logical Ram. print Logic Ram()
\verb| uuuuuuuprint('Numulogicublocks:u',uself.numLB)|
class_mapping_T():
\sqcup \sqcup \sqcup \sqcup def_{\sqcup = init_{=}}(self, \sqcup area, \sqcup logicalRam, \sqcup phyRam, \sqcup s, \sqcup p, \sqcup numMuxes):
uuuuuuuuself.phyRamu=uphyRam
uuuuuuuuself.su=us
uuuuuuuuself.pu=up
def ugenPhysicalRams (maxWidthMp):
\verb| u = the | last | group | are | LUTRAMs|
___physicalRams_=_[[]_for_i_in_range(NUM_DIFF_BRAM_SIZE+1)]
\verb| uuuuforusizeExpuinumaxWidthMp: \\
uuuuuuuifusizeExp==LB:
\verb"uuuuuuuuu" \# \verb"uappend" the \verb"utwo" types \verb"uof" LUTRAMs"
\verb| uuuuuuuuuuphysicalRams[sizeExp].append(physicalRam_T(32, \verb| u20, \verb| uLB))| \\
```

```
uuuuuuuelse:
\verb| uuuuuuuuuuu| \# uappend uall uthe uconfigurations uof uBRAMs uwith uthe usame usize
uuuuuuuuusizeu=u1<<sizeExp
עוטטטטטטט forwidthExpuinurange(NUM_DIFF_BRAM_SIZE):
\verb| uuuuuuuuuuuuuwidth| = \verb| u1 << width Exp|
\verb|uuuuuuuuuuu| if \verb|uwidth>maxWidthMp[sizeExp]: \verb|ubreak||
UUUUUUUUUUUUUUdepthu=usize//width
ערייייי physicalRams[sizeExp].append(physicalRam_T(depth, width, width, sizeExp))
\square return \square physical Rams
def ugenCircuits(logicalRam_filePath, ulogicBlock_filePath):
LULUU#Ugetutheucircuitsufromutheulogicaluramufile
___circuits_=_[circuit_T()_for_i_i_in_range(NUM_CIRCUITS)]
____f_=_open(logicalRam_filePath, 'r')
\sqcup \sqcup \sqcup \sqcup \sqcup cnt \sqcup = \sqcup 0
\sqcup \sqcup \sqcup \sqcup \mathsf{for} \sqcup \mathsf{line} \sqcup \mathsf{in} \sqcup \mathsf{f}:
uuuuuuuu if ucnt>1:
LULULULULULU [circuitID, ramID, mode, depth, width] = line.replace('\n','',1).split()
\verb| uuuuuuuuucircuitID_u = \verb| uint(circuitID)|
\verb| uuuuuuuuuramID_{U} = \verb| uint(ramID)|
\verb| uuuuuuuuuudepth| = \verb| uint(depth)|
\verb| uuuuuuuuuuwidth| = \verb| uint(width)|
עובוים circuits[circuitID].logicalRams.append(logicalRam_T(ramID, mode, depth, width))
uuuuuuuucntu+=u1
_{\sqcup\sqcup\sqcup\sqcup}f_{\sqcup}=_{\sqcup}open(logicBlock\_filePath,_{\sqcup}`r")
\sqcup \sqcup \sqcup \sqcup \sqcup cnt \sqcup = \sqcup 0
uuuuforulineuinuf:
uuuuuuuifucnt>0:
___line.replace('\n','',1).split()
_{\cup\cup\cup\cup\cup\cup\cup\cup\cup\cup} numLB_{\cup} =_{\cup} int(numLB)
uuuuuuuuucircuitIDu=uint(circuitID)
\verb| uuuuuuuuucircuits[circuitID].numLB_u = \verb| unumLB|
uuuuuuuucntu+=u1
⊔⊔⊔⊔#⊔sort⊔the⊔logical⊔rams
\sqcup \sqcup \sqcup \sqcup \sqcup for \sqcup circuit \sqcup in \sqcup circuits:
עובור circuit.sortlogicalRams()
⊔⊔⊔⊔return⊔circuits
\tt def\_getResourceUsage(phyRam, \_logicalRam):
UUUU#Ugetulogicaluramuinfo
⊔⊔⊔⊔ld⊔=⊔logicalRam.depth
```

```
⊔⊔⊔⊔mode⊔=⊔logicalRam.mode
\sqcup \sqcup \sqcup \sqcup \sqcup \# \sqcup compute \sqcup resource \sqcup usage
\sqcup \sqcup \sqcup \sqcup d \sqcup = \sqcup phyRam.depth
\sqcup \sqcup \sqcup \sqcup \sqcup w \sqcup = \sqcup phyRam.width
\sqcup \sqcup \sqcup \sqcup s \sqcup = \sqcup (1d-1)//d+1
⊔⊔⊔⊔if⊔s>16:
LUUUUUULTeturnuFalse,u-1,u-1,u-1,u+1Tooumanyuramsuinuseries,utoouslow...
\verb| uuuunumMuxes_u = \verb| u((s_uif_us > 2_uelse_us - 1)_uif_umode! = `ROM`_uelse_u0)_u + \verb| u(0_uif_us = = 1_uelse_u(lw_u*_u(1_uif_us + 2_uelse_us)_u)_u + \verb| u(0_uif_us = 1_uelse_u(lw_u*_u(1_uif_us + 2_uelse_us)_u)_u + \verb| u(0_uif_us = 1_uelse_u(lw_u*_u(1_uif_us + 2_uelse_u(lw_u*_u(1_uif_us + 2_uelse_u(lw_u*_u(lw_u*_u(1_uif_us + 2_uelse_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_u(lw_u*_
\sqcup \sqcup \sqcup \sqcup \sqcup return \sqcup True, \sqcup s, \sqcup p, \sqcup num Muxes
 def_getArea(numPhyRams,_phyRam,_numMuxes,_maxWidthMp):
⊔⊔⊔⊔area⊔=⊔0
uuuuifuphyRam.sizeExpu!=uLB:
uuuuelse:
 ULULUarea_+=_numMuxes/10.0_*_35000
\sqcup \sqcup \sqcup \sqcup \sqcup return \sqcup area
 def genCircuitMapping(generalSetup, circuit, physicalRams, phyID):
___srcMp_=_{{}}
\sqcup \sqcup \sqcup \sqcup sinkMp_{\sqcup} = \sqcup \{\}
___srcMp[LB]_=_circuit.numLB
\sqcup \sqcup \sqcup \sqcup sinkMp[LB] \sqcup = \sqcup (circuit.numLB, \sqcup 0.0)
 \sqcup \sqcup \sqcup \sqcup \sqcup for \sqcup phyRamType \sqcup in \sqcup generalSetup.typeMp:
uuuuuuuifuphyRamType==LB:ucontinue
\verb| uuuuuuu srcMp[phyRamType]u = \verb| ucircuit.numLBu / / ugeneralSetup.ratioMp[phyRamType] | u = ucircuit.numLBu / ugeneralSetup.ratioMp[phyRamType] | u = ucircuit.numLBu
\verb| uuuuuuusinkMp[phyRamType]u=u0.0
\sqcup \sqcup \sqcup \sqcup \sqcup \# \sqcup Generate \sqcup mappings \sqcup for \sqcup each \sqcup logical \sqcup ram
\sqcup \sqcup \sqcup \sqcup \sqcup \log i calRams \sqcup = \sqcup circuit.sortedLogicalRams
\sqcup \sqcup \sqcup \sqcup \sqcup mappings = \sqcup [''] \sqcup * \sqcup len(logicalRams)
 uuuuforuramIdxuinurange(len(logicalRams)):
UUUUUUUU#UGetulogicaluramuinfo
```

```
עוריים logical Ram ביו logical Rams [ram Idx]
\verb| uuuuuuuumode_u = \verb| ulogicalRam.mode|
\verb| uuuuuuuu| \#_{\square} Check_{\square} if_{\square} the_{\square} logical_{\square} ram_{\square} can_{\square} fit_{\square} into_{\square} the_{\square} current_{\square} "bin"
UUUUUUUUpossibleMappingsu=u[]
\verb| u u u u u u u u for \verb| uphyRamType u in ugeneral Setup.typeMp: \\
\verb| uuuuuuuuu| if \verb| mode=='TrueDualPort'| and \verb| uphyRamType==LB: \verb| ucontinue| | \# \verb| uCan't \verb| uimplement| | TrueDualPort'| | \# \verb| ucontinue| | # \verb| ucontinue| | # \verb| ucontinue| | # | ucontinue| | # | ucontinue| | ucon
LULUULUULUSameTypePhyRamsu=uphysicalRams[phyRamType]
עריים for i in range (len (same Type PhyRams)):
 ادرالات المراسات الم
\verb"uuuuuuuuuuu" \#_{\sqcup} Compute_{\sqcup} resource_{\sqcup} usage
\verb| uuuuuuuuuuuuuphyRam_u = \verb| usameTypePhyRams[i]|
uuuuuuuuuuuuifunotuisLegalMapping:ucontinue
uuuuuuuuuuuuuu#uComputeuarea
____area_=_getArea(s*p,_phyRam,_numMuxes,_generalSetup.maxWidthMp)
uuuuuuuuuuupossibleMappings.append(mapping_T(area,logicalRam,phyRam,s,p,numMuxes))
\verb| u| \verb| u| \verb| u| \verb| u| \verb| u| \verb| the | \verb| resource | \verb| u| sage | \verb| u| in | \verb| ascending | \verb| area | order
uuuuuuuifulen(possibleMappings)==0:
LULULULULULUPrint('Noulegalumappinguisufound')
uuuuuuuuuusys.exit()
\verb| uuuuuuuu| \#_{\sqcup} Iterate_{\sqcup} through_{\sqcup} the_{\sqcup} mappings_{\sqcup} in_{\sqcup} ascending_{\sqcup} area_{\sqcup} order
\verb| uuuuuuu| \#_{U}Check_{U}if_{U}there_{U}is_{U}a_{U}mapping_{U}that_{U}can_{U}fit_{U}in_{U}the_{U}current_{U}"bin"
\verb| uuuuuuuu canFitCurrentBin_u = \verb| uFalse|
___possibleUpdatedSrcSinkMps_=_[]
_{\cup\cup\cup\cup\cup\cup\cup\cup} chosen Mapping _{\cup}=_{\cup},
 \verb| uuuuuuuuuu| \# \verb| uAdditional | physical | resources | required
\verb"uuuuuuuuuphyRamType" = \verb"umapping.phyRam.sizeExp"
_{\text{UUUUUUUU}}numLB_{\text{U}}=_{\text{U}}(mapping.numMuxes_{\text{U}}/_{\text{U}}10.0)
\verb| uuuuuuuuuu| \verb| #_Calculate_number_of_logic_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ram_blocks_land_physical_ra
\verb|uuuuuuuuuunumLBUsed_u=|sinkMp[LB][0]|
uuuuuuuuuunumLUTRAMUsedu=usinkMp[LB][1]
\verb"uuuuuuuuu" if \verb"uphyRamType==LB":
```

```
\verb| uuuuuuuuuuuuuuuuuactual Required LB_{\square} = \verb| unum LBUsed_{\square} + \verb| unum LB_{\square} + \verb| unum LUTRAMUsed_{\square} + \verb| unum PhyRamused_{\square} + \verb| unum LBUsed_{\square} + 
\verb| uuuuuuuuuuuurequiredLB| = \verb| umax(minRequiredLB, \verb| uactualRequiredLB)|
uuuuuuuuuuuuavailLBu=usrcMp[LB]
uuuuuuuuuuifuavailLBu>=urequiredLB:
\verb| uuuuuuuuuuuuuuuuuuuucanFitCurrentBin_u=_u True \\
\verb| uuuuuuuuuuuuusinkMp[LB]_u = \verb| u(numLBUsed_u + \verb| unumLB , \verb| unumLUTRAMUsed_u + \verb| unumPhyRam)|
\verb"uuuuuuuuuuuuuuuuuuuuchosen Mapping" = \verb"umapping"
uuuuuuuuuuuubreak
\verb"uuuuuuuuuuuuuuuu for \verb"usrcType" in \verb"usinkMp":
\verb"uuuuuuuuuuuuuu" if \verb"usrcType==LB":
uuuuuuuuuuuuuelse:
___updSrcMp_=_{}
\verb"uuuuuuuuuuuuuuuforusrcType" in \verb"usrcMp":
uuuuuuuuuuupossibleUpdatedSrcSinkMps.append((extraLB,uupdSrcMp,uupdSinkMp,umapping)
uuuuuuuuuelse:
\verb| uuuuuuuuuuuuuminRequiredLB_{U} = \verb| u(numLUTRAMUsed_{U}/ugeneralSetup.LUTRAMRatioLimit)|
\verb| uuuuuuuuuuuuuuuuuuuactual Required LB_u = \verb| unum LBU sed_u + \verb| unum LB_u + \verb| unum LUTRAMU sed_u + \verb| unum LB_u + \verb| unum LUTRAMU sed_u + \verb| unum LB_u + unum LB_u + unum LB_u + unum LB_u + unum 
בורים required LB ברשטים required LB ברשטים required LB ברשטים וויים ברשטים וויים וויים ברשטים וויים וויים ברשטים ברשטים וויים ברשטים ברשטים וויים ברשטים וויים ברשטים ברשטים וויים ברשטים ברש
UUUUUUUUUUUUUUUavailLBu=usrcMp[LB]
\verb| uuuuuuuuuuuurequired BRAM_u = \verb| usinkMp[phyRamType]_u + \verb| unumPhyRamType]_u + \verb| unu
uuuuuuuuuuuuuavailBRAMu=usrcMp[phyRamType]
\verb| uuuuuuuuuuuuuuucanFitCurrentBin_u = \verb| uTrue| \\
\verb| uuuuuuuuuuuuuusinkMp[LB]_u = \verb| u (numLBUsed_u + \verb| unumLB , \verb| unumLUTRAMUsed)| \\
___requiredBRAM
\verb"uuuuuuuuuuuuuuuuuuuuchosen Mapping" = \verb"umapping"
uuuuuuuuuuubreak
____#_Get_the_updated_sinkMp
\verb"uuuuuuuuuuuuuuu for" \verb"srcType" \verb"in" \verb"sinkMp":
uuuuuuuuuuifusrcType==LB:
```

```
___updSinkMp[srcType]_=_requiredBRAM
uuuuuuuuuuuuuuelse:
\verb"uuuuuuuuuuu" \#_{\square} Get \_ the \_ updated \_ srcMp
\verb"uuuuuuuuuuuu" \#_{U}Look_{U}at_{U}logic_{U}blocks_{U}first
uuuuuuuuuuuforusrcTypeuinusrcMp:
\verb"uuuuuuuuuuuu" \#_{\sqcup} Then \verb"ulook" at \verb"uBRAMs"
__updSrcMp[LB]_-uavailLB
\verb| uuuuuuu| if \verb| unot \verb| ucanFitCurrentBin:
\verb| uuuuuuuuuu| \#_{\sqcup} If_{\sqcup} the_{\sqcup} current_{\sqcup} 'bin'_{\sqcup} can't_{\sqcup} have_{\sqcup} the_{\sqcup} logical_{\sqcup} ram_{\sqcup} fit_{\sqcup} in
\verb| uuuuuuuuuuu| \#_{\mathsf{U}} I terate_{\mathsf{U}} through_{\mathsf{U}} all_{\mathsf{U}} the_{\mathsf{U}} possbile_{\mathsf{U}} mappings_{\mathsf{U}} again._{\mathsf{U}} This_{\mathsf{U}} time_{\mathsf{U}} extra_{\mathsf{U}} physical_{\mathsf{U}} again._{\mathsf{U}} This_{\mathsf{U}} time_{\mathsf{U}} extra_{\mathsf{U}} physical_{\mathsf{U}} again._{\mathsf{U}} the_{\mathsf{U}} physical_{\mathsf{U}} again._{\mathsf{U}} the_{\mathsf{U}} physical_{\mathsf{U}} again_{\mathsf{U}} again._{\mathsf{U}} the_{\mathsf{U}} physical_{\mathsf{U}} again_{\mathsf{U}} again_{\mathsf{
___uuuuuuuuusinkMpu=upossibleUpdatedSrcSinkMps[0][2]
LULUULUULUChosenMappingu=upossibleUpdatedSrcSinkMps[0][3]
uuuuuuumappings[ramIdx]u=u(phyID,uchosenMapping)
_{\cup\cup\cup\cup\cup\cup\cup\cup} phyID_{\cup}+=_{\cup}1
\verb| uuu return | phyID, \verb| mappings|
def | genFile(mappings, | fileName):
uuuufu=uopen(fileName,u'w')
\sqcup \sqcup \sqcup \sqcup \sqcup for \sqcup mapping \sqcup in \sqcup mappings:
UUUUUUUUf.write(mapping+'\n')
LULL f.close()
def ugenSolution():
\sqcup \sqcup \sqcup \sqcup \sqcup \# \sqcup Initialize \sqcup the \sqcup architecture \sqcup setup
□□□□generalSetup□=□architecture_T()
```

```
uu⊔uu#ugenerateualluphysicaluRAMsuavailable
⊔⊔⊔⊔physicalRamsu=ugenPhysicalRams(generalSetup.maxWidthMp)
⊔⊔⊔⊔#⊔generate⊔all⊔circuits
LULUL circuits = LgenCircuits ('logical_rams.txt', L'logic_block_count.txt');
___mappings_=_[]
\square\square\square\squarephyID\square=\square0
____for_circuitID_in_range(len(circuits)):
LULULULUCITCUIT = circuits [circuitID]
ערייריי#ubasicumappinguformatu...
\verb| uuuuuuu| for \verb| umappingPair \verb| uin \verb| uoneCircuitMappings:
UUUUUUUUUUUUUpIdu=umappingPair[0]
uuuuuuuuumappingu=umappingPair[1]
uuuuuuuuumappings.append('u'.join([
uuuuuuuuustr(circuitID),
uuuuuuuuuustr(mapping.logicalRam.ramID),
uuuuuuuuuustr(mapping.numMuxes),
עטטטטטטטטטטט"LWu"+str(mapping.logicalRam.width),
"LDu"+str(mapping.logicalRam.depth),
עטטטטטטטט"Sט"+str(mapping.s),
ערטיייים "Type" "+שstr(generalSetup.typeMp[mapping.phyRam.sizeExp]),
LULLULULULULULU" Mode, "+mapping.logicalRam.mode,
\verb"uuuuuuuuuuu" D_{\sqcup}" + \verb"str(mapping.phyRam.depth)"
unungenFile(mappings, 'basic.txt')
import_{\sqcup}time
startTime_{\sqcup} = _{\sqcup}time.time()
genSolution()
endTime_=_time.time()
print('CPU runtime(sec) is: ', endTime-startTime)
```

## Appendix B

#### Top 20 lowest Area with No LUTRAM and One BRAM Type

See Figures 6-8

| 1 BRAMSize=1024  | MaxWidth=4  | LBs/BRAM=1 | 2.50E+08 | BRAMSize=2048 | MaxWidth=8  | LBs/BRAM=2 | 2.27E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=4 | 2.17E+08 |
|------------------|-------------|------------|----------|---------------|-------------|------------|----------|---------------|-------------|------------|----------|
| 2 BRAMSize=1024  | MaxWidth=8  | LBs/BRAM=1 | 2.57E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=2 | 2.35E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=3 | 2.17E+08 |
| 3 BRAMSize=1024  | MaxWidth=8  | LBs/BRAM=2 | 2.67E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=3 | 2.38E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=4 | 2.25E+08 |
| 4 BRAMSize=1024  | MaxWidth=16 | LBs/BRAM=2 | 2.80E+08 | BRAMSize=2048 | MaxWidth=8  | LBs/BRAM=3 | 2.47E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=5 | 2.27E+08 |
| 5 BRAMSize=1024  | MaxWidth=2  | LBs/BRAM=1 | 2.80E+08 | BRAMSize=2048 | MaxWidth=4  | LBs/BRAM=1 | 2.51E+08 | BRAMSize=4096 | MaxWidth=8  | LBs/BRAM=3 | 2.28E+08 |
| 6 BRAMSize=1024  | MaxWidth=4  | LBs/BRAM=2 | 2.89E+08 | BRAMSize=2048 | MaxWidth=4  | LBs/BRAM=2 | 2.54E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=5 | 2.28E+08 |
| 7 BRAMSize=1024  | MaxWidth=16 | LBs/BRAM=1 | 2.92E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=4 | 2.55E+08 | BRAMSize=4096 | MaxWidth=8  | LBs/BRAM=2 | 2.30E+08 |
| 8 BRAMSize=1024  | MaxWidth=8  | LBs/BRAM=3 | 3.04E+08 | BRAMSize=2048 | MaxWidth=8  | LBs/BRAM=1 | 2.58E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=6 | 2.35E+08 |
| 9 BRAMSize=1024  | MaxWidth=16 | LBs/BRAM=3 | 3.06E+08 | BRAMSize=2048 | MaxWidth=32 | LBs/BRAM=3 | 2.60E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=3 | 2.35E+08 |
| 10 BRAMSize=1024 | MaxWidth=32 | LBs/BRAM=2 | 3.25E+08 | BRAMSize=2048 | MaxWidth=32 | LBs/BRAM=4 | 2.70E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=2 | 2.36E+08 |
| 11 BRAMSize=1024 | MaxWidth=16 | LBs/BRAM=4 | 3.38E+08 | BRAMSize=2048 | MaxWidth=32 | LBs/BRAM=2 | 2.70E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=6 | 2.41E+08 |
| 12 BRAMSize=1024 | MaxWidth=32 | LBs/BRAM=3 | 3.39E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=5 | 2.75E+08 | BRAMSize=4096 | MaxWidth=8  | LBs/BRAM=4 | 2.43E+08 |
| 13 BRAMSize=1024 | MaxWidth=8  | LBs/BRAM=4 | 3.46E+08 | BRAMSize=2048 | MaxWidth=8  | LBs/BRAM=4 | 2.75E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=7 | 2.44E+08 |
| 14 BRAMSize=1024 | MaxWidth=4  | LBs/BRAM=3 | 3.51E+08 | BRAMSize=2048 | MaxWidth=32 | LBs/BRAM=5 | 2.83E+08 | BRAMSize=4096 | MaxWidth=32 | LBs/BRAM=8 | 2.54E+08 |
| 15 BRAMSize=1024 | MaxWidth=32 | LBs/BRAM=4 | 3.63E+08 | BRAMSize=2048 | MaxWidth=2  | LBs/BRAM=1 | 2.84E+08 | BRAMSize=4096 | MaxWidth=64 | LBs/BRAM=5 | 2.56E+08 |
| 16 BRAMSize=1024 | MaxWidth=32 | LBs/BRAM=1 | 3.68E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=1 | 2.91E+08 | BRAMSize=4096 | MaxWidth=16 | LBs/BRAM=7 | 2.56E+08 |
| 17 BRAMSize=1024 | MaxWidth=2  | LBs/BRAM=2 | 3.69E+08 | BRAMSize=2048 | MaxWidth=16 | LBs/BRAM=6 | 2.96E+08 | BRAMSize=4096 | MaxWidth=64 | LBs/BRAM=6 | 2.58E+08 |
| 18 BRAMSize=1024 | MaxWidth=16 | LBs/BRAM=5 | 3.72E+08 | BRAMSize=2048 | MaxWidth=32 | LBs/BRAM=6 | 2.99E+08 | BRAMSize=4096 | MaxWidth=4  | LBs/BRAM=2 | 2.59E+08 |
| 19 BRAMSize=1024 | MaxWidth=32 | LBs/BRAM=5 | 3.91E+08 | BRAMSize=2048 | MaxWidth=4  | LBs/BRAM=3 | 3.00E+08 | BRAMSize=4096 | MaxWidth=64 | LBs/BRAM=4 | 2.61E+08 |
| 20 BRAMSize=1024 | MaxWidth=8  | LBs/BRAM=5 | 3.94E+08 | BRAMSize=2048 | MaxWidth=8  | LBs/BRAM=5 | 3.07E+08 | BRAMSize=4096 | MaxWidth=64 | LBs/BRAM=7 | 2.64E+08 |

Figure 6: 1k - 4k

| 1 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=6  | 2.14E+08 | BRAMSize=16384 MaxWidth=32  | LBs/BRAM=8  | 2.22E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=10 | 2.47E+08 |
|-----------------|-------------|-------------|----------|-----------------------------|-------------|----------|----------------|----------------------|----------|
| 2 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=7  | 2.15E+08 | BRAMSize=16384 MaxWidth=64  | LBs/BRAM=10 | 2.26E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=10 | 2.50E+08 |
| 3 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=5  | 2.17E+08 | BRAMSize=16384 MaxWidth=32  | LBs/BRAM=10 | 2.26E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=8  | 2.54E+08 |
| 4 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=5  | 2.18E+08 | BRAMSize=16384 MaxWidth=32  | LBs/BRAM=6  | 2.27E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=20 | 2.58E+08 |
| 5 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=8  | 2.20E+08 | BRAMSize=16384 MaxWidth=64  | LBs/BRAM=8  | 2.30E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=20 | 2.63E+08 |
| 6 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=4  | 2.20E+08 | BRAMSize=16384 MaxWidth=16  | LBs/BRAM=6  | 2.39E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=8  | 2.64E+08 |
| 7 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=6  | 2.24E+08 | BRAMSize=16384 MaxWidth=64  | LBs/BRAM=6  | 2.48E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=10 | 2.75E+08 |
| 8 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=4  | 2.26E+08 | BRAMSize=16384 MaxWidth=16  | LBs/BRAM=8  | 2.49E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=6  | 2.77E+08 |
| 9 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=9  | 2.27E+08 | BRAMSize=16384 MaxWidth=16  | LBs/BRAM=4  | 2.52E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=8  | 2.88E+08 |
| 0 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=8  | 2.29E+08 | BRAMSize=16384 MaxWidth=128 | LBs/BRAM=10 | 2.54E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=6  | 2.91E+08 |
| 1 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=7  | 2.30E+08 | BRAMSize=16384 MaxWidth=32  | LBs/BRAM=4  | 2.60E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=20 | 2.94E+08 |
| 2 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=3  | 2.31E+08 | BRAMSize=16384 MaxWidth=64  | LBs/BRAM=20 | 2.66E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=20 | 2.97E+08 |
| 3 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=9  | 2.32E+08 | BRAMSize=16384 MaxWidth=128 | LBs/BRAM=8  | 2.67E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=6  | 2.98E+08 |
| 4 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=7  | 2.33E+08 | BRAMSize=16384 MaxWidth=16  | LBs/BRAM=10 | 2.68E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=8  | 3.00E+08 |
| 5 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=6  | 2.34E+08 | BRAMSize=16384 MaxWidth=128 | LBs/BRAM=20 | 2.74E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=10 | 3.00E+08 |
| 6 BRAMSize=8192 | MaxWidth=32 | LBs/BRAM=10 | 2.36E+08 | BRAMSize=16384 MaxWidth=8   | LBs/BRAM=4  | 2.86E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=32 | 3.02E+08 |
| 7 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=10 | 2.37E+08 | BRAMSize=16384 MaxWidth=64  | LBs/BRAM=4  | 2.94E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=32 | 3.15E+08 |
| 8 BRAMSize=8192 | MaxWidth=64 | LBs/BRAM=5  | 2.43E+08 | BRAMSize=16384 MaxWidth=32  | LBs/BRAM=20 | 2.95E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=32 | 3.29E+08 |
| 9 BRAMSize=8192 | MaxWidth=8  | LBs/BRAM=3  | 2.44E+08 | BRAMSize=16384 MaxWidth=128 | LBs/BRAM=6  | 2.95E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=4  | 3.32E+08 |
| 0 BRAMSize=8192 | MaxWidth=16 | LBs/BRAM=8  | 2.44E+08 | BRAMSize=16384 MaxWidth=8   | LBs/BRAM=6  | 3.06E+08 | BRAMSize=32768 | MaxWidth LBs/BRAM=10 | 3.34E+08 |

Figure 7: 8k - 32k

#### Top 20 lowest Area with LUTRAM and One BRAM Type

See Figures 9-11

|                | _            |             |          |                 |              |             |          |
|----------------|--------------|-------------|----------|-----------------|--------------|-------------|----------|
| BRAMSize=65536 | MaxWidth=64  | LBs/BRAM=20 | 2.87E+08 | BRAMSize=131072 | MaxWidth=128 | LBs/BRAM=32 | 3.58E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=20 | 2.88E+08 | BRAMSize=131072 | MaxWidth=128 | LBs/BRAM=20 | 3.59E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=32 | 3.10E+08 | BRAMSize=131072 | MaxWidth=64  | LBs/BRAM=20 | 3.63E+08 |
| BRAMSize=65536 | MaxWidth=64  | LBs/BRAM=10 | 3.11E+08 | BRAMSize=131072 | MaxWidth=256 | LBs/BRAM=32 | 3.77E+08 |
| BRAMSize=65536 | MaxWidth=32  | LBs/BRAM=10 | 3.14E+08 | BRAMSize=131072 | MaxWidth=128 | LBs/BRAM=40 | 3.78E+08 |
| BRAMSize=65536 | MaxWidth=256 | LBs/BRAM=20 | 3.20E+08 | BRAMSize=131072 | MaxWidth=64  | LBs/BRAM=32 | 3.83E+08 |
| BRAMSize=65536 | MaxWidth=64  | LBs/BRAM=32 | 3.27E+08 | BRAMSize=131072 | MaxWidth=256 | LBs/BRAM=20 | 3.89E+08 |
| BRAMSize=65536 | MaxWidth=32  | LBs/BRAM=20 | 3.31E+08 | BRAMSize=131072 | MaxWidth=256 | LBs/BRAM=40 | 3.93E+08 |
| BRAMSize=65536 | MaxWidth=256 | LBs/BRAM=32 | 3.32E+08 | BRAMSize=131072 | MaxWidth=128 | LBs/BRAM=50 | 4.09E+08 |
| BRAMSize=65536 | MaxWidth=32  | LBs/BRAM=8  | 3.33E+08 | BRAMSize=131072 | MaxWidth=64  | LBs/BRAM=40 | 4.13E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=40 | 3.37E+08 | BRAMSize=131072 | MaxWidth=256 | LBs/BRAM=50 | 4.20E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=10 | 3.39E+08 | BRAMSize=131072 | MaxWidth=32  | LBs/BRAM=20 | 4.24E+08 |
| BRAMSize=65536 | MaxWidth=64  | LBs/BRAM=8  | 3.44E+08 | BRAMSize=131072 | MaxWidth=512 | LBs/BRAM=32 | 4.29E+08 |
| BRAMSize=65536 | MaxWidth=256 | LBs/BRAM=40 | 3.56E+08 | BRAMSize=131072 | MaxWidth=512 | LBs/BRAM=40 | 4.40E+08 |
| BRAMSize=65536 | MaxWidth=64  | LBs/BRAM=40 | 3.64E+08 | BRAMSize=131072 | MaxWidth=64  | LBs/BRAM=10 | 4.42E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=50 | 3.75E+08 | BRAMSize=131072 | MaxWidth=32  | LBs/BRAM=10 | 4.51E+08 |
| BRAMSize=65536 | MaxWidth=128 | LBs/BRAM=8  | 3.79E+08 | BRAMSize=131072 | MaxWidth=64  | LBs/BRAM=50 | 4.53E+08 |
| BRAMSize=65536 | MaxWidth=32  | LBs/BRAM=6  | 3.82E+08 | BRAMSize=131072 | MaxWidth=512 | LBs/BRAM=20 | 4.58E+08 |
| BRAMSize=65536 | MaxWidth=16  | LBs/BRAM=8  | 3.83E+08 | BRAMSize=131072 | MaxWidth=512 | LBs/BRAM=50 | 4.62E+08 |
| BRAMSize=65536 | MaxWidth=16  | LBs/BRAM=10 | 3.83E+08 | BRAMSize=131072 | MaxWidth=128 | LBs/BRAM=10 | 4.69E+08 |
|                |              |             |          |                 |              |             |          |

Figure 8: 64k - 128k

| 1 memType=10 | maxWidth=4  | ratio=1 | 2.42E+08 | memType=11 | maxWidth=4  | ratio=2 | 2.19E+08 | memType=12 | maxWidth=8  | ratio=4 | 2.08E+08 | memType=13 | maxWidth=16 | ratio=6  | 2.03E+0  |
|--------------|-------------|---------|----------|------------|-------------|---------|----------|------------|-------------|---------|----------|------------|-------------|----------|----------|
| 2 memType=10 | maxWidth=2  | ratio=1 | 2.42E+08 | memType=11 | maxWidth=8  | ratio=2 | 2.19E+08 | memType=12 | maxWidth=16 | ratio=4 | 2.08E+08 | memType=13 | maxWidth=16 | ratio=8  | 2.04E+08 |
| 3 memType=10 | maxWidth=4  | ratio=2 | 2.44E+08 | memType=11 | maxWidth=8  | ratio=3 | 2.20E+08 | memType=12 | maxWidth=16 | ratio=5 | 2.08E+08 | memType=13 | maxWidth=32 | ratio=8  | 2.04E+08 |
| 4 memType=10 | maxWidth=8  | ratio=2 | 2.47E+08 | memType=11 | maxWidth=4  | ratio=3 | 2.25E+08 | memType=12 | maxWidth=8  | ratio=3 | 2.10E+08 | memType=13 | maxWidth=32 | ratio=10 | 2.07E+08 |
| 5 memType=10 | maxWidth=2  | ratio=2 | 2.56E+08 | memType=11 | maxWidth=16 | ratio=3 | 2.28E+08 | memType=12 | maxWidth=8  | ratio=5 | 2.11E+08 | memType=13 | maxWidth=16 | ratio=10 | 2.08E+08 |
| 6 memType=10 | maxWidth=8  | ratio=1 | 2.59E+08 | memType=11 | maxWidth=8  | ratio=4 | 2.31E+08 | memType=12 | maxWidth=16 | ratio=6 | 2.12E+08 | memType=13 | maxWidth=32 | ratio=6  | 2.10E+08 |
| 7 memType=10 | maxWidth=8  | ratio=3 | 2.69E+08 | memType=11 | maxWidth=2  | ratio=2 | 2.35E+08 | memType=12 | maxWidth=16 | ratio=3 | 2.16E+08 | memType=13 | maxWidth=8  | ratio=6  | 2.12E+08 |
| B memType=10 | maxWidth=16 | ratio=2 | 2.69E+08 | memType=11 | maxWidth=16 | ratio=4 | 2.35E+08 | memType=12 | maxWidth=8  | ratio=6 | 2.17E+08 | memType=13 | maxWidth=16 | ratio=4  | 2.15E+08 |
| 9 memType=10 | maxWidth=4  | ratio=3 | 2.71E+08 | memType=11 | maxWidth=16 | ratio=2 | 2.36E+08 | memType=12 | maxWidth=16 | ratio=7 | 2.18E+08 | memType=13 | maxWidth=8  | ratio=8  | 2.16E+08 |
| 0 memType=10 | maxWidth=16 | ratio=3 | 2.84E+08 | memType=11 | maxWidth=4  | ratio=4 | 2.42E+08 | memType=12 | maxWidth=4  | ratio=3 | 2.20E+08 | memType=13 | maxWidth=8  | ratio=4  | 2.16E+08 |
| 1 memType=10 | maxWidth=2  | ratio=3 | 2.92E+08 | memType=11 | maxWidth=8  | ratio=5 | 2.45E+08 | memType=12 | maxWidth=32 | ratio=5 | 2.20E+08 | memType=13 | maxWidth=64 | ratio=10 | 2.19E+08 |
| 2 memType=10 | maxWidth=16 | ratio=1 | 2.96E+08 | memType=11 | maxWidth=16 | ratio=5 | 2.46E+08 | memType=12 | maxWidth=32 | ratio=6 | 2.21E+08 | memType=13 | maxWidth=64 | ratio=8  | 2.21E+08 |
| 3 memType=10 | maxWidth=8  | ratio=4 | 2.96E+08 | memType=11 | maxWidth=2  | ratio=3 | 2.48E+08 | memType=12 | maxWidth=4  | ratio=4 | 2.22E+08 | memType=13 | maxWidth=8  | ratio=10 | 2.24E+08 |
| 4 memType=10 | maxWidth=4  | ratio=4 | 3.04E+08 | memType=11 | maxWidth=4  | ratio=1 | 2.49E+08 | memType=12 | maxWidth=32 | ratio=4 | 2.24E+08 | memType=13 | maxWidth=32 | ratio=4  | 2.31E+08 |
| 5 memType=10 | maxWidth=16 | ratio=4 | 3.07E+08 | memType=11 | maxWidth=2  | ratio=1 | 2.50E+08 | memType=12 | maxWidth=32 | ratio=7 | 2.25E+08 | memType=13 | maxWidth=64 | ratio=6  | 2.33E+08 |
| 6 memType=10 | maxWidth=32 | ratio=2 | 3.14E+08 | memType=11 | maxWidth=32 | ratio=3 | 2.55E+08 | memType=12 | maxWidth=16 | ratio=8 | 2.25E+08 | memType=13 | maxWidth=4  | ratio=4  | 2.35E+08 |
| 7 memType=10 | maxWidth=32 | ratio=3 | 3.19E+08 | memType=11 | maxWidth=32 | ratio=4 | 2.57E+08 | memType=12 | maxWidth=8  | ratio=7 | 2.26E+08 | memType=13 | maxWidth=4  | ratio=6  | 2.35E+08 |
| 8 memType=10 | maxWidth=8  | ratio=5 | 3.23E+08 | memType=11 | maxWidth=16 | ratio=6 | 2.59E+08 | memType=12 | maxWidth=8  | ratio=2 | 2.27E+08 | memType=13 | maxWidth=32 | ratio=20 | 2.43E+08 |
| 9 memType=10 | maxWidth=2  | ratio=4 | 3.31E+08 | memType=11 | maxWidth=4  | ratio=5 | 2.60E+08 | memType=12 | maxWidth=4  | ratio=2 | 2.28E+08 | memType=13 | maxWidth=4  | ratio=8  | 2.44E+08 |
| 0 memType=10 | maxWidth=16 | ratio=5 | 3.31E+08 | memType=11 | maxWidth=8  | ratio=6 | 2.61E+08 | memType=12 | maxWidth=4  | ratio=5 | 2.29E+08 | memType=13 | maxWidth=64 | ratio=20 | 2,49E+08 |

Figure 9: 1k - 4k, with 50% LBs supporting LUTRAM

# Appendix C

## Top 20 best organizations for 3 BRAMs $\,$

See Figure 12.

|    | · · · · · · · · · · · · · · · · · · · |          | -        |            |              |          |          |            |              |          |          |
|----|---------------------------------------|----------|----------|------------|--------------|----------|----------|------------|--------------|----------|----------|
| 1  | memType=13 maxWidth=16                | ratio=6  | 2.03E+08 | memType=14 | maxWidth=32  | ratio=10 | 2.06E+08 | memType=15 | maxWidth=64  | ratio=20 | 2.13E+08 |
| 2  | memType=13 maxWidth=16                | ratio=8  | 2.04E+08 | memType=14 | maxWidth=16  | ratio=10 | 2.10E+08 | memType=15 | maxWidth=32  | ratio=20 | 2.14E+08 |
| 3  | memType=13 maxWidth=32                | ratio=8  | 2.04E+08 | memType=14 | maxWidth=32  | ratio=8  | 2.11E+08 | memType=15 | maxWidth=64  | ratio=32 | 2.16E+08 |
| 4  | memType=13 maxWidth=32                | ratio=10 | 2.07E+08 | memType=14 | maxWidth=32  | ratio=20 | 2.12E+08 | memType=15 | maxWidth=128 | ratio=32 | 2.21E+08 |
| 5  | memType=13 maxWidth=16                | ratio=10 | 2.08E+08 | memType=14 | maxWidth=16  | ratio=8  | 2.12E+08 | memType=15 | maxWidth=32  | ratio=32 | 2.21E+08 |
| 6  | memType=13 maxWidth=32                | ratio=6  | 2.10E+08 | memType=14 | maxWidth=64  | ratio=20 | 2.13E+08 | memType=15 | maxWidth=128 | ratio=20 | 2.23E+08 |
| 7  | memType=13 maxWidth=8                 | ratio=6  | 2.12E+08 | memType=14 | maxWidth=64  | ratio=10 | 2.16E+08 | memType=15 | maxWidth=64  | ratio=40 | 2.24E+08 |
| 8  | memType=13 maxWidth=16                | ratio=4  | 2.15E+08 | memType=14 | maxWidth=16  | ratio=6  | 2.21E+08 | memType=15 | maxWidth=128 | ratio=40 | 2.27E+08 |
| 9  | memType=13 maxWidth=8                 | ratio=8  | 2.16E+08 | memType=14 | maxWidth=16  | ratio=20 | 2.24E+08 | memType=15 | maxWidth=16  | ratio=20 | 2.29E+08 |
| 10 | memType=13 maxWidth=8                 | ratio=4  | 2.16E+08 | memType=14 | maxWidth=128 | ratio=20 | 2.26E+08 | memType=15 | maxWidth=32  | ratio=10 | 2.30E+08 |
| 11 | memType=13 maxWidth=64                | ratio=10 | 2.19E+08 | memType=14 | maxWidth=32  | ratio=6  | 2.27E+08 | memType=15 | maxWidth=32  | ratio=40 | 2.31E+08 |
| 12 | memType=13 maxWidth=64                | ratio=8  | 2.21E+08 | memType=14 | maxWidth=64  | ratio=8  | 2.27E+08 | memType=15 | maxWidth=64  | ratio=50 | 2.36E+08 |
| 13 | memType=13 maxWidth=8                 | ratio=10 | 2.24E+08 | memType=14 | maxWidth=8   | ratio=8  | 2.29E+08 | memType=15 | maxWidth=16  | ratio=10 | 2.37E+08 |
| 14 | memType=13 maxWidth=32                | ratio=4  | 2.31E+08 | memType=14 | maxWidth=8   | ratio=10 | 2.29E+08 | memType=15 | maxWidth=128 | ratio=50 | 2.38E+08 |
| 15 | memType=13 maxWidth=64                | ratio=6  | 2.33E+08 | memType=14 | maxWidth=8   | ratio=6  | 2.33E+08 | memType=15 | maxWidth=64  | ratio=10 | 2.40E+08 |
| 16 | memType=13 maxWidth=4                 | ratio=4  | 2.35E+08 | memType=14 | maxWidth=64  | ratio=32 | 2.37E+08 | memType=15 | maxWidth=256 | ratio=32 | 2.42E+08 |
| 17 | memType=13 maxWidth=4                 | ratio=6  | 2.35E+08 | memType=14 | maxWidth=32  | ratio=32 | 2.40E+08 | memType=15 | maxWidth=16  | ratio=32 | 2.44E+08 |
| 18 | memType=13 maxWidth=32                | ratio=20 | 2.43E+08 | memType=14 | maxWidth=128 | ratio=32 | 2.45E+08 | memType=15 | maxWidth=256 | ratio=40 | 2.45E+08 |
| 19 | memType=13 maxWidth=4                 | ratio=8  | 2.44E+08 | memType=14 | maxWidth=128 | ratio=10 | 2.45E+08 | memType=15 | maxWidth=32  | ratio=8  | 2.47E+08 |
| 20 | memType=13 maxWidth=64                | ratio=20 | 2.49E+08 | memType=14 | maxWidth=64  | ratio=6  | 2.50E+08 | memType=15 | maxWidth=32  | ratio=50 | 2.48E+08 |
|    |                                       |          |          |            |              |          |          |            |              |          |          |

Figure 10: 8k - 32k, with 50% LBs supporting LUTRAM

| memType=16 | maxWidth=64  | ratio=32 | 2.27E+08 | memType=17 | maxWidth=128 | ratio=50  | 2.50E+08 |
|------------|--------------|----------|----------|------------|--------------|-----------|----------|
| memType=16 | maxWidth=64  | ratio=40 | 2.27E+08 | memType=17 | maxWidth=64  | ratio=50  | 2.53E+08 |
| memType=16 | maxWidth=128 | ratio=40 | 2.28E+08 | memType=17 | maxWidth=128 | ratio=80  | 2.53E+08 |
| memType=16 | maxWidth=128 | ratio=32 | 2.30E+08 | memType=17 | maxWidth=128 | ratio=40  | 2.56E+08 |
| memType=16 | maxWidth=128 | ratio=50 | 2.30E+08 | memType=17 | maxWidth=64  | ratio=40  | 2.56E+08 |
| memType=16 | maxWidth=64  | ratio=50 | 2.31E+08 | memType=17 | maxWidth=64  | ratio=80  | 2.59E+08 |
| memType=16 | maxWidth=32  | ratio=32 | 2.35E+08 | memType=17 | maxWidth=128 | ratio=100 | 2.59E+08 |
| memType=16 | maxWidth=32  | ratio=40 | 2.37E+08 | memType=17 | maxWidth=256 | ratio=80  | 2.61E+08 |
| memType=16 | maxWidth=64  | ratio=20 | 2.38E+08 | memType=17 | maxWidth=256 | ratio=50  | 2.62E+08 |
| memType=16 | maxWidth=32  | ratio=20 | 2.42E+08 | memType=17 | maxWidth=256 | ratio=100 | 2.66E+08 |
| memType=16 | maxWidth=32  | ratio=50 | 2.44E+08 | memType=17 | maxWidth=64  | ratio=32  | 2.66E+08 |
| memType=16 | maxWidth=256 | ratio=50 | 2.44E+08 | memType=17 | maxWidth=128 | ratio=32  | 2.66E+08 |
| memType=16 | maxWidth=256 | ratio=40 | 2.44E+08 | memType=17 | maxWidth=64  | ratio=100 | 2.66E+08 |
| memType=16 | maxWidth=128 | ratio=80 | 2.47E+08 | memType=17 | maxWidth=128 | ratio=128 | 2.70E+08 |
| memType=16 | maxWidth=128 | ratio=20 | 2.47E+08 | memType=17 | maxWidth=256 | ratio=40  | 2.71E+08 |
| memType=16 | maxWidth=256 | ratio=32 | 2.49E+08 | memType=17 | maxWidth=32  | ratio=50  | 2.71E+08 |
| memType=16 | maxWidth=64  | ratio=80 | 2.51E+08 | memType=17 | maxWidth=32  | ratio=40  | 2.72E+08 |
| memType=16 | maxWidth=256 | ratio=80 | 2.57E+08 | memType=17 | maxWidth=256 | ratio=128 | 2.75E+08 |
| memType=16 | maxWidth=16  | ratio=32 | 2.63E+08 | memType=17 | maxWidth=32  | ratio=32  | 2.79E+08 |
| memType=16 | maxWidth=16  | ratio=20 | 2.63E+08 | memType=17 | maxWidth=64  | ratio=128 | 2.79E+08 |

Figure 11: 64k – 128k, with 50% LBs supporting LUTRAM

## Top 20 best organizations for 2 BRAMs + LUTRAM

See Figure 13.

| 1  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.1 | 2.13E+08 |
|----|-------|-------|-------|--------|--------|--------|-------|-------|-------|--------------|----------|
| 2  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.2 | 2.13E+08 |
| 3  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.3 | 2.13E+08 |
| 4  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.4 | 2.13E+08 |
| 5  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.5 | 2.13E+08 |
| 6  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.6 | 2.13E+08 |
| 7  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.7 | 2.13E+08 |
| 8  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.8 | 2.13E+08 |
| 9  | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=0.9 | 2.13E+08 |
| 10 | t1=14 | t2=13 | t3=12 | mw1=32 | mw2=32 | mw3=16 | r1=20 | r2=20 | r3=10 | LUTlimit=1.0 | 2.13E+08 |
| 11 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.1 | 2.13E+08 |
| 12 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.2 | 2.13E+08 |
| 13 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.3 | 2.13E+08 |
| 14 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.4 | 2.13E+08 |
| 15 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.5 | 2.13E+08 |
| 16 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.6 | 2.13E+08 |
| 17 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.7 | 2.13E+08 |
| 18 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.8 | 2.13E+08 |
| 19 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=0.9 | 2.13E+08 |
| 20 | t1=15 | t2=13 | t3=12 | mw1=64 | mw2=32 | mw3=16 | r1=50 | r2=20 | r3=10 | LUTlimit=1.0 | 2.13E+08 |
|    |       |       |       |        |        |        |       |       |       |              |          |

Figure 12: Top 20 best organizations for 3 BRAMs

| 1  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.4 | 2.02E+08 |
|----|-------|-------|-----|--------|--------|------|-------|-------|-----|--------------|----------|
| 2  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.5 | 2.02E+08 |
| 3  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.6 | 2.02E+08 |
| 4  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.7 | 2.02E+08 |
| 5  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.8 | 2.02E+08 |
| 6  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.9 | 2.02E+08 |
| 7  | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=1.0 | 2.02E+08 |
| 8  | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.4 | 2.03E+08 |
| 9  | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.5 | 2.03E+08 |
| 10 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.6 | 2.03E+08 |
| 11 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.7 | 2.03E+08 |
| 12 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.8 | 2.03E+08 |
| 13 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.9 | 2.03E+08 |
| 14 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=1.0 | 2.03E+08 |
| 15 | t1=14 | t2=13 | t3= | mw1=32 | mw2=32 | mw3= | r1=20 | r2=20 | r3= | LUTlimit=0.3 | 2.03E+08 |
| 16 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.3 | 2.03E+08 |
| 17 | t1=14 | t2=12 | t3= | mw1=32 | mw2=16 | mw3= | r1=20 | r2=10 | r3= | LUTlimit=0.2 | 2.04E+08 |
| 18 | t1=15 | t2=12 | t3= | mw1=64 | mw2=16 | mw3= | r1=50 | r2=10 | r3= | LUTlimit=0.5 | 2.04E+08 |
| 19 | t1=15 | t2=12 | t3= | mw1=64 | mw2=16 | mw3= | r1=50 | r2=10 | r3= | LUTlimit=0.6 | 2.04E+08 |
| 20 | t1=15 | t2=12 | t3= | mw1=64 | mw2=16 | mw3= | r1=50 | r2=10 | r3= | LUTlimit=0.7 | 2.04E+08 |

Figure 13: Top 20 best organizations for 2 BRAMs + LUTRAM