# **CHAPTER 8**

#### © 2008 Pearson Education, Inc.

8-1.\*

a) A = 16, D = 8

b) A = 19, D = 32

c) A = 26, D = 64

d) A = 31, D = 1

8-2.

 $(835)_{10} = (11\ 0100\ 0011)_2, \quad (15,103)_{10} = (0011\ 1010\ 1111\ 1111)_2$ 

8-3.\*

Number of bits in array =  $2^{16}$  x  $2^4$  =  $2^{20}$  =  $2^{10}$  \*  $2^{10}$ 

Row Decoder size =  $2^{10}$ 

a) Row Decoder = 10 to 1024, AND gates =  $2^{10}$  = 1024 (assumes 1 level of gates with 10 inputs/gate) Column Decoder = 6 to 64, AND gates =  $2^6$  = 64 (assumes 1 level of gates with 6 inputs/gate) Total AND gates required = 1024 + 64 = 1088

b)  $(32000)_{10} = (0111110100 \ 000000)_2$ , Row = 500, Column = 0

8-4.

a) Number of RAM cell arrays = 8  $(2G = 2^{31})/(2^{14} \times 2^{14} = 2^{28}) = (2^3 = 8)$ 

b)



Each line is connected to the respective array decoder enable

8-5.

15 row pins + 14 column pins =  $2^{29}$  = 512M addresses

8-6.

With 4-bit data, the RAM cell array contains  $2^{30}/2^2 = 2^{28}$  words.

The number of address pins is 28/2 = 14.

8-7.

Interval between refreshes = 128ms/4096 = 31.25  $\mu$ s

Using the 60 ns refresh time from the text example, total time for refresh =  $4096 \times 60 \text{ ns} = 0.25 \text{ ns}$ 

Minimum number of pins = 12

8-8.\*

a) 2 MB/128 K x 16 = 2MB/ 256 KB = 8

b) With 2 byte/word,  $2MB/2B = 2^{20}$ , Add Bits = 20

128K addresses per chip implies 17 address bits. c) 3 address lines to decoder, decoder is 3-to-8-line

#### 8-9.



### 8-10.

An SDRAM simultaneously reads the desired row and stores all of the information in the I/O logic. Next the desired column is read from the I/O logic and the data appears on the output. During burst transfers, the subsequent data words are read from the I/O logic and placed on the output. This occurs for the predetermined number of words known as the burst length. For burst transfers, this is faster since the row has already been pre-read.

## 8-11.

A DDR SDRAM uses both the positive and negative edges of the clock to transfer data. This allows the DRAM to transfer twice as much data while keeping the same clock frequency.