

# Computer Organization

Lab12 CPU4 work with Uart

Load program on CPU





# Load program on CPU

- > Re-program the FPGA chip with updated bitstream file
- > (\*) No need to reprogram the FPGA chip, obtain the updated coe file through the Uart port and distribute it to CPU





# How to make CPU work on a new program?

new program -> new machine code and initial data (new coe file(s))

#### > Solution1:

- > 1) update the **ProgramRom** and **DataRAM** of CPU with new coe file(s) (re-gnerate output products of IP cores (**ProgramRom** and **DataRAM**) with the updated coe file(s))
- > 2) re-generate bitstream of updatad CPU
- > 3) re-program the FPGA chip by updated bitstream file of CPU

#### > Solution2: (Needs Uart tools and modifications on CPU)

- > 1) Set CPU work on **Communicate mode**: CPU get the new coe file(s) by uart port, then rewrite its '**PrgramROM'** and **DataRAM**
- > 2) Set CPU work on **Normal mode**: work on the updated program



# Solution2 on load program on CPU



"GenUBit\_RISC\_V" ( "rars2coe" and "UARTCoe\_v3.0" ) and "UartAssist" could be found in the "uart\_tools.rar" of "tools" on BlackBoard site

- 1. Modification on CPU:
- 1-1. new ports
   (communication port, input port to switch the work mode)
- > 1-2. two work mode:
  - 1. communication mode (load new program on CPU)
  - 2. normal mode(execute new program)
- 2. Tools:
- 2-1. Tools to change new program(on RISC-V) to file which is suitable for communication
- 2-2. Communication tools to send the file generated on step2-1 to the CPU which is work on communication mode.

wangw6@sustech.edu.cn



# Uart Interface work as communication port



For **EGO1 board**, USB\_Jtag and USB(typeC) to UART interface share the same port.



For **Minisys board(new vesrion**, the type of USB\_Jtag interface is typeC), USB\_Jtag and USB to UART interface share the same port.

For **Minisys board(old version**, the type of USB\_Jtag interface is typeB), port 18(as shown on the left hand) is the USB to UART interface.

The handbook of Minisys board and EGO1 board could be found in the "Handbook\_of\_Minisys\_EGO1" of "labs" on BlackBoard site



## **Changes on Single Cycle CPU**

- 1. Two working modes on the CPU
  - > Normal mode vs Uart Communication mode
- 2. A new module(Uart\_bmgp\_0) which works as Uart interface
- 3. A new clock for uart communication
- 4. Changes
  - **>** 3-1) **CPU top:**

New module, new ports, new internal connection and new logic

> 3-2) Changes on **Data-meomroy** 

Working mode: Normal mode vs Uart Communication mode

- > 3-3) Changes on IFetch
  - > Change IP core "prgrom" from ROM to RAM
  - > Working mode: Normal mode vs Uart Communication mode
  - > Separate "prgrom" from IFetch (optional)





# Add an IP core Which Processes Uart Data

#### Step1: Add the **IP core** to IP catalog(User Repository) of vivado.

- > The Communication between this IP core and Uart port:
  - Receive data from Uart port and forward to data-memory and instruction-memory
  - > **Send** data back to uart port to info that all the data has been received.

Step1-1: download the ziped IPcore file, then unzip it.



The IP core could be found in the "labs/lab12\_uart" on BlackBoard site

Step1-2: open "IP Catalog" pane, right click on the blank space and select "Add Repository".





Step1-3: in "Add Repository" pane select the diretory where the upzipped IPcore is placed. vivado would detect the IPcore and pop up the following prompt window, click "OK".





## Add an IP core Which Processes Uart Data continued

**Step2:** Add the IP core(uart\_bmpg\_0) from IP catalog into vivado project: in "IP catalog" pane, the IPcore(uart\_bmpg\_v1\_3) could be found in the "User Repository", click it to add it to your vivado project.





#### NOTE:

Don't change the settings of this IP core.

While using the IPcore, its name, features on uart communication and ports are important!





### Add a New Clock For The New IP core

- Reset the "cpuclk" IP core to make a new clock
  - Add a new clk\_out (clk\_out2) whose frequence is 10 Mhz for the IP core(uart\_bmpg\_0) which is used for Uart communication(on last page)





**NOTE**: The 23MHz( single\_cycle\_cpu\_clk) is just for a single cycle CPU demo, and this value needs to be adjusted according to actual design requirements and implements.



# Changes on CPU Top Module

```
module CPU TOP(
  input fpga_rst, /*Active High */
  input fpga clk,
  input[23:0] switch2N4,
  output[23:0] led2N4,
  /* UART Programmer Pinouts
   start Uart communicate at high level */
  input start pg, /* Active High*/
  input rx, /* receive data by UART*/
  output tx /* send data by UART*/
```



// For Minisys, the package\_pin relationship in the constraints file set\_property -dict {IOSTANDARD LVCMOS33 PACKAGE\_PIN **Y19**} [get\_ports **rx**] set\_property -dict {IOSTANDARD LVCMOS33 PACKAGE\_PIN **V18**} [get\_ports **tx**] // **For EGO1**, the package\_pin relationship in the constraints file set\_property -dict {IOSTANDARD LVCMOS33 PACKAGE\_PIN **T4**} [get\_ports **tx**] set\_property -dict {IOSTANDARD LVCMOS33 PACKAGE\_PIN **N5**} [get\_ports **rx**]

NOTE: There are errors about the description on pins of uart's rx and tx port on the EGO1's handbook, please use the **T4** to band with **uart's tx** port, use **N5** to band with **uart's rx** port.

Here the usage of "fpga\_rst", "start\_pg" and the bitwidth of IO are only one type of implements, not the request.

The Y19(UART\_RX) and V18(UART\_TX) are the USB-UART pins of the FPGA chip(Artix7 fgg484) on Minisys Board.

The N5(UART\_RX) and T4(UART\_TX) are the USB-UART pins of the FPGA chip(Artix7 csg324) on EGO1 Board



### Changes on CPU Top Module continued

```
module CPU_TOP(
    input fpga_rst, //Active High
    input fpga_clk,
    input[23:0] switch2N4,
    output[23:0] led2N4,

// UART Programmer Pinouts
// start Uart communicate at high level
    input start_pg, // Active High
    input rx, // receive data by UART
    output tx // send data by UART
);
```

```
// UART Programmer Pinouts
wire upg_clk, upg_clk_o;
wire upg_wen_o; //Uart write out enable
wire upg_done_o; //Uart rx data have done

//data to which memory unit of program_rom/dmemory32
wire [14:0] upg_adr_o;

//data to program_rom or dmemory32
wire [31:0] upg_dat_o;
```

Q1. How many types of working mode on the CPU which support uart communication to download the program and the data? How to identify different types of working mode?

Q2. What's the relationship between the working mode and the "fpga rst" and "start pg"?

TIPS: Here the usage of "fpga\_rst", "start\_pg" and the bitwidth of IO are only one type of implements, not the request.



# Changes on Demeory32

```
module dmemory32 (
              ram clk i,
                                 // from CPU top
    input
    input
              ram wen i,
                                 // from Controller
                                // from alu result of ALU
    input [13:0]
                   ram adr i,
                                // from read data 2 of Decoder
    input [31:0]
                   ram dat i,
                                 // the data read from data-ram
                   ram dat o,
    output [31:0]
    // UART Programmer Pinouts
                                 // UPG reset (Active High)
    input
                   upg rst i,
                   upg clk i, // UPG ram clk i (10MHz)
    input
                                 // UPG write enable
                   upg wen i,
    input
                   upg adr i,
                               // UPG write address
    input [13:0]
                   upg_dat_i, // UPG write data
    input [31:0]
                               // 1 if programming is finished
                   upg done i
    input
```

Q. While "**kickOff**" is 1'b1, what's the working mode of the CPU? How about while "**kickOff**" 1'b0?

```
ram_clk_i
ram_wen_i
ram_adr_i[13:0]
ram_dat_i[31:0]
upg_rst_i
upg_clk_i
upg_wen_i
upg_adr_i[13:0]
upg_dat_i[31:0]
upg_done_i

dmemory32_v1_0
```

```
wire ram clk = !ram clk i;
/* CPU work on normal mode when kickOff is 1.
CPU work on Uart communicate mode when kickOff is 0.*/
wire kickOff = upg_rst_i | (~upg_rst_i & upg_done_i);
ram ram (
     .clka (kickOff ?
                       ram clk
                                  : upg clk i),
     .wea (kickOff?
                       ram wen i : upg wen i),
     .addra (kickOff ?
                       ram adr i
                                 : upg adr i),
     .dina (kickOff ?
                       ram dat i : upg dat i),
     .douta (ram dat o)
```



#### Changes on Demeory32 continued

- upg\_wen\_i ( uart write enable on Dmemory32) :
  - determined by: upg\_wen\_o(from uart\_bmpg\_0) & upg\_adr\_o[14] (from uart\_bmpg\_0)
- upg\_adr\_i[13:0] (uart write address on Dmemory32):
  - connect with: upg\_adr\_o[13:0] (from uart\_bmpg\_0)





### **Changes on IFetch**

- Separae IP core( "programrom\_0" ) which stores the Instruction from IFeth(optional)
- Change prgrom from ROM to RAM(writabel while work on Uart communication mode, read only while work on normal mode)
- upg\_wen\_i ( uart write enable on "programrom" ), determined by: upg\_wen\_o(from uart\_bmpg\_0) & (!upg\_adr\_o[14]) (from uart\_bmpg\_0)
- > upg\_adr\_i[13:0] (uart write address on "programrom" ), connect with upg\_adr\_o[13:0] (from uart\_bmpg\_0)





### Changes on IFetch continued



```
module programrom (
    // Program ROM Pinouts
                  rom clk i,
                             // ROM clock
    input
    input[13:0] rom adr i,
                            // From IFetch
           [31:0] Instruction o, // To IFetch
    output
    // UART Programmer Pinouts
                  upg rst i,
                              // UPG reset (Active High)
    input
                 upg_clk_i, // UPG clock (10MHz)
    input
                 upg_wen_i, // UPG write enable
    input
                             // UPG write address
    input[13:0]
                 upg adr i,
                  upg_dat_i, // UPG write data
    input[31:0]
                  upg done i
                              // 1 if program finished
    input
```



### Changes on IFetch continued

Make a **new** programrom(which is a **RAM** memory):

TIPS about the "programrom":

- While on CPU communication mode, "programrom" is writable.
- > While on CPU normal mode, "programrom" is readOnly.





## Tools(1): Generate the Data For Uart Port



- Step1: Using "Rars" to assemble the asm file and dump machine code and data to hexdecimal txt files(inst.txt and dmem.txt)
- Step2: Using "GenUBit\_RISC\_V" to generate coe files based on the hexdecimal txt files(generated in step1), and then merge the coe files into one file "out.txt".
  - > Tips on Step2:
  - put "inst.txt" and "dmem.txt" into the same directory with "UARTCoe\_v3.0", "rars2coe" and "GenUBit\_RISC\_V", or you will need to make some modification on "GenUBit\_RISC\_V"

```
C:\Windows\System32\cmd.exe
:\Users\sustech\risc v labl\Rars assemble dump files>dir
驱动器 C 中的卷没有标签。
卷的序列号是 743F-63DC
C:\Users\sustech\risc_v_lab1\Rars_assemble_dump_files 的目录
024/02/16 21:27
                    (DIR)
 024/02/16 21:27
                           10,240 dmem. txt
   /02/16 21:10
   /02/16 21:15
                              401 GenUBit RISC V. bat
                           30 [inst. txt ]
84,666 rars2coe. exe
024/02/07 21:32
                        2, 144, 754 UARTCoe v3. 0. exe
              5 个文件 2,240,091 字节
             2 个目录 271, 312, 105, 472 可用字节
 \Users\sustech\risc_v_labl\Rars_assemble_dump_files\GenUBit_RISC_V.bat
 files are read successfully
exadecimal file(s) detected
:\Users\sustech\risc_v_lab1\Rars_assemble_dump_files>dir
驱动器 C 中的卷没有标签。
卷的序列号是 743F-63DC
C:\Users\sustech\risc v lab1\Rars assemble dump files 的目录
024/02/16 21:28
                    (DIR)
 024/02/16 21:28
   /02/16 21:10
                           10,240 dmem. txt
                           163, 905 dmem32. coe
                               401 GenUBit RISC V. bat
                               30 inst. txt
                           163,905 prgmip32.coe
                           84,666 rars2coe.exe
 022/05/04 16:57
                         2, 144, 754 UARTCoe v3. 0. exe
                           2,830,053 字节
                      271, 312, 920, 576 可用字节
 \Users\sustech\risc_v_lab1\Rars_assemble_dump_files>
```



# Tools(2): Using "UartAssist"

- > Step 1: Connect the Computer which runs "UartAssist" with EGO1/Minisysboard on which your designed CPU has already been programed on its FPGA chip.
- > Step 2: Make sure the CPU on FPGA works on uart communication mode.
- > Step 3: Double click on "UartAssist" to open it
- > Step 4: Set the items in "串口设置" as the settings of screen snap on the right hand, then click on "打开"
  - ▶ **NOTE1:** "串口号" could be an **serial port** other than "COM4", which **is up to your Computer**. The port which you choose here and then click on "打开" hasn't report error is the right port.
  - ▶ NOTE2: "波特率" MUST be 128000 while using "uart\_bmpg\_0" in CPU to communicate with "UartAssist"







# Tips: Using "UartAssist" continued

- Step 5-1: Click on the "按十六进制发送" (which means send in hexdecimal) in "发送区 设置"
- > Step 5-2: Click on "启用文件数据源" in "发送区设置" to find and specify the file(out.txt) which is to be transformed by uart port to FPGA chip.
- > Step 5-3: Click on "发送" to send the file by the uart port.
- > **Step 6:** Wait until a notice info "Program done!" has appeared in the "串口数据接收" window as the screen snap on the right hand.

串口数据接收 Ox00020000 bytes read. Program done!

If "Program done" has appeared, it means the new program(out.txt) has been received by CPU and been loaded into the Instruction Memory and Data Memory in CPU, Next, we can shift to CPU working mode to test the new program on the CPU.

#### 

发送间隔 1000 毫秒

文件载入 清除输入



# Practice(optional)

- > 1. Modify the Data-memory module, do the unit test on the updated Data-memory.
- > 2. Modify the IFetch, do the unit test on the updated IFetch.
- > 3. Update the CPU with uart communication implemented.
- 4. Do the test: Programe FPGA chip only once, make the CPU run the different programs by using uart communication to update the instructions and data of new program.

It is strongly recommended to conduct unit test first, and then conduct integration test after passing the unit test.