## RAMAKRISHNA MISSION VIVEKANANDA CENTENARY LOLLEGE, RAHARA

College Roll Number: 715

Exam Roll Number: 2022111243

Registration Number: A01-1112-117-014-2021 of 2021-2022

Semester: 1st Semester

Paper Code: CMSAEC-11

Date of Examination: 20.01.2022

B.Sc. End-Semester Examination

## (a) F= (X+Y+2)/(Y+2)

## 3 address instruction;

| ADD | R,, X, Y              | $R_1 \leftarrow X + Y$ $R_1 \leftarrow R_1 - Z$ |
|-----|-----------------------|-------------------------------------------------|
| MUL | R2, Y, Z<br>F, R, ,R2 | $R_2 \leftarrow Y_* = R_1 / R_2$                |

## 2 add rep instruction:

| MOV | R, X                       | $R_1 \leftarrow X$       |
|-----|----------------------------|--------------------------|
|     | R, Y                       | $R_1 \leftarrow R_1 + Y$ |
| ADB | R., Z                      | R, ER, -2                |
| SUB |                            | RZEY                     |
| MON | R2, Y                      | Rz C Rz x Z              |
| MUL | $R_2, \overline{\epsilon}$ | $R_1 \leftarrow R_1/R_2$ |
| DIV | R,, R2                     |                          |
| Mov | PF,R,                      | FER,                     |
|     |                            |                          |



A system bus generally consists of 50 to 100 lines. Each line contains a particular function. There are many types of bus designs, but they contain lines of mainly three functional groups-data lines, control lines and address lines.

Data lines provide a path for moving data among system modules.

Data lines are collectively called data bus. A data bus consists of

Bata lines are collectively called data bus. A data bus consists of

32,64,128 or more number of lines. The total number of lines is called

the width of the data bus. The performance of the data bus

depends on its width.

Control lines are used to operate the data and address lines, as they are used by all modules. Control lines transmit both command and timing information among the modules.

Address lines are used to designate the source or destination of the data in the data bus. That means if the processor needs to read the data in the data bus. That means if the processor needs to read the data of 8, 16 or 32 bits, it will put the address of the data a data of 8, 16 or 32 bits, it will put the address the maximum memory on the address line. Address bus determines the maximum memory on the address line. Address lines are also used to address the System. Address lines are also used to address the system.

(i) The characteristic of boolean algebra that states that one expression can be obtained from another expression by replacing every 1 with 0, every 0 with 1, every (+) with (.), every (-) with (+) is called principle of duality

(ii) (10110.1111101)<sub>2</sub> = 1.01101111101 x 2<sup>+4</sup>

Biased exponent = 2 (+4) 2K-1-1+(+4)
Since it is 32 bit, here K=8

: Biased exponent =  $2^{7} - 1 + (+4)$ = 127 + (+4)= 131=  $2^{7} + 3$ =  $(10000000)_{2} + (11)_{2}$ =  $(10000011)_{2}$ 

: 32 bit IEEE 754 biased exponent format representation.

(iii) F(A,B,(,D) = Em(0,1,2,3,5,7,9,11,12,13,15)

| AB   | C. D | 7.0 | C.D | C.D            |
|------|------|-----|-----|----------------|
| Ā.B  | 1    | 11  | 1 3 | D <sub>2</sub> |
| Ā.B  | 0 4  | 1 5 | 1   | 0              |
| A. B | 1    | 1)  |     | 0              |
| A.B  | 0    |     |     | 0              |

Octet =  $m_1 m_3 m_5 m_7 m_{13} m_{15} m_9 m_{11} = D$ Quad =  $m_0 m_1 m_3 m_2 = \overline{A}.\overline{B}$ Pair =  $m_{12}m_{13} = AB\overline{C}$ 

.. F = D + A.B + ABC



Graphic symbol of J-K flipflop

| J | K  | Q n+1 |
|---|----|-------|
| 0 | 0  | Qn.   |
| 0 | 1  | 0     |
| ( | .0 | 1     |
| 1 | (  | an    |

Truth table of J-K flip flop

A J-K flip flop has two inputs, similar to the S-R flip flop. However, unlike the S-R flip flop, all possible combination of input values are valid in J-K flip flop.

With & no input asserted, the output of J-k flip flop is stable. If only the Jinput is asserted, the result is a set function, causing the output to be I.

If only the K input is asserted, the result is a reset function, If only the K input is asserted, the result is a reset function, as the output to be O. When both J and K are I, the causing the output to be O. When both J and K are I, the causing the output to as the toggle function: the output function performed is referred to as the toggle function: the output function performed is referred to as the toggle function: the output function performed is referred to as the toggle function: the output function performed is referred to as the toggle function: the output function performed is referred to as the toggle function:



Circuit diagram of asynchronous 3-bit asynchronous up counter

The cited estated 3-bit asynchronous up counter uses 37ftip flags.

3 T-flip flops.

The counter consists of 23=8 count states (000,001,010,011,100,101,
110,111). The counter counts the incoming pulses starting from 0 to 7

In the circuit digram, the clock pulse is given as input for JRFF!

For the other flip flops, the clock input is fed from the emp output of other flip flops. The clock pulse count is noted at the output of each flip-flop (QcQBQA), where QA is the LSB and Qc is the MSB of each flip-flop (QcQBQA), where QA is the LSB and Qc is the MSB.

The operation of 3-bit asynchronous up counter is similar to that of the 2-bit asynchronous up counter. At the falling edge of each clock pulse, the output of JKFF1 JKFF1 toggles. For each logic clock pulse, the output (QA=1) of JKFF1, at its falling edge, JKFF2 Will toggle the output (QB). Similarly, for each logic HIGH will toggle the output (QB). Similarly, for each logic HIGH output (QB).

5. (a) Microprogrammed control unit! The control unit which is used to generate complex instructions and control signals is called the microprogrammed control unit. It eases the task of designing and is used by CISC processors

Control memory: A memory which is used to hold to the control data in a microprogrammed processor is called control memory.

The data stored here is used to control the operation of data the data path in the processor.



Cache memory is relatively faster memory. It holds frequently used data and instructions so that they can be used easily. (ache reduces the average access time of data from the main memory. When a processor needs to read or write a location in memory, the main memory, it uses the cache first, before using the main memory.

- (is RISC refers to Reduced Instruction Set Architecture
- (ii) Simple instructions are used in RISC
- (iii) Instructions are of size under I
- (iv) It employs simple addressing modes.
- (V) Number of data types used in RISC is fewer.
- used in RISC.
- (vii) RISC uses only hardwired control unit
  - (viii) Each instruction is executed in a single clock cycle

- isclsc refers to Complex Instruction Set Architecture.
- (ii) Complex instructions are used in
- (ii) Instructions are larger than + word in size.
- (iv) It employs complex addressing modes.
- (V) (ISC uses more datatypes
- (vi) More general purpose registers are (vi) Less general purpose registers are used in CISC as operations are performed in the memory cell.
  - (vii) CISC uses both hardwired and poog microprogrammed control unit
  - (viii) Each instruction takes not multiple clock cycles.

(9)

(a) The process by which the current bus accesses and then leaves the control of the bus and passes it to another bus requesting processor unit is called Bus arbitration.