# **AN13182**

# VR5510 Device Design Guidelines Rev. 1 — 3 May 2021

**Application note** 

#### **Document information**

| Information | Content                                                                                                  |
|-------------|----------------------------------------------------------------------------------------------------------|
| Keywords    | VR5510, Design Guidelines, Getting started, PMIC Configuration                                           |
| Abstract    | This application note provides design guidelines for VR5510 PMIC configuration and hardware development. |



**VR5510 Device Design Guidelines** 

# 1 Overview

The VR5510 is an automotive, functionally-safe, multi-output power supply IC that focuses on Gateway, ADAS, Radio, and Infotainment applications. The device includes multiple switch modes and linear voltage regulators. It offers external frequency synchronization on inputs and outputs for optimized system EMC performance.

The VR5510 includes enhanced safety features with fail-safe outputs. The device covers ASIL B and ASIL D safety integrity levels and complies with the ISO 26262 standard. The VR55100 can be fully utilized in safety-oriented system partitioning.

The VR5510 is available in several versions that support a variety of safety applications and offer numerous choices with respect to the number of output rails, output voltage settings, operating frequencies, and power-up sequence.

VR5510 Device Design Guidelines

# 2 VR5510 Features

- 60 V DC maximum input voltage
- VPRE synchronous buck controller with external MOSFETs, configurable output voltage, switching frequency, and current capability up to 10 A
- Low-voltage integrated synchronous BUCK1 and BUCK2 converters, dedicated to MCU core supply with SVS/DVS capability. Configurable output voltage and current capability up to 3.6 A peak. Dual-phase operation to extend the current capability up to 7.2 A peak
- Low-voltage integrated synchronous BUCK3 converter. Configurable output voltage and current capability up to 3.6 A peak
- BOOST converter with integrated low side switch. Configurable output voltage and current capability up to 2.25 A peak
- 3x linear voltage regulators (LDOx) for MCU IOs, DDR, and ADC supplies Configurable output voltage and current capability up to 400 mA DC
- High-voltage linear regulator (HVLDO) with current capability up to 10 mA in LDO mode and 100 mA in Switch mode
- EMC optimization techniques including SMPS frequency synchronization, spread spectrum, slew rate control, manual frequency tuning
- $\bullet$  Low-power Standby mode with very low quiescent current (35  $\mu\text{A}$  with VPRE and HVLDO ON)
- · 2x input pins for wake-up detection and battery voltage sense
- Device control via I<sup>2</sup>C interface with CRC (up to 3.4 MHz)
- Dual devices operation possible via dedicated synchronization pin
- Scalable portfolio from QM to ASIL B to ASIL D with Independent Monitoring
  Circuitry, dedicated interface for MCU monitoring, simple and challenger watchdog
  function, Power good, Reset and Interrupt, Built-in Self-Test, Fail-safe Output
- Configuration by OTP programming. Prototype enablement to support custom setting during project development in engineering mode

**VR5510 Device Design Guidelines** 

# 3 VR5510 Device Pinout

The VR5510 comes in a 56-pin QFN package.



# **VR5510 Device Design Guidelines**

# 4 Simplified Application Diagram



**VR5510 Device Design Guidelines** 

#### **Getting Started** 5

# 5.1 Entering Debug mode/test mode

• Figure 3 shows the hardware sequence that must be followed to enter Debug mode. The VDDOTP and VSUP1/2 pins must come up first (together or separately). PWRON1 and/or PWRON2 must come up only after the VDDOTP and VSUP1/2 pins have gone high.





Figure 4. Debug mode startup sequence implemented on board

- The Debug entry startup sequence can be implemented on board by adding an external supply (shown in Figure 4).
- The part then starts up in Debug mode. In this mode, as long as the VDDOTP pin is held high (>5 V), the regulators will be OFF. Debug mode can be confirmed by reading the fail-safe register, FS STATES(0x18h). If bit 14 is set to 1, then the Debug mode entry is successful.

AN13182

#### **VR5510 Device Design Guidelines**

Table 1. FS\_STATES

|                     | _   |                |             |              |                 |             |             |             |             |
|---------------------|-----|----------------|-------------|--------------|-----------------|-------------|-------------|-------------|-------------|
| Register<br>Address | R/W | Bit 15<br>RO   | Bit 14<br>W | Bit 13<br>RO | Bit 12          | Bit 11      | Bit 10      | Bit 9       | Bit 8       |
| (0x18h)             |     | 1              |             | 1            |                 |             |             |             |             |
| Bit name            |     | TCM_<br>ACTIVE |             | DBG_<br>MODE |                 |             |             |             |             |
| Register<br>Address | R/W | Bit 7          | Bit 6       | Bit 5        | Bit 4<br>RO     | Bit 3<br>RO | Bit 2<br>RO | Bit 1<br>RO | Bit 0<br>RO |
| (0x18h)             |     |                |             |              |                 |             |             |             |             |
| Bit Name            |     |                |             |              | FSM_STATES[4:0] |             |             |             |             |
|                     |     | 1              | T           |              |                 |             | 1           |             | 1           |

- After debug entry, a set of test mode keys must be sent through I<sup>2</sup>C to enter test mode.
   This is required in order to access the OTP registers and modify them to the required setting. The VDDOTP pin must be high for test mode keys to be accepted
- The same set of test mode keys must be written to both the main and fail-safe test
  mode entry registers M\_TM\_ENTRY (0x1Fh) and FS\_TM\_ENTRY (0x26h). Each of
  the keys below must be written in succession to each register
  - key1: 11010101\_10100111key2: 10111000\_11101110key3: 00001111 00110111
- After the test mode entry keys are successfully sent, read bit 6 of M\_TM\_STATUS1 (0x25h) and bit 15 of FS\_STATES(0x18h) registers to verify the test mode status. If both the bits are set to 1, then test mode entry is successful

Table 2. M\_TM\_STATUS1

| 10010 2. 111        |     |        |             |                       |             |             |             |             |             |
|---------------------|-----|--------|-------------|-----------------------|-------------|-------------|-------------|-------------|-------------|
| Register<br>Address | R/W | BIT 15 | BIT 14      | BIT 13                | BIT 12      | BIT 11      | BIT 10      | BIT 9       | BIT 8       |
| [0x25h]             |     |        |             |                       |             |             |             |             |             |
| Bit Name            |     |        |             |                       |             |             |             |             |             |
| Register<br>Address | R/W | BIT 7  | BIT 6<br>RO | BIT 5                 | BIT 4<br>RO | BIT 3<br>RO | BIT 2<br>RO | BIT 1<br>RO | BIT 0<br>RO |
| [0x25h]             |     |        | 1           |                       |             |             |             |             |             |
| Bit Name            |     |        | M_TM_ACTIVE | M_FSM_CURR_STATE[5:0] |             |             |             |             |             |

- The VDDOTP pin can now be pulled low and the device turns on with the newly updated OTP settings. Regardless of the VDDOTP pin status, the OTP settings can be modified at this point.
- The new settings take effect immediately

**VR5510 Device Design Guidelines** 

# 5.2 Modifying a programmed OTP in Debug mode

- To modify the OTP or to read the existing OTP settings, the following procedure must be followed:
  - The part must be set in Debug mode and test mode as explained in <u>Section 5.1</u>
     "Entering Debug mode/test mode"
  - VR5510 uses indirect referencing for accessing the OTP registers where the functional I<sup>2</sup>C mirror registers in the main and fail-safe domain must be used.
  - Read only: The OTP address must be written first in the MIRRORCMD register and then the MIRRORDATA register must be used for reading the data. Bits 8-15 of MIRRORDATA must be used to read the data. The same procedure must be followed for each OTP register, one register at a time
  - Write: The OTP data must be written first in the MIRRORDATA register (bits 0–7)
    and then the address must be written in the MIRRORCMD register. Note that bit 8 of
    MIRRORCMD must be set to 1. The same procedure must be followed for each OTP
    register, one register at a time

Table 3. MIRRORCMD and MIRRORDATA registers for Main and FS

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Device<br>Address | Register (I <sup>2</sup> C)<br>Address | Comments                                                                                                                               |
|--------------------------------------|--------------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| FS_MIRRORCMD [8:0]                   | Failsafe, 0x21h                            | [0x19h]                                | Bits 0 to 7 must be used to program the OTP address of the required register. Bit 8 is set to 0 for read and 1 for the write operation |
| FS_MIRRORDATA [15:0]                 | Failsafe, 0x21h                            | [0x1Ah]                                | Bits 0 to 7 must be used to write the OTP data of the required register. Bits 8 to 15 must be used for read operation                  |
| M_MIRRORCMD [8:0]                    | Main, 0x20h                                | [0x12h]                                | Bits 0 to 7 must be used to program the OTP address of the required register. Bit 8 is set to 0 for read and 1 for the write operation |
| M_MIRRORDATA [15:0]                  | Main, 0x20h                                | [0x13h]                                | Bits 0 to 7 must be used to write the OTP data of the required register. Bits 8 to 15 must be used for read operation                  |

- To modify the OTP settings like VPRE output voltage or BUCK12 output voltage, follow
  the above steps and write to the appropriate register address specified in the data
  sheet. For example: to change the VPRE output voltage from 3.3 V to 3.5 V (+6 %),
  write 0x11h to register M\_MIRRORDATA, then write the register address 0x18h to
  M\_MIRRORCMD [VPRE voltage OTP register = CFG\_VPRE\_1\_OTP (0x18h)] in the
  main side state machine
- Proper attention must be paid to the fail-safe side settings as well when a change is being made to the main state machine. In the example above, if the VPRE voltage was monitored externally using one of the VMONs, then the threshold selection on the VMON must also be adjusted in order to prevent an overvoltage or undervoltage condition from disabling the system

# **VR5510 Device Design Guidelines**

 After making the required configuration changes, the DBG\_EXIT bit (bit 14) can be set to 1 (in FS\_STATES register) to exit Debug mode, which might be essential to test the system with the full functionality.

Table 4. FS\_STATES Register

| Register<br>Address | R/W | BIT 15<br>RO  | BIT 14<br>W | BIT 13<br>RO | BIT 12      | BIT 11      | BIT 10      | BIT 9       | BIT 8       |
|---------------------|-----|---------------|-------------|--------------|-------------|-------------|-------------|-------------|-------------|
| [0x18h]             |     | 1             | 1           | 1            |             |             |             |             |             |
| Bit Name            |     | TM_<br>ACTIVE | DBG_EXIT    | DBG_MODE     |             |             |             |             |             |
| Register<br>Address | R/W | BIT 7         | BIT 6       | BIT 5        | BIT 4<br>RO | BIT 3<br>RO | BIT 2<br>RO | BIT 1<br>RO | BIT 0<br>RO |
| [0x18h]             |     |               |             |              |             |             |             |             |             |
| Bit Name            |     |               |             |              | FSM_STAT    | ΓES[4:0]    |             |             |             |

**VR5510 Device Design Guidelines** 

# 6 Interfacing between the PMIC and the MCU

- The VR5510 communicates with the MCU through I<sup>2</sup>C
- I<sup>2</sup>C specifications are according to the latest NXP I<sup>2</sup>C specification <u>UM10204 rev6</u>
- The communication is secured by an 8-bit CRC for each Write and Read command
- Typical I<sup>2</sup>C packet transactions between the host(MCU) and the PMIC are below:



**VR5510 Device Design Guidelines** 

# 7 Configuring the PMIC

# 7.1 Configuring the OTP

- Follow steps in <u>Section 5 "Getting Started"</u> to understand the OTP programming procedure. Most devices come with pre-programmed OTP settings, so the device starts functioning immediately upon powering up.
- Refer to Section 27 in the VR5510 data sheet for additional information about all the OTP registers.
- The following functions should be used as a guideline on how to implement a software
  routine for the drivers. Examples of software routines are mentioned in the following
  sections as PMIC\_xxx (). Depending on each MCU, the contents of these functions
  might vary. Therefore, the following sections define a generic set of registers to
  configure in each function.

#### 7.2 Initializing the PMIC (safety applications – ASILB to ASILD)

- After initial power-up, the device reaches the initialization stage (INIT\_FS) of the state
  machine and releases the RSTB pin as an indication. The MCU can be programmed
  to send initialization commands to the PMIC during this phase to modify the default
  functions or read the status.
- The following is applicable for initial power-up, wake up from the standby state or from a reset condition
- The (INIT\_FS) has a configurable window of 256 ms to 67 s during which all the initialization commands must be set by the MCU. After this phase, these registers become read only
- The MCU must follow the procedure below to write to the INIT\_FS registers. This is to secure the write process
  - Write the desired data in the FS\_I\_Register\_N (DATA)
  - Write the opposite in the FS\_I\_NOT\_Register\_N (DATA\_NOT)
- After writing to all the registers, the MCU must close the INIT\_FS window by sending a good watchdog refresh before the window period expires. Refer to the VR5510 data sheet for more information
- The MCU can also request to go to this INIT\_FS state by writing to the bit "GO\_TO\_INITFS" (bit 2) in FS\_SAFE\_IOs (0x15h) register in address 0x21h
- The MCU can use the default I<sup>2</sup>C device address: 0x20h for Main and 0x21h for Failsafe (FS) registers. These addresses are also configurable in the OTP using DEVICEID\_OTP (main) and I2CDEVID\_OTP (fail-safe). Refer to the VR5510 data sheet for more information

Table 5. Prerequisites in OTP

|                        | Register<br>Address | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3    | BIT 2      | BIT 1 | BIT 0 |
|------------------------|---------------------|-------|-------|-------|-------|----------|------------|-------|-------|
|                        |                     |       |       |       |       | 0        | 0          | 0     | 0     |
| Bit Name<br>(Main)     | [0x31h]             |       |       |       |       | DEVICEID | _OTP [3:0] |       |       |
| Bit Name<br>(Failsafe) | [0x17h]             |       |       |       |       | I2CDEVID | _OTP [3:0] |       |       |

AN13182

# **VR5510 Device Design Guidelines**

- See **Sections 23, 24, 25, and 26** in the data sheet for detailed description regarding the I<sup>2</sup>C configurations, data frame to use, and list of registers,
- The following registers are required for the PMIC to release the safety pin FS0B after the MCU sets the right initialization values, issues a valid watchdog refresh, and sends a release FS0B command.
- PMIC\_Init () to configure initial register configuration

Table 6. List of INIT\_FS registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                            |
|--------------------------------------|----------------------------------|-----------------------------------------|-----------------------------------------------------|
| FS_I_OVUV_SAFE_REACTION1             | Fail-safe, 0x21h                 | [0x01h]                                 | To configure the OV, UV impact reaction of monitors |
| FS_I_NOT_OVUV_SAFE_REACTION1         | Fail-safe, 0x21h                 | [0x02h]                                 | Write opposite data of 0x01h                        |
| FS_I_OVUV_SAFE_REACTION2             | Fail-safe, 0x21h                 | [0x03h]                                 | To configure the OV, UV impact reaction of monitors |
| FS_I_NOT_OVUV_SAFE_REACTION2         | Fail-safe, 0x21h                 | [0x04h]                                 | Write opposite data of 0x03h                        |
| FS_I_ABIST2_CTRL                     | Fail-safe, 0x21h                 | [0x05h]                                 | To configure the ABIST2 assignments of VMONs        |
| FS_I_NOT_ABIST2_CTRL                 | Fail-safe, 0x21h                 | [0x06h]                                 | Write opposite data of 0x05h                        |
| FS_I_WD_CFG                          | Fail-safe, 0x21h                 | [0x07h]                                 | Configure the WD error and refresh settings         |
| FS_I_NOT_WD_CFG                      | Fail-safe, 0x21h                 | [0x08h]                                 | Write opposite data of 0x07h                        |
| FS_I_SAFE_INPUTS                     | Fail-safe, 0x21h                 | [0x09h]                                 | Configure the FCCU settings and reaction            |
| FS_I_NOT_SAFE_INPUTS                 | Fail-safe, 0x21h                 | [0x0Ah]                                 | Write opposite data of 0x09h                        |
| FS_I_FSSM                            | Fail-safe, 0x21h                 | [0x0Bh]                                 | Configure the fault error impact and count settings |
| FS_I_NOT_FSSM                        | Fail-safe, 0x21h                 | [0x0Ch]                                 | Write opposite data of 0x0Bh                        |
| FS_I_SVS                             | Fail-safe, 0x21h                 | [0x0Dh]                                 | Configure the SVS settings                          |
| FS_I_NOT_SVS                         | Fail-safe, 0x21h                 | [0x0Eh]                                 | Write opposite data of 0x0Dh                        |

# 7.3 Disabling Watchdog and FCCU monitoring

The ASIL B and ASIL D versions of the device have a windowed watchdog with different watchdog types. Simple watchdog for ASILB and challenger type (Q&A) for ASILD devices. The watchdog can only be disabled in the INIT FS state.

To disable the watchdog, modify the watchdog window period configuration bits of the FS WD WINDOW register.

Table 7. WD\_WINDOW setting

| WD_WINDOW[3:0] | Watchdog Window Period        |
|----------------|-------------------------------|
| 0000           | DISABLE (during INIT_FS only) |
| 0001           | 1.0 ms                        |
| 0010           | 2.0 ms                        |
| 0011 (default) | 3.0 ms                        |

AN13182

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

# **VR5510 Device Design Guidelines**

Table 7. WD\_WINDOW setting...continued

| WD_WINDOW[3:0]  | Watchdog Window Period |
|-----------------|------------------------|
| 0100            | 4.0 ms                 |
| 0101            | 6.0 ms                 |
| 0110            | 8.0 ms                 |
| 0111            | 12 ms                  |
| 1000            | 16 ms                  |
| 1001            | 24 ms                  |
| 1010            | 32 ms                  |
| 1011            | 64 ms                  |
| 1100            | 128 ms                 |
| 1101            | 256 ms                 |
| 1110            | 512 ms                 |
| 1111            | 1024 ms                |
| Reset condition | POR                    |

#### Table 8. FS\_WD\_WINDOW register

|          | Pogiotor            | to ciotou |          |          |          |          |            |             |       |  |
|----------|---------------------|-----------|----------|----------|----------|----------|------------|-------------|-------|--|
|          | Register<br>Address | Bit 15    | Bit 14   | Bit 13   | Bit 12   | Bit 11   | Bit 10     | Bit 9       | Bit 8 |  |
| Bit Name | 0x0Fh               | WD_WINDO  | OW[3:0]  |          |          | Reserved | WDW_DC[2   | WDW_DC[2:0] |       |  |
|          | Register<br>Address | Bit 7     | Bit 6    | Bit 5    | Bit 4    | Bit 3    | Bit 2      | Bit 1       | Bit 0 |  |
| Bit Name | 0x0Fh               | Reserved  | Reserved | Reserved | Reserved | WDW_REC  | OVERY[3:0] |             |       |  |

#### Write

FS\_WD\_WINDOW=0x20B //Disable watchdog

FS\_NOT\_WD\_WINDOW=0xF504

When the device exits INIT\_FS state, FCCU monitoring starts. In order to avoid a fault coming from the FCCU, pins should be put in the correct state, or FCCU should be disabled. FCCU monitoring can be disabled with the FCCU\_CFG[1:0] bits of the FS\_I\_SAFE\_INPUTS register.

Table 9. FCCU configuration

| FCCU_CFG[1:0]   | FCCU pins configuration                                 |
|-----------------|---------------------------------------------------------|
| 00              | No monitoring                                           |
| 01 (default)    | FCCU1 and FCCU2 monitoring by pair (bi-stable protocol) |
| 10              | FCCU1 or FCCU2 input monitoring                         |
| 11              | FCCU1 input monitoring only                             |
| Reset condition | POR                                                     |

#### **VR5510 Device Design Guidelines**

Table 10. FS\_I\_SAFE\_INPUTS register

|          | Register<br>Address | Bit 15                  | Bit 14                  | Bit 13   | Bit 12             | Bit 11            | Bit 10            | Bit 9    | Bit 8                    |
|----------|---------------------|-------------------------|-------------------------|----------|--------------------|-------------------|-------------------|----------|--------------------------|
| Bit Name | 0x09h               | FCCU_CFC                | G[1:0]                  | 0        | FCCU12_<br>FLT_POL | FCCU1_<br>FLT_POL | FCCU2_<br>FLT_POL | Reserved | FCCU12_<br>FS_<br>IMPACT |
|          | Register<br>Address | Bit 7                   | Bit 6                   | Bit 5    | Bit 4              | Bit 3             | Bit 2             | Bit 1    | Bit 0                    |
| Bit Name | 0x09h               | FCCU1_<br>FS_<br>IMPACT | FCCU2_<br>FS_<br>IMPACT | Reserved | Reserved           | TIMING_W          | INDOW_STE         | BY[3:0]  |                          |

Write

FS I SAFE INPUTS=0x01CA

FS\_I\_NOT\_SAFE\_INPUTS=0xFE35

A good watchdog refresh is required to exit the INIT\_FS state. The good answer should be written in FS\_WD\_ANSWER register.

Table 11. FS WD ANSWER register

|          | 2010 111 1 0_112_7 11011211 10g.0001 |         |                |        |        |        |        |       |       |
|----------|--------------------------------------|---------|----------------|--------|--------|--------|--------|-------|-------|
|          | Register<br>Address                  | Bit 15  | Bit 14         | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| Bit Name | 0x12h                                | WD_ANSW | D_ANSWER[15:0] |        |        |        |        |       |       |
|          | Register<br>Address                  | Bit 7   | Bit 6          | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1 | Bit 0 |
| Bit Name | 0x12h                                | WD_ANSW | ER[15:0]       |        |        |        |        |       |       |

FS\_WD\_ANSWER= 0xA54D // Challenger watchdog refresh

FS WD ANSWER=0x5AB2 // Simple watchdog refresh

The command sequence is:

FS WD WINDOW=0x020B //Disable watchdog

FS\_NOT\_WD\_WINDOW=0xFDF4

FS I SAFE INPUTS=0x01CA //Disable FCCU monitoring

FS\_I\_NOT\_SAFE\_INPUTS=0xFE35

FS\_WD\_ANSWER= 0xA54D or FS\_WD\_ANSWER=0x5AB2 // Good watchdog (for Challenger or Simple) to exit INIT\_FS

The watchdog refresh that enables exiting from the INIT\_FS state should be written before the WD\_INIT\_TIMEOUT expires. The value of this timer is configurable by OTP with the WD\_INIT\_TIMEOUT\_OTP[1:0] bits of the CFG\_2\_OTP register. For the S32G OTP, this timer is 1024 ms.

#### 7.4 Configuring the low-power mode (STBY)

• PMIC SetMode () – to configure low-power Standby mode (STBY)

#### **VR5510 Device Design Guidelines**

STBY is an input that can be connected in the application to the MCU. The standby input pin polarity can be programmed through STBY\_POLARITY\_OTP bit to either active high or active low in Standby mode.

The STBY function should be enabled via the STBY\_EN\_OTP bit. There are two possible paths for entering Standby mode (selected via the STBY\_SAFE\_DIS\_OTP bit):

- Standard path using only the STBY pin transition,
- Safety path using an I<sup>2</sup>C request (STBY\_REQ bit) + STBY pin transition

Table 12. Prerequisites in OTP - Main (0x20h)

| Register<br>Address | R/W | BIT 7                     | BIT 6                     | BIT 5              | BIT 4                 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|---------------------|-----|---------------------------|---------------------------|--------------------|-----------------------|-------|-------|-------|-------|
| [0x31h]             | RW  | 1                         | 0                         | 0                  | 1                     |       |       |       |       |
| Bit Name            |     | STBY_<br>PGOOD<br>_EN_OTP | STBY_<br>POLARITY<br>_OTP | STBY_DISCH<br>_OTP | STBY_TIMER<br>_EN_OTP |       |       |       |       |

Table 13. Prerequisites in OTP - Main (0x20h) (continued)

| Register<br>Address | R/W | BIT 7 | BIT 6 | BIT 5                      | BIT 4                     | BIT 3                     | BIT 2           | BIT 1              | BIT 0 |
|---------------------|-----|-------|-------|----------------------------|---------------------------|---------------------------|-----------------|--------------------|-------|
| [0x19h]             | RW  |       |       | 1                          | 0                         | 0                         | 1               | 0                  |       |
| Bit Name            |     |       |       | STBY_<br>WINDOW_EN_<br>OTP | STBY_<br>SAFE_DIS_<br>OTP | STBY_<br>POLARITY_<br>OTP | STBY_<br>EN_OTP | RSTB_DELAY<br>_OTP |       |

Table 14. List of I<sup>2</sup>C STANDBY mode registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                                                                                                                        |
|--------------------------------------|----------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| FS_SAFE_IOS [1]                      | Fail-safe, 0x21h                 | [0x15h]                                 | STBY_REQ; Write 1 to this bit to make a standby request via I <sup>2</sup> C by the MCU                                                         |
| FS_I_SAFE_INPUTS [3:0]               | Fail-safe, 0x21h                 | [0x09h]                                 | TIMING_WINDOW_STBY; Configure the standby window duration between I <sup>2</sup> C request and pin transition settings by writing to these bits |
| M_MODE [0]                           | Main, 0x20h                      | [0x1h]                                  | STBY_PGOOD_TEST_EN; Configure this bit to enable or disable the STBY_PGOOD test function                                                        |
| M_SM_CTRL1 [10]                      | Main, 0x20h                      | [0x2h]                                  | STBY_TIMER_EN; Configure this bit to enable or disable the standby timer                                                                        |
| M_SM_CTRL1 [15:12]                   | Main, 0x20h                      | [0x2h]                                  | TIMER_STBY_WINDOW; Configure the duration of standby operation using these bits                                                                 |

**VR5510 Device Design Guidelines** 

# 7.5 Getting the status of regulators and IOs

• PMIC\_GetSystemEvents () – to read status of safety and non-safety related events

Table 15. Flags and IOs registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                                                                                                                   |
|--------------------------------------|----------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| FS_GRL_FLAGS                         | Fail-safe, 0x21h                 | [0x00h]                                 | To read the status of the safety pins FCCU1 and FCCU2; Also, to read the flags related to WD, IOs or I <sup>2</sup> C communication        |
| FS_OVUVREG_STATUS                    | Fail-safe, 0x21h                 | [0x13h]                                 | To read the status of all OV, UV flags related to the monitors                                                                             |
| FS_DIAG_SAFETY                       | Fail-safe, 0x21h                 | [0x16h]                                 | To read the status of the diagnostics checks like ABIST, LBIST. Also, to read the flags related to the safety pins, CRC, and low-power CLK |
| FS_SAFE_IOS [15:3]                   | Fail-safe, 0x21h                 | [0x15h]                                 | To configure and read the status of all the safety IO pins like RSTB, PGOOD and FS0B                                                       |
| FS_STATES                            | Fail-safe, 0x21h                 | [0x18h]                                 | To read the status of the fail-safe state machine and the integrity of fail-safe OTP and INIT_FS registers                                 |
| M_FLAG                               | Main, 0x20h                      | [0x00h]                                 | To read the status of all the events/ interrupts of the regulators                                                                         |
| M_FLAG1                              | Main, 0x20h                      | [0x0Ch]                                 | To read the status of OC and TSD flags of the regulators                                                                                   |
| M_FLAG2                              | Main, 0x20h                      | [0x0Dh]                                 | To read the status of UV and OV flags of the regulators                                                                                    |
| M_FLAG3                              | Main, 0x20h                      | [0x0Eh]                                 | To read the present status of all the regulators                                                                                           |

# 7.6 Configuring the PMIC interrupts

PMIC\_SetSystemReactions () – to configure the interrupt mask for several safety
and non-safety related events. Safety related impact registers must be modified only
during the INITS\_FS state. Refer to Section 20.2 in the VR5510 data sheet for more
information.

Table 16. Interrupts registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                                                                     |
|--------------------------------------|----------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------|
| FS_INTB_MASK                         | Fail-safe, 0x21h                 | [0x17h]                                 | To mask the interrupt related to all the OV, UV faults of the monitors, WD and the FCCU pins |
| M_INT_MASK1                          | Main, 0x20h                      | [0x0Ah]                                 | To mask the interrupts related to OC and TSD flags of all the regulator                      |
| M_INT_MASK2                          | Main, 0x20h                      | [0x0Bh]                                 | To mask the interrupts related to UVL and UVH flags of all the regulator                     |

AN13182

**VR5510 Device Design Guidelines** 

# 7.7 Configuring the SVS settings

• **PMIC\_ConfigureSvs ()** – to configure Static Voltage Scaling settings. Refer to Section 22.2.6 in the VR5510 data sheet for configuring the SVS settings related to offset and the sign.

Table 17. SVS setting registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                                                                  |
|--------------------------------------|----------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|
| M_LVB1_SVS                           | Main, 0x20h                      | [0x10h]                                 | Read only register to get the SVS offset value of Buck1 set in failsafe register FS_I_SVS |
| M_LVB1_STBY_DVS                      | Main, 0x20h                      | [0x11h]                                 | Buck1 output voltage in standby                                                           |

# 7.8 Configuring the Watchdog settings

• **PMIC\_Watchdog ()** – Configure the watchdog settings, feed the watchdog, and get the watchdog status.

Refer to <u>Section 7.3 "Disabling Watchdog and FCCU monitoring"</u> in this document and Section 22.4 in the VR5510 data sheet for configuring the safety-related watchdog settings during the INIT FS phase.

Table 18. List of OTP bits

| Register<br>Address | R/W | BIT 7          | BIT 6                    | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
|---------------------|-----|----------------|--------------------------|-------|-------|-------|-------|-------|-------|
| [0x16h]             | RW  | 0              | 1                        |       |       |       |       |       |       |
| Bit Name            |     | WD_DIS_<br>OTP | WD_<br>SELECTION_<br>OTP |       |       |       |       |       |       |

Table 19. List of I<sup>2</sup>C Watchdog registers

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                                                                |
|--------------------------------------|----------------------------------|-----------------------------------------|-------------------------------------------------------------------------|
| FS_WD_WINDOW_DUR                     | Fail-safe, 0x21h                 | [0x0Fh]                                 | To configure the window, duty cycle and recovery settings of WD         |
| FS_NOT_WD_WINDOW_DUR                 | Fail-safe, 0x21h                 | [0x10h]                                 | Write opposite data of 0x0Fh                                            |
| FS_WD_SEED                           | Fail-safe, 0x21h                 | [0x11h]                                 | To read the default seed from the PMIC or write a new seed              |
| FS_WD_ANSWER                         | Fail-safe, 0x21h                 | [0x12h]                                 | To write the seed value during the open WD window for a good WD refresh |

## 7.9 Releasing the FS0B pin

• PMIC\_ReleaseFS0B ()

The FS\_RELEASE\_FS0B register must be filled with the current WD\_SEED to successfully release the FS0B pin. The FS\_RELEASE\_FS0B register must be filled with the ongoing WD\_SEED bit field (FS\_WD\_SEED register) reversed and complemented.

AN13182

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

# **VR5510 Device Design Guidelines**

In addition, the fault counters must be cleared and the LBIST, ABIST checks must have passed.

Refer to the data sheet for more information.

# Table 20. FS0B I<sup>2</sup>C bits

| Registers (I <sup>2</sup> C)<br>Name | I <sup>2</sup> C Section/Address | Registers (I <sup>2</sup> C)<br>Address | Comments                |
|--------------------------------------|----------------------------------|-----------------------------------------|-------------------------|
| FS_RELEASE_FS0B                      | Failsafe, 0x21h                  | [0x14h]                                 | To release the FS0B pin |

**VR5510 Device Design Guidelines** 

# 8 VPRE Stability Measurement

# 8.1 High-voltage BUCK VPRE

VPRE is the high-voltage, synchronous, peak current mode buck controller that uses an external N-CH MOSFET for the high side and low side.



A current-mode regulation loop can be divided into three parts:

- The buck converter power stage includes the power stage of the buck converter
- The modulator creates the PWM using the current sense signal
- The voltage loop compensator ensures stability using the voltage feedback

#### 8.2 Stability measurement method

The standard stability measurement method injects noise between the voltage feedback (PRE\_FB) and the output voltage (VOUT) through a resistor. These measurements allow a Bode diagram to be traced in order to assess stability. <u>Figure 7</u> shows the standard stability measurement setup.

# **VR5510 Device Design Guidelines**



Figure 8 shows the simulation results for the VPRE stability measurement.

#### **VR5510 Device Design Guidelines**



The standard stability measurement method does not work with the VR5510. During the integration of the HV BUCK controller in the VR5510 device, the feedback pin (PRE\_FB) was merged with the negative current sense pin (PRE\_CSN). Due to this integration, the noise injected in PRE\_FB (voltage loop) is also injected into the current loop.

To overcome this limitation, split the measurements in two:

- Part 1 The error amplifier measurement: injecting at PRE\_FB and measuring at PRE\_COM
- Part 2 The power stage measurement: injecting at PRE\_COMP and measuring at PRE\_FB

The entire loop stability is obtained by adding both Bode plots.

#### 8.2.1 Part 1 - Error amplifier part

The first measurement obtains the stability of the error amplifier part by injecting noise at PRE\_FB and measuring at PRE\_COMP (error amplifier output)

# **VR5510 Device Design Guidelines**



The noise is injected through a resistor at PRE\_FB and the Bode analyzer monitors PRE\_FB (input) and PRE\_COMP (output).

The simulation result is shown in Figure 10.

# **VR5510 Device Design Guidelines**



# 8.2.2 Part 2 - Power stage part

The second measurement focuses on the power stage by injecting noise at PRE\_COMP and measuring at PRE\_FB.

#### **VR5510 Device Design Guidelines**



In this setup, the injection resistor cannot be placed in series with the compensation network. The voltage level of PRE\_COMP must be maintained using a four-quadrant voltage source. Before creating the setup, PRE\_COMP voltage must be measured as precisely as possible (no current leaving the supply). Then, the voltage source (V1=PRE\_COMP) and the resistor must be placed in parallel. Try to have as little current as possible flowing in or out of PRE\_COMP pin (<20 µA is a good target).

The simulation results are shown in Figure 12.

# **VR5510 Device Design Guidelines**



# 8.2.3 Part 3 - Complete VPRE stability

The entire loop bode plot is obtained adding the two Bode plots obtained from the error amplifier part and the power stage part. With the measurement tool, data can be exported to a spreadsheet (e.g. Excel), where the addition of gain and phase data can be done.

Gain = Gain-error + Gain-power

Phase = Phase-error + Phase-power

Figure 13 shows the curves of both stages and the two stages added together.

# **VR5510 Device Design Guidelines**



The results of the addition of error and power part correlate with the VPRE stability Bode plot in simulation, separating the feedback pin (PRE\_FB) and the negative current sense pin (PRE\_CSN).

**VR5510 Device Design Guidelines** 

# 9 Hardware Design Guidelines

#### 9.1 Schematic and BOM recommendations

#### 9.1.1 High-voltage Buck VPRE

The high-voltage Buck VPRE requires several external elements. The VPRE recommended schematic is shown in Figure 14.



- The high-voltage Buck VPRE requires an external dual N-channel MOSFET. The selection of the MOSFET is based on the customer's application. Below there are some recommended external MOSFETS depending on the application parameters.
- the high-voltage Buck VPRE requires at least a typical value 47  $\mu$ F, 50 V, 20% as input capacitance.
- The high-voltage Buck VPRE requires a typical effective output capacitor of 66  $\mu$ F, 16 V, 20% X7R for 455 kHz switching frequency, and a typical effective value of 44  $\mu$ F, 16 V, 20% X7R for 2.22 MHz switching frequency.
- The high-voltage Buck VPRE requires a typical inductor value of 4.7  $\mu$ H for a switching frequency of 455 kHz and a typical inductor value of 1.5  $\mu$ H for a switching frequency of 2.22 MHz.

Table 21. External MOSFET recommendations

| Appli-<br>cations | F <sub>PRE</sub> | I <sub>PRE</sub> < 2 A      | I <sub>PRE</sub> < 4 A      | I <sub>PRE</sub> < 6 A | I <sub>PRE</sub> < 10 A                                                     |
|-------------------|------------------|-----------------------------|-----------------------------|------------------------|-----------------------------------------------------------------------------|
| 12 V              | 455<br>kHz       | BUK9K25-40E<br>BUCK9K18-40E | BUK9K25-40E<br>BUCK9K18-40E | BUCK9K18-40E           | BUCK9K18-40E<br>NVTFS5C471NLWFTAG<br>HS = BUK9M9R5-40H<br>LS = BUK9M3R3-40H |

AN13182

#### **VR5510 Device Design Guidelines**

Table 21. External MOSFET recommendations...continued

| Appli-<br>cations | F <sub>PRE</sub> | I <sub>PRE</sub> < 2 A     | I <sub>PRE</sub> < 4 A     | I <sub>PRE</sub> < 6 A     | I <sub>PRE</sub> < 10 A |
|-------------------|------------------|----------------------------|----------------------------|----------------------------|-------------------------|
|                   | 2.22<br>MHz      | BUK9K25-40E<br>BUK9Y29-40E | BUK9K25-40E<br>BUK9Y29-40E | BUK9K25-40E<br>BUK9Y29-40E | NA                      |
| 24 V              | 455<br>kHz       | BUK9K35-60E<br>BUK9K52-60E | BUK9K35-60E<br>BUK9K52-60E | BUK9K35-60E                | BUK9K12-60E             |

Other MOSFETS can be used provided their performance is similar to that of the recommended parts.

A bootstrap capacitor is required to supply the gate drive circuit of the high side NMOS.
 The bootstrap capacitor value should be >10 times the Gate Source capacitor, total Qg.
 Table 22 shows the calculated values for some of the recommended MOSFETs.

Table 22. Calculated values for recommended MOSFETs

| MOSFET      | C <sub>BOOT</sub> (F)<br>(Calculated) | C <sub>BOOT</sub> min (F)<br>(Recommended) | C <sub>BOOT</sub> max (F)<br>(Recommended) |
|-------------|---------------------------------------|--------------------------------------------|--------------------------------------------|
| BUK9K18-40E | 3.33E-08                              | 4.00E-08                                   | 6.67E-08                                   |
| BUK9K25-40E | 2.33E-08                              | 2.80E-08                                   | 4.67E-08                                   |
| BUK9K12-60E | 8.00E-08                              | 9.60E-08                                   | 1.60E-08                                   |
| BUK9K35-60E | 2.00E-08                              | 2.40E-08                                   | 4.00E-08                                   |

- To guarantee a passive switching off of the transistors when a pin disconnection occurs, use gate-to-source resistors on Q1 and Q2, possibly in the 100 k $\Omega$  to 500 k $\Omega$  range.
- The output current is sensed via an external shunt in series with the inductor. The external shunt recommended value is 10 m $\Omega$  for 455 kHz and 20 m $\Omega$  for 2.2 MHz.
- A PI filter is required to filter the VPRE switching frequency on the Battery line. with  $F_{RES}$  = 1 / [2 $\pi$  x  $\sqrt{(LC)}$ ] and calculated for  $F_{RES}$  < VPRE\_FSW / 10
- An input capacitance of 300 pF is required on the battery line.
- The high-voltage Buck VPRE requires an external Type 2 compensation network with slope compensation to ensure stability.
- If VPRE is supplying regulators of external devices other than the VR5510, use a ferrite bead on the output line to limit the EMC perturbations.

#### 9.1.2 Low-voltage BOOST

The low-voltage BOOST requires several external elements. The BOOST recommended schematic is shown in <u>Figure 15</u>.

#### **VR5510 Device Design Guidelines**



- Boost regulator requires a 4.7 μH@1 MHz, 2.2 A inductor to VPRE.
- Select a Schottky diode 2 A, 30 V for DBOOST to limit the impact on the SMPS efficiency.
- Boost regulator requires at least a typical value of 2 x 22  $\mu$ F, 10 V, X6S as output capacitance connected to VBOOST pin.
- If BOOST is supplying regulators of external devices other than the VR5510, use a ferrite bead on the output line to limit the EMC perturbations.

#### 9.1.3 LVBUCK

The low-voltage BUCK converters require several external elements. The BUCK recommended schematic is shown in Figure 16.



• Low voltage buck converters need an effective input capacitor of typical value 4.7  $\mu$ F, 50 V, X7R (one each close to BUCKX IN pin)

AN13182

#### **VR5510 Device Design Guidelines**

- The low voltage buck converters require at least 1 × 1 μH inductor per regulator at the SWxIN pin as input capacitance. The DC resistance (DCR) and the saturation current specification of the inductor can be optimized based on the application requirements.
- Low voltage buck converters require at least typical value 2 x 22 μF, 10 V, X6S capacitor per regulator as output capacitance connected to the inductor.
- In addition to the above capacitors, 1 × 0.1 µF typical value capacitor can be added as bypass capacitor at the input and output pins of the regulators. This capacitor is optional and can be added mainly to improve the noise and/or electromagnetic interference (EMI) performance.

#### 9.1.4 LDO1 regulator

The medium voltage linear regulator LDO1 requires several external elements. The LDO1 recommended schematic is shown in Figure 17.



- The low dropout (LDO) regulator requires at least typical value 1  $\times$  1  $\mu$ F, 16 V or 10 V, X7R capacitor at the LDO1IN pin as input capacitance. This capacitor should be connected next to the input pin.
- The LDO1 regulator requires a typical value 4.7  $\mu$ F capacitor for 150 mA output current capability and 6.8  $\mu$ F capacitor for 400 mA capability as output capacitance connected to the LDO10UT pin.

#### 9.1.5 LDO2,3 regulators

The linear voltage regulators LDO2 and LDO3 require several external elements. The LDO2/3 recommended schematic is shown in <u>Figure 18</u>.

#### **VR5510 Device Design Guidelines**



- The low dropout (LDO) regulator requires at least typical value 1  $\times$  1  $\mu$ F, 16 V or 10 V, X7R capacitor at the LDO1IN pin as input capacitance.
- The LDO regulator requires at least typical value 1  $\times$  4.7  $\mu$ F, 10 V, X7R capacitor as output capacitance connected to the LDOXOUT pin.
- In addition to the above capacitors, 1 × 0.1 µF typical value capacitor can be added as bypass capacitor at the input and output pins of the regulators. This capacitor is optional and can be added mainly to improve the noise and/or electromagnetic interference (EMI) performance.

#### 9.1.6 High-voltage LDO

The high-voltage, low-power, low drop-out linear regulator HVLDO requires several external elements. The HVLDO recommended schematic is shown in <u>Figure 19</u>.



- HV\_HVLDO\_IN must be connected to either VPRE or VBAT and LV\_HVLDO\_IN can be connected to either VBUCK1/2 or VPRE.
- Both input pins require a typical value 1µF, 50 V, X7R as input capacitance connected to HV HVLDO IN and LV HVLDO IN.

AN13182

#### VR5510 Device Design Guidelines

 HVLDO requires a typical value 4.7 μF, 16 V, X7R capacitor as output capacitance connected to the HVLDO pin.

#### 9.1.7 VDIG, VANA, VDDIO

• Pins VDIG, VANA, VDDIO require at least typical value 1 x 1  $\mu$ F, 16 V, X6S capacitor at each output.

#### 9.1.8 Voltage monitors

- VCOREMON must be connected to S32G CORE supply (BUCK12 regulator). This pin should be connected next to the processor input supply to avoid a voltage drop.
- VDDIO must be connected to S32G IO supply (LDO3 regulator). The regulator connected to VDDIO must be at 1.8 V or 3.3 V.
- VMONx input pins can be connected to VPRE, LDO1, LDO2, LDO3, BUCK1, BUCK2, BUCK3, BOOST, or to an external regulator. An external resistor bridge is required to deliver a 0.8 V midpoint on the monitoring input pin. Use ± 0.1% or less resistor accuracy. For the S32G application:
  - VMON1 monitors LDO2 regulator
  - VMON2 is used to monitor BUCK3 regulator
  - VMON3 monitors VPRE regulator
  - VMON4 is used to monitor LDO1 regulator

Refer to AN13118- S32G VR5510 Safety Concept application note for more details about the monitoring connections.

## 9.2 PCB guidelines

#### 9.2.1 LVBUCKs

- As a rule, all the components related to the switching regulators (SWx) must be placed close to the regulators and connected to the pins with short, wide traces wherever necessary.
- All input capacitors including the bypass capacitors can be placed either on the top side
  or bottom of the board. However, it is important that they are placed close to the PMIC
  between the SWxIN pin and either the EPAD or the closest GND plane on the board.
  This connection is important to ensure that the parasitic inductance in this input current
  path is minimized and the current loop is made shorter.
- All output capacitors must be placed close to the IC but also at an optimum location from the load. The output capacitors must be provided with sufficient thermal vias to the GND plane.
- SWxFB pins must be connected to thin traces that are taken from close to the output capacitors and must be routed on one of the inner signal layers to shield from outside noise. In a multiphase configuration, connect all the feedback pins together.
- In the S32G application SW12FB can be connected directly to the PMIC\_SENSE input of the S32G processor.
- The trace that connects the SWxLX pin and the output inductor is a critical power trace which must always be routed as short and wide as possible to minimize the power loss.
- For multiphase configurations, make sure that all the recommendations are followed symmetrically between all the regulators.

AN13182

#### **VR5510 Device Design Guidelines**

 The inductor charging and discharging current loop must be designed as small as possible:



#### 9.2.2 VPRE

- The inductor charging and discharging current loop must be designed as small as possible.
- Input decoupling capacitors must be placed close to the high-side drain transistor pin.
- The boot strap capacitor must be placed close to the device pin using a wide and short track to connect to the external low-side drain transistor.
- PRE\_GLS, PRE\_GHS and PRE\_SW tracks must be wide and short and should not cross any sensitive signals (current sensing, for example).
- PRE\_FB used as voltage feedback AND current sense must be connected to RSHUNT and routed as a pair with CSP.



- The external transistor thermal shape should be in the range of 25 x 25 mm for optimum Rth.
- See LFPAK56 application note for more details: <a href="http://assets.nexperia.com/documents/application-note/AN10874.pdf">http://assets.nexperia.com/documents/application-note/AN10874.pdf</a>

#### 9.2.3 LDO regulators

- The LDO regulator does not have many external components except for the input and the output capacitor.
- Place these capacitors as close as possible to the PMIC.

AN13182

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved

**VR5510 Device Design Guidelines** 

# 9.2.4 LV BOOST

• Place the output capacitor as close as possible to the VBOOST pin.

VR5510 Device Design Guidelines

# 10 Revision History

# Table 23. Revision history

| Revision      | Date     | Description     |
|---------------|----------|-----------------|
| v.1           | 20210503 | Initial Release |
| Modifications | NA       |                 |

#### VR5510 Device Design Guidelines

# 11 Legal information

#### 11.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### 11.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product

design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 11.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

# VR5510 Device Design Guidelines

# **Tables**

| Tab. 1.  | FS_STATES 7                           | Tab. 13. | Prerequisites in OTP - Main (0x20h) |    |
|----------|---------------------------------------|----------|-------------------------------------|----|
| Tab. 2.  | M TM STATUS17                         |          | (continued)                         | 15 |
| Tab. 3.  | MIRRORCMD and MIRRORDATA registers    | Tab. 14. | List of I2C STANDBY mode registers  | 15 |
|          | for Main and FS8                      | Tab. 15. | Flags and IOs registers             | 16 |
| Tab. 4.  | FS_STATES Register9                   | Tab. 16. | Interrupts registers                | 16 |
| Tab. 5.  | Prerequisites in OTP11                | Tab. 17. | SVS setting registers               | 17 |
| Tab. 6.  | List of INIT_FS registers12           | Tab. 18. | List of OTP bits                    | 17 |
| Tab. 7.  | WD_WINDOW setting12                   | Tab. 19. | List of I2C Watchdog registers      | 17 |
| Tab. 8.  |                                       | Tab. 20. | FS0B I2C bits                       | 18 |
| Tab. 9.  | FCCU configuration13                  | Tab. 21. | External MOSFET recommendations     | 27 |
| Tab. 10. | FS_I_SAFE_INPUTS register 14          | Tab. 22. | Calculated values for recommended   |    |
| Tab. 11. | FS_WD_ANSWER register14               |          | MOSFETs                             | 28 |
|          | Prerequisites in OTP - Main (0x20h)15 |          | Revision history                    | 35 |

# VR5510 Device Design Guidelines

# **Figures**

| Fig. 1.<br>Fig. 2. | VR5510 device pinout4 VR5510 simplified application diagram | Fig. 11.<br>Fig. 12. | Power stage stability measurement setup  Power stage Bode plot |    |
|--------------------|-------------------------------------------------------------|----------------------|----------------------------------------------------------------|----|
| Fig. 3.            | Debug entry startup sequence6                               | Fig. 13.             | Addition of power stage and error stage                        | 20 |
| Fig. 4.            | Debug mode startup sequence                                 | •                    | Bode plots                                                     | 26 |
| 3                  | implemented on board6                                       | Fig. 14.             | VPRE schematic                                                 |    |
| Fig. 5.            | Typical I2C package transaction between                     | Fig. 15.             | BOOST schematic                                                | 29 |
| -                  | host and PMIC10                                             | Fig. 16.             | BUCK1/2 schematic                                              | 29 |
| Fig. 6.            | VPRE description19                                          | Fig. 17.             | LDO1 schematic                                                 | 30 |
| Fig. 7.            | VPRE standard stability measure setup 20                    | Fig. 18.             | LDO2/3 schematic                                               | 31 |
| Fig. 8.            | VPRE stability Bode plot21                                  | Fig. 19.             | HVLDO schematic                                                | 31 |
| Fig. 9.            | Error amplifier stability measurement setup 22              | Fig. 20.             | LVBUCKS PCB guidelines                                         | 33 |
| Fig. 10.           | Error part Bode plot23                                      | Fig. 21.             | VPRE PCB guidelines                                            | 33 |

# **VR5510 Device Design Guidelines**

# **Contents**

| 1     | Overview                                     |    |
|-------|----------------------------------------------|----|
| 2     | VR5510 Features                              | 3  |
| 3     | VR5510 Device Pinout                         |    |
| 4     | Simplified Application Diagram               | 5  |
| 5     | Getting Started                              | 6  |
| 5.1   | Entering Debug mode/test mode                | 6  |
| 5.2   | Modifying a programmed OTP in Debug          |    |
|       | mode                                         | 8  |
| 6     | Interfacing between the PMIC and the MCU     |    |
| 7     | Configuring the PMIC                         |    |
| 7.1   | Configuring the OTP                          | 11 |
| 7.2   | Initializing the PMIC (safety applications – |    |
|       | ASILB to ASILD)                              | 11 |
| 7.3   | Disabling Watchdog and FCCU monitoring       |    |
| 7.4   | Configuring the low-power mode (STBY)        |    |
| 7.5   | Getting the status of regulators and IOs     |    |
| 7.6   | Configuring the PMIC interrupts              |    |
| 7.7   | Configuring the SVS settings                 |    |
| 7.8   | Configuring the Watchdog settings            |    |
| 7.9   | Releasing the FS0B pin                       |    |
| 8     | VPRE Stability Measurement                   |    |
| 8.1   | High-voltage BUCK VPRE                       |    |
| 8.2   | Stability measurement method                 |    |
| 8.2.1 | Part 1 - Error amplifier part                |    |
| 8.2.2 | Part 2 - Power stage part                    |    |
| 8.2.3 | Part 3 – Complete VPRE stability             |    |
| 9     | Hardware Design Guidelines                   |    |
| 9.1   | Schematic and BOM recommendations            |    |
| 9.1.1 | High-voltage Buck VPRE                       | 27 |
| 9.1.2 | Low-voltage BOOST                            |    |
| 9.1.3 | LVBUCK                                       |    |
| 9.1.4 | LDO1 regulator                               |    |
| 9.1.5 | LDO2,3 regulators                            |    |
| 9.1.6 | High-voltage LDO                             |    |
| 9.1.7 | VDIG, VANA, VDDIO                            |    |
| 9.1.8 | Voltage monitors                             |    |
| 9.2   | PCB guidelines                               |    |
| 9.2.1 | LVBUCKs                                      | 32 |
| 9.2.2 | VPRE                                         |    |
| 9.2.3 | LDO regulators                               |    |
| 9.2.4 | LV BOOST                                     |    |
| 10    | Revision History                             |    |
| 11    | Legal information                            | 36 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.