

## Lehrstuhl für Informatik 3

Rechnerarchitektur

**Dustin Heither** 

# Flexible and Efficient QoS Provisioning in AXI4-Based Network-on-Chip Architecture - A brief comprehension

Paper in the subject 'Neuartige Rechnerarchitekturen'

28. September 2025

Please cite as:

Dustin Heither, "Flexible and Efficient QoS Provisioning in AXI4-Based Network-on-Chip Architecture - A brief comprehension," Seminar Paper, University of Erlangen, Dept. of Computer Science, September 2025.



# Flexible and Efficient QoS Provisioning in AXI4-Based Network-on-Chip Architecture - A brief comprehension

Paper in the subject 'Neuartige Rechnerarchitekturen'

vorgelegt von

#### **Dustin Heither**

geb. am 10. May 1992 in Oberhausen

angefertigt am

## Lehrstuhl für Informatik 3 Rechnerarchitektur

# Department Informatik Friedrich-Alexander-Universität Erlangen-Nürnberg

Betreuer: M.Sc. Philipp Holzinger
Betreuender Hochschullehrer: Prof. Dr.-Ing. Dietmar Fey

Beginn der Arbeit: 1. April 2025

Abgabe der Arbeit: 28. September 2025

## Erklärung

Ich versichere, dass ich die Arbeit ohne fremde Hilfe und ohne Benutzung anderer als der angegebenen Quellen angefertigt habe und dass die Arbeit in gleicher oder ähnlicher Form noch keiner anderen Prüfungsbehörde vorgelegen hat und von dieser als Teil einer Prüfungsleistung angenommen wurde.

Alle Ausführungen, die wörtlich oder sinngemäß übernommen wurden, sind als solche gekennzeichnet.

### Declaration

I declare that the work is entirely my own and was produced with no assistance from third parties.

I certify that the work has not been submitted in the same or any similar form for assessment to any other examining body and all references, direct and indirect, are indicated as such and have been cited accordingly.

(Dustin Heither) Erlangen, 28. September 2025

# **Contents**

| List of Acronyms |                                     |                                     |    |
|------------------|-------------------------------------|-------------------------------------|----|
| 1                | 1 Introduction                      |                                     |    |
| 2                | Bac                                 | kground and State of the Art        | 2  |
|                  | 2.1                                 | Network-On-Chip                     | 3  |
|                  | 2.2                                 | AMBA and AXI-Protocol               | 8  |
|                  | 2.3                                 | Quality of Service                  | 12 |
|                  | 2.4                                 | Related Work                        | 14 |
| 3                | Stru                                | acture of the proposed Architecture | 15 |
| 4                | Res                                 | ults of proposed architecture       | 21 |
|                  | 4.1                                 | Custom Simulator                    | 22 |
|                  | 4.2                                 | Experimental Results                | 25 |
| 5                | 5 Conclusion and critical reflexion |                                     | 27 |
| Bi               | Ribliography                        |                                     |    |

# **List of Acronyms**

ACE AXI Coherency Extensions

AXI4 Advanced eXtensible Interface 4

BiNoC Bidirectional Network-on-Chip

CHI Coherent Hub Interface

DiffServ Differentiated Services

DNN Deep Neural Network

**DOR** Dimension-Order Routing

**DyAD** Dynamic Adaptive Deterministic

FinFET Fin Field-Effect Transistor

GRS Guaranteed-Rate Service

GS Guaranteed Service
IntServ Integrated Services

IPTV Internet Protocol Television

LCS Latency-Critical Service

MMP Markov Modulated Process

NA Network Adapters
 NI Network Interface
 NoC Network-on-Chip
 QoS Quality of Service
 SoC System-on-Chip

TDM Time Divison Multiplexing
TMU Transaction Monitoring Unit
URS Unspecified-Rate Service

VC Virtual Channel

Contents v

VoD Video on Demand

**VoIP** Voice over IP

# Chapter 1

## Introduction

As part of the seminar "Neuartige Rechnerarchitekturen", the paper "Flexible and Efficient QoS Provisioning in AXI4-Based Network-on-Chip Architecture" by Wang and Lu (2022) is analyzed in detail.[1] The goal of this analysis is to engage deeply with the presented architecture, identify key concepts and findings, and prepare a seminar presentation that clearly conveys these to fellow students. The seminar is part of the Bachelor's program in Computer Science at Friedrich-Alexander-Universität Erlangen-Nürnberg and was attended during the summer semester of 2025.

The title of the paper already points to three essential core aspects: Quality of Service (QoS), Advanced eXtensible Interface 4 (AXI4), and Network-on-Chip (NoC). These terms will be explained in more detail, placed in their technical context, and examined in relation to each other. The objective is to provide a comprehensive overview and analysis of the architecture developed by Wang and Lu.

With the increasing number of processor cores and functional units in modern System-on-Chip (SoC) designs, the demands on efficient and reliable communication between these components also grow. For this reason, NoC architectures are becoming increasingly important. At the same time, many applications require low latencies and guaranteed bandwidth, making flexible QoS support essential. The AXI4 standard has become a widely adopted protocol in the industry, highlighting the relevance and timeliness of the approach presented by Wang and Lu.[2][3][4]

To provide technical context, the key concepts (NoC, QoS, and AXI4) are first compared with the current state of the art and relevant research literature. This is followed by a detailed description of the architecture introduced by Wang and Lu, including discussion of the role of the subnetworks (Virtual Channel (VC) and Time Divison Multiplexing (TDM)) and the Network Interface (NI). Building on this, the experimental results are presented and critically evaluated.

# Chapter 2

# **Background and State of the Art**

## 2.1 Network-On-Chip

#### **EVOLUTION OF BUSES**

A network-on-chip is a communication system used in modern SoC architectures to efficiently connect various components (e.g., processors, memory, and specialized units). Instead of using classic buses or point-to-point connections, NoC relies on a network-like communication principle inspired by computer networks or high-performance computers. [5]

The Fig. 2.1 shows the development of bus technologies over the past few years.



**Figure 2.1** – Evolution of Interconnections

Before 1980, custom solutions were typically used for on-chip communication. Starting around 1995, so-called shared-bus architectures such as ARM's AMBA bus [7] and IBM's CoreConnect[8] were introduced. These approaches enabled a more modular design with standardized interfaces and supported the reuse of IP components (IP reuse).

However, as bandwidth demands increased, shared-bus systems became a bottle-neck. To address this issue, hierarchical bus architectures were introduced. These utilize multiple buses or bus segments to reduce the load on the main bus. Local communication between modules on the same bus segment is possible without burdening the entire bus. Nevertheless, such architectures are only limitedly scalable, inflexible, and lead to increased design complexity. The more cores are connected, the harder it becomes to meet timing constraints (time closure<sup>1</sup>) and ensure QoS.

Another alternative was the bus matrix — a full crossbar system that allows parallel connections between components. However, as system size grows, the complexity of wiring also increases and can eventually improve the effort required for the logic itself. Moreover, such systems do not clearly separate transport, transaction, and physical layers. Therefore, when a system upgrade is needed, it often affects the entire interface design and all connected blocks.

<sup>&</sup>lt;sup>1</sup>Time Closure: Successfully ensuring all timing constraints are satisfied in the design so that the chip can operate reliably at its target clock frequency.

Against this background, some researchers in the early 2000s proposed implementing communication between different processing units on a chip via a predefined platform—an integrated switching network known as Network-on-Chip. NoCs fulfill key requirements of modern SoCs: Reusability, scalable bandwidth, and energy efficiency. NoCs have replaced wired connections and instead utilize intelligent network infrastructures. They draw on models, techniques, and tools from network communication, thereby replacing fixed wiring with packet-based communication.[9]

#### NOC COMPONENTS

A NoC consists of the following three essential components: [10][9]

- 1. **Links**, which physically connect the nodes and enable communication between them. A link connects exactly two routers (see item 2). A link can contain one or more logical channels; a channel in turn consists of a set of wires (cables). The implementation of a link also includes the definition of the synchronization protocol between the source and the destination node.
- 2. **Routers**, which are responsible for implementing the communication protocol. A router has multiple input and output ports as well as a switching matrix that establishes the connection between these ports. Additionally, each router has a local port connected to the respective IP core. A logic block inside the router controls the flow control (see below for further description) policies and defines the overall strategy for data forwarding.
- 3. **Network Adapters (NA)** or **NI** serve as the logical interface between the IP cores and the network. They are necessary because the internal communication mechanisms of an IP core (e.g. bus protocols like AXI) are typically not directly compatible with the packet-based mechanisms of a NoC.

#### TOPOLOGY

NoC can be characterized by the structure of their router connections. This structure is also referred to as the *topology* and is typically represented as a graph G(N, C), where N denotes the set of routers (nodes) and C the set of channels (edges). A fundamental distinction is made between *direct* and *indirect topology*.

In the case of *direct topology*, each router is assigned exactly one processor. This pair is considered a node in the network. Each node is connected to a fixed number of neighbors, and messages are transported over one or more intermediate nodes (routers). Commonly used structures include n-dimensional grids, mesh topologies, or torus topologies (also called k-ary n-cubes).

In *indirect topology*, not all routers are directly connected to a processing unit, as is the case in the direct model. Some routers serve solely to route messages through

the network, while others are responsible for control and management functions. These so-called logic routers act as sources or targets of messages.[9]

#### ROUTING

In NoC architectures, routing is a central component because it determines how data packets are transmitted between individual nodes. Fundamentally, routing algorithms can be divided into two main categories: deterministic and adaptive routing.

In *deterministic routing*, the path a packet takes from the source to the destination is predefined and remains unchanged regardless of the current network load or other conditions. Well-known deterministic methods include XY-routing and Dimension-Order Routing (DOR).[11]

In contrast, *adaptive routing* allows dynamic path adjustments based on the current state of the network. This enables, for example, the avoidance of congestion or faulty connections. Adaptive algorithms include Dynamic Adaptive Deterministic (DyAD)[12] as well as Odd-Even routing.

Complementing these are *congestion-aware routing algorithms* that specifically consider the current network load to achieve an even distribution of data traffic.[13] A special subcategory are so-called *ant colony-based algorithms*, which use concepts from swarm intelligence. Here, paths are learned and continuously optimized using virtual pheromone trails, enabling flexible and adaptive route finding.[14]

#### FLOW CONTROL

Another essential aspect in NoC systems is the so-called flow control, which defines how available resources such as bandwidth or buffer memory are assigned to individual data packets. The goal is to ensure efficient resource usage and thereby optimize the overall network throughput. Fundamentally, one distinguishes between bufferless and buffered flow control.

In *bufferless flow control*, there are no or only very limited intermediate storage; data packets that cannot be forwarded immediately are either discarded or rerouted via alternative paths. A typical example is circuit switching, where a fixed path through the network is reserved prior to data transmission. In contrast, buffered flow control temporarily stores data packets when the desired output channel is occupied or forwarding is otherwise delayed. This method increases the flexibility of data transmission and reduces the likelihood of packet loss or rerouting, but entails higher hardware complexity and energy consumption due to the additional buffer resources that must be provided and managed.

Within *buffered flow control*, two central approaches can be distinguished: In packet-buffer flow control, the entire packet is stored in a buffer until it can be forwarded completely. This method is simple to implement but can be inefficient,

especially for large packets and limited buffer memory. A finer control is provided by flit-buffer flow control, where packets are divided into smaller units called flits (flow control digits) and buffered individually. This allows more efficient use of available memory and better coordination of data flow, potentially leading to higher network performance.

Additionally, different buffering strategies exist within these approaches, including *input buffering*, *output buffering*, and *virtual channel buffering*. Input buffering stores incoming data streams at each input channel, while output buffering places buffers at the router's output channels. Virtual channel buffering allows multiple logical channels to share one physical channel, thereby reducing blocking and improving the utilization of available bandwidth. However, this technique requires more complex control logic and increases hardware overhead.[15]



Figure 2.2 - NoC-Protocol [16]

#### **PROTOCOL**

The network protocol for the NoC presented in [16] was developed with the goal of enabling both high data transfer efficiency and low power consumption. The basis is a flexibly structured packet format with a modular header, which can be divided into a full or compact header as needed. The header includes, among other things, information about packet priority (Pr), transfer mode (Read/Write), burst length (BL), source and destination addresses (Source/ Dest ID), as well as optional fields such as address or data activation (A, D) and an acknowledge request (AC).

Burst communication typically occurs with a burst length of 1, 2, 4, or 8 transfers. In a *Burst READ* (see Fig. 2.2), the master first sends a packet with the address and full header to the slave. The slave then responds with multiple compact packets, each containing one data word. The re-transmission of address information is omitted because it can be derived from the initial address and the burst length. In contrast, during a *Burst WRITE*, the master sends multiple data packets together with a compact header and the destination address to the slave. Optionally, an

acknowledge request can be set, so that the slave sends back a confirmation packet (ACK) after successful reception.

The structure of the protocol allows minimizing overhead and reducing energy consumption by using compact headers and selective field activation. Particularly noteworthy is the combination of efficient data transfer, scalability, and hardware friendliness, which makes this protocol well suited for use in high-performance and energy-optimized system-on-chip architectures.

However, it should be noted that the protocol presented here is only one example from the multitude of existing NoC communication protocols. Depending on the use case and system requirements, different protocols exist that are optimized, for example, for different flow control mechanisms, routing strategies, or real-time requirements. NoC protocols vary significantly in header structure, burst support, energy efficiency, and error handling to meet specific design goals. Therefore, the choice of a acNoC protocol is always adapted to the particular requirements of the target system.

#### ADVANTAGES AND DISADVANTAGES

A NoC offers several advantages over traditional bus-based communication structures: It enables scalable and parallel data transfer between many processor cores or components, significantly improving performance and efficiency in complex systems. Moreover, the structured interconnection enhances fault tolerance and bandwidth while reducing latency.

However, NoCs also bring disadvantages, such as increased design and implementation effort, as well as additional chip area and power consumption. In particular, the complexity of routing and control can complicate development and validation. Overall, however, in modern multicore systems the advantages of NoCs usually outweigh the disadvantages, as they provide a flexible and high-performance communication infrastructure.[15]

#### 2.2 AMBA and AXI-Protocol

#### **EVOLUTION OF AMBA**

Advanced Microcontroller Bus Architecture (AMBA) is an open-standard, on-chip interconnect specification for the connection and management of functional blocks in system-on-a-chip (SoC) designs.

The AMBA standard was first introduced by ARM in 1996 to provide a scalable and reusable on-chip communication interface for System-on-Chip (SoC) designs. Over time, AMBA evolved through several generations to meet increasing system complexity and performance requirements.[17]

- AMBA 1 (1996): Introduced basic buses like APB (Advanced Peripheral Bus) and ASB (Advanced System Bus) for simple communication.
- AMBA 2 (1999): Added the AHB (Advanced High-performance Bus), offering higher performance for pipelined systems.
- AMBA 3 (2003): Introduced AXI3 (Advanced eXtensible Interface), supporting out-of-order transactions and multiple outstanding operations.
- AMBA 4 (2010): Introduced AXI4, which includes:
  - AXI4: Full-featured interface with support for burst transactions.
  - AXI4-Lite: Simplified, single transaction interface used for register-mapped control
  - AXI4-Stream: Designed for high-speed data streaming without address lines.
- AMBA 5 (2013 +): Introduced AXI Coherency Extensions (ACE) and Coherent Hub Interface (CHI) for multicore and cache-coherent systems.

Among the various interfaces introduced in the AMBA family, the AXI4 protocol has become the de facto standard for high-performance interconnects in modern SoC designs. AXI4 provides a flexible, high-bandwidth, and scalable communication mechanism suitable for a wide range of applications, from simple register access to complex burst-based memory transfers.[18]

#### **AXI4 PROTOCOL**

The AXI4 protocol is a key part of the AMBA specification, designed for high-performance, high-frequency system designs. It provides a point-to-point interface between master and slave components, supporting efficient burst-based data transfers with minimal latency and flexible timing. AXI4 separates read and write

operations into independent channels, allowing simultaneous or decoupled transactions in both directions. This decoupling enables high throughput and efficient use of bus bandwidth, which is critical in complex SoC architectures. [19]

#### **AXI CHANNELS**

The AXI4 protocol defines five distinct channels to support read and write transactions. Each channel consists of a set of signals that are valid for a single transfer direction. The channels are:[19]

- 1. **Write Address Channel (AW)**: Carries the address and control information for write transactions from the master to the slave.
- 2. Write Data Channel (W): Carries the actual data to be written to the slave.
- 3. **Write Response Channel (B):** Sends the status of the write transaction back from the slave to the master. The "B" stands for "buffered."
- 4. **Read Address Channel (AR)**: Carries the address and control information for read transactions from the master to the slave.
- 5. **Read Data Channel (R):** Carries the data read from the slave back to the master, along with response signals.

In a write transaction, the master initiates the process by sending the target address and control signals on the **AW** channel. The associated data is sent separately on the **W** channel. Since the address and data are transmitted independently, they may arrive at the slave at different times. After the slave successfully receives and processes the data, it responds with a write response on the **B** channel to indicate the completion status, such as OKAY or ERROR.[19]

Read transactions follow a similar pattern but involve different channels. The master sends the read address and control information on the **AR** channel. In response, the slave returns the requested data on the **R** channel. Along with the data, the **R** channel also carries response signals that may indicate errors, such as invalid address access, corrupted data, or failed permission checks.[19]

The separation of address and data channels for both read and write operations allows the interface to achieve high throughput and pipelined transaction handling. All AXI channels use a handshake protocol based on VALID and READY signals. The master asserts VALID when data is ready to transfer, and the slave asserts READY when it can accept data. Data is transferred only when both signals are high, allowing flexible timing and preventing data loss.[19]

#### TRANSACTIONS

In the AXI protocol, a **transfer** is a single exchange of information that completes

with one VALID and READY handshake between the master and the slave. In contrast, a **transaction** is a full operation consisting of multiple transfers. It includes an address transfer, one or more data transfers, and, in the case of write operations, a response transfer.[19]

Each transaction includes attributes that define its behavior, such as the number of data transfers, the size of each transfer, and the burst type. These attributes are encoded in the following control signals (where x denotes either AR or AW):[19]

- AxLEN ([7:0]): Specifies the number of data transfers in a burst. The value can range from 0 to 255, which corresponds to 1 to 256 data transfers.
- AxSIZE ([2:0]): Defines the size of each data transfer. The encoded values indicate the number of bytes per transfer: 000 = 1 byte, 001 = 2 bytes, ..., up to 111 = 128 bytes.
- AxBURST ([1:0]): Indicates the burst type, which controls how addresses are generated within a burst.

#### **BURST TYPES**

AXI4 supports three main types of burst transfers, as defined by the AxBURST signal:[19]

- **FIXED (0b00)**: The address remains constant for every data transfer. This is commonly used for accesses to FIFO buffers or peripheral registers.
- INCR (0b01): The address increments by the transfer size for each data beat. This mode is ideal for sequential memory accesses or block transfers.
- WRAP (0b10): Similar to incrementing bursts, but the address wraps around to a lower value when a certain boundary is reached. This mode is often used for cache line fills or circular buffers.
- RESERVED (0b11): This encoding is reserved and should not be used.

#### **ADVANTAGES**

To summarize, AXI4 incorporates several key features that make it well-suited for high-performance systems. One of its core advantages is the use of independent read and write channels, which allows these operations to be carried out concurrently, thereby increasing overall throughput.

Additionally, AXI4 supports multiple outstanding transactions, enabling masters to issue several requests without needing to wait for prior transactions to complete. The protocol also permits out-of-order completion of responses, granting flexibility in how slaves manage and return data.

Efficient data transfer is further achieved through the use of burst transactions, which allow multiple data beats to be sent in a single transfer. Moreover, AXI4 does not impose a strict timing relationship between the address and data phases, offering greater design flexibility. Finally, all communication channels rely on a straightforward two-way handshake protocol, utilizing the VALID and READY signals for effective flow control.[20][21]

#### AXI4-LITE AND AXI4-STREAM

AXI4-Lite is a simplified subset of AXI4, supporting only single, non-burst transactions. It is primarily used for register access and control/status registers, where low complexity and minimal logic overhead are preferred.[22]

Unlike AXI4 and AXI4-Lite, AXI4-Stream is designed for unidirectional, high-throughput data streaming without address phases. It is optimized for continuous data flow, commonly used in interfaces such as FIFO transfers, DSP data paths, or serial communication modules. The protocol uses TVALID, TREADY, and sideband signals like TLAST to mark packet boundaries.[23]

## 2.3 Quality of Service

#### WHAT IS QUALITY OF SERVICE IN NETWORKING?

QoS refers to a set of technologies and techniques used in networking to manage traffic and ensure the efficient and predictable performance of critical applications. It allows organizations to prioritize certain types of traffic over others, ensuring that resource-intensive or time-sensitive services maintain high performance even under constrained bandwidth conditions.

QoS is particularly important in networks that handle real-time data, such as Internet Protocol Television (IPTV), online gaming, media streaming, video conferencing, Video on Demand (VoD), and Voice over IP (VoIP). By applying QoS policies, organizations can optimize the behavior of multiple applications, gaining visibility and control over network characteristics such as bit rate, jitter (see below at 2.3), packet loss, and latency.[24][25][26][27]

#### TYPES OF TRAFFIC

Different types of traffic are affected by various network parameters that influence performance. *Bandwidth* refers to the maximum rate at which data can be transferred across the network, while throughput represents the actual rate achieved. *Latency* is the delay experienced in transmitting data from source to destination. *Jitter*, on the other hand, refers to the variation in packet arrival times, often caused by network congestion. This variation can lead to packets arriving late or out of sequence, affecting the quality of real-time applications such as voice and video.[26][27]

#### HOW DOES OOS WORK?

As businesses increasingly rely on networks to transmit information between endpoints, data is divided into packets for transmission. These packets, much like letters in envelopes, are routed through the network. Since bandwidth is limited, QoS is responsible for determining which packets receive priority to ensure that critical traffic is delivered reliably and efficiently. QoS achieves this by classifying traffic based on predefined policies and assigning priorities to different classes of traffic. High-priority packets, such as those carrying voice or video, are given preferential treatment over less critical traffic like file downloads or email.

The implementation of QoS involves several key mechanisms. Traffic classification and marking are used to identify and label packets according to their type or importance. Queuing mechanisms then determine the order in which packets are transmitted, using techniques such as priority queuing or weighted fair queuing. Bandwidth management ensures that different traffic types receive appropriate resource allocation, while policing and shaping tools are used to enforce traffic limits or smooth traffic flows. Congestion management techniques help to prevent buffer

overflow and packet loss during periods of high network usage. These combined techniques ensure that network resources are allocated efficiently and in accordance with organizational priorities. [26][25][24]

#### **QOS MODELS**

QoS can be implemented using several different models. The best-effort model provides no guarantees and treats all traffic equally, making it suitable only for non-critical applications.[28]

The Integrated Services (IntServ) model offers strict QoS guarantees by reserving network resources for specific traffic flows using signaling protocols such as the Resource Reservation Protocol (RSVP).[29]

In contrast, the Differentiated Services (DiffServ) model is more scalable and widely used in modern enterprise networks. DiffServ classifies and manages traffic into different service levels without requiring end-to-end signaling, allowing more flexible and efficient QoS implementation.[28]

#### 2.4 Related Work

#### RECENT PUBLICATIONS

Since the authors provided an overview of related work within their paper (see Wang & Lu [p. 1524–1526, Sec. II]), therefore this chapter focuses on several new contributions that are closely related to AXI4-based NoCs and QoS-aware architectures.

PATRONOC introduces an open-source, fully AXI4-compliant NoC fabric specifically designed for multi-accelerator Deep Neural Network (DNN) platforms. It demonstrates up to 34% improved area efficiency and achieves between two- and eight-fold throughput improvements compared to state-of-the-art designs.[30]

Another line of research is represented by FlooNoC, which has appeared in two iterations. The 2023 version presents a low-latency, wide-channel AXI4-compatible NoC, achieving 629 Gbps per link at 1.23 GHz in 12 nm Fin Field-Effect Transistor (FinFET)<sup>2</sup> technology with only 10% area overhead.[31]

An extended 2024 version further enhances performance by reaching 645 Gbps per link, 103 Tbps aggregate bandwidth, and energy efficiency of 0.15 pJ/B per hop, while still maintaining very low hardware overhead.[32]

AXI-REALM (2023–2024) provides a real-time extension for AXI4 interconnects, introducing credit-based traffic regulation and observability of per-manager traffic. When implemented in a Linux-capable RISC-V SoC, it reduces worst-case memory latency from over 264 cycles to fewer than 8 cycles, with an area overhead as low as 2.45%.[33][34]

From the perspective of QoS-aware router design, AQ-BiNoC introduces an anticipative mechanism that improves the latency of high-priority Guaranteed Service (GS) packets by roughly 14–35% compared to traditional NoC and Bidirectional Network-on-Chip (BiNoC)<sup>3</sup> routers under various traffic scenarios.[35]

Finally, reliability aspects of AXI4 have been addressed in 2025 with the proposal of a Transaction Monitoring Unit (TMU) for AXI4 interconnects, which enables real-time detection of protocol violations and timeout faults. The TMU supports monitoring of up to 32 outstanding transactions, offering different levels of granularity to balance coverage and cost.[36]

<sup>&</sup>lt;sup>2</sup>FinFET is a 3D transistor structure where the conducting channel is formed in a thin vertical "fin" of silicon. Unlike traditional planar MOSFETs, its gate wraps around multiple sides of the fin, providing better electrostatic control, reducing leakage current, and enabling higher switching speeds and energy efficiency at advanced technology nodes (e.g., 12 nm, 7 nm).

<sup>&</sup>lt;sup>3</sup>A BiNoC is a NoC architecture in which communication channels between routers can dynamically switch direction. Instead of having two fixed unidirectional links per connection, a single physical link can be time-multiplexed to carry data either way, depending on traffic demand.

# Chapter 3

# Structure of the proposed Architecture

#### OVERALL STRUCTURE

The following chapter summarizes the architecture proposed by Wang and Lu [1]. The proposed NoC architecture in Fig. 3.1 is designed to support three distinct QoS) schemes in order to satisfy the heterogeneous communication requirements of different AXI4 masters and slaves:



Figure 3.1 – System architecture

- Latency-Critical Service (LCS) A low-latency forwarding service designed for bursty but non-streaming message transmissions. It provides fast delivery but does not guarantee bandwidth. Typical use cases include CPU-like masters that require short response times.
- Guaranteed-Rate Service (GRS) A streaming service that ensures guaranteed bandwidth for large-volume data flows. It tolerates moderate latency but requires sustained throughput, as in GPU-like masters or other bandwidth-demanding accelerators.
- Unspecified-Rate Service (URS) A best-effort service that relies on currently available resources. It provides neither guaranteed bandwidth nor low latency, but aims at fairness among flows. URS is suitable for I/O interfaces such as SATA or USB.

To accommodate these QoS requirements, the system architecture is divided into three main components: (i) AXI4-based master/slave nodes, (ii) network interfaces that perform protocol message conversion and QoS mapping, and (iii) the NoC fabric itself, which consists of two subnetworks: a VC-based subnetwork for LCS and URS traffic, and a TDM-based subnetwork for GRS traffic.

This separation enables the NoC to meet diverse application needs without compromising performance or protocol compliance.

#### MESSAGE FORMAT CONVERSION

Two approaches can be used for message format conversion in AXI4-based NoCs. The first is a direct mapping, where each of the five AXI4 channels is converted into a separate packet format. In this case, the NoC must provide five dedicated paths in both subnetworks, one for each AXI4 channel. Although this preserves the semantics of AXI4, it couples the NoC tightly to the protocol, reduces design flexibility, and leads to poor resource utilization due to missing resource sharing.

The second approach consolidates AXI4 transactions into four unified packet types: *read request, read response, write request,* and *write response.* These packets share the same NoC resources and are annotated with a QoS identifier (LCS, GRS, or URS), which determines whether they are routed through the VC or TDM subnetwork. This design choice decouples the NoC from the specifics of the AXI4 protocol, improves resource utilization, and enables compatibility with a wide range of interconnect architectures (e.g., buses or NoCs).

For these reasons, the authors adopt the second approach as the foundation of their high-performance and flexible AXI4-based NoC system. Based on this design, the network interface fulfills three core functionalities:

- 1. **Dispatching:** The NI receives signals from the AXI4 channels and NoC subnetworks. Transactions are dispatched either to the appropriate AXI4 channel (read/write) or to the correct NoC subnetwork (VC or TDM) according to their QoS identifier (LCS, GRS, URS).
- Message format conversion: The NI translates AXI4 transactions into NoC packets and vice versa, thereby decoupling the NoC fabric from protocolspecific details.
- 3. QoS inheritance: On the slave side, response packets inherit the QoS class of their corresponding requests. This ensures that QoS policies are consistently maintained across both request and response paths.

Fig. 3.2 illustrates this process. AXI4 transactions from the five original channels (read address, read data, write address, write data, write response) are mapped into four packet types, labeled with QoS information, and forwarded to the appropriate

subnetwork. On the return path, the QoS inheritance mechanism guarantees end-toend service differentiation across the NoC.



Figure 3.2 - Message format conversion process in the NI

#### MASTER-SIDE AND SLAVE-SIDE NI ARCHITECTURE

The master-side NI (see Figure 3.3a) converts AXI4 requests into NoC packets and assigns them to the appropriate subnetwork (VC or TDM) based on their QoS identifier (LCS, GRS, URS). It ensures that transactions are correctly encapsulated and routed to meet the QoS requirements of the originating master (e.g., CPU, GPU, I/O).

The slave-side NI (see Figure 3.3b), on the other hand, unpacks NoC packets into AXI4 responses and delivers them to the slave devices. Since AXI4 response signals do not carry QoS identifiers, the slave-side NI applies a QoS inheritance mechanism, in which the response packet inherits the QoS class of its corresponding request. This mechanism guarantees that QoS policies are consistently enforced across both request and response paths, thereby maintaining end-to-end service differentiation in the NoC.

#### **QOS INHERITANCE**

Because AXI4 response signals do not include QoS identifiers, the NI implements a QoS inheritance mechanism: The response packets automatically inherit the QoS



Figure 3.3 - Slave- and Master-Side NI Architectures

information of their corresponding request packets. This ensures consistent QoS handling across request/response transactions.

#### ROLE OF TWO SUBNETWORKS (VC AND TDM)

To efficiently support heterogeneous QoS requirements, the NoC employs a dualsubnetwork structure:

- The VC is used for LCS and URS packets. It provides low-latency transmission
  for critical traffic and fair, best-effort service for background traffic. Several
  flow control schemes are supported, ranging from strictly separated VCs for
  different QoS classes to shared VC approaches with priority arbitration.
- The TDM is dedicated to GRS packets. By pre-allocating both paths and time slots, it guarantees bandwidth and ensures predictable latency for streaming traffic.

The separation into VC and TDM subnetworks prevents interference between different QoS services and allows resources to be allocated more effectively.

#### FLOW CONTROL MECHANISMS IN VC SUBNETWORK

To manage VC allocation and arbitration between latency-critical (LCS) and best-effort (URS) packets, four distinct flow control schemes are proposed.

The *Individual* scheme assigns dedicated VCs to each virtual network (VN), with LCS packets given higher priority. In the *Individual\_Shared* scheme, all VCs are accessible to LCS packets, while URS packets are confined to a single fixed VC; LCS traffic continues to receive preferential treatment.

The *Total\_Shared* scheme allows both LCS and URS packets to share all VCs, although LCS packets are still prioritized during arbitration.

Finally, the *Standard* scheme treats all packets equally, with no prioritization across shared VCs.

Among these, experimental evaluations indicate that the *Individual\_Shared* scheme delivers the most favorable latency performance for LCS traffic.

#### STATIC ROUTING IN TDM SUBNETWORK

The TDM subnetwork employs a static routing strategy based on a time-slot-driven routing table, which is constructed using a depth-first search algorithm. This approach enables the precomputation of routing paths, thereby eliminating runtime contention. Each router operates with synchronized time slots to deterministically forward packets, ensuring consistent and predictable delivery. The routing algorithm is designed to support round-trip communication while maintaining guaranteed bandwidth for streaming traffic. As a result, this static routing mechanism effectively minimizes latency and upholds the quality-of-service (QoS) requirements for guaranteed-rate service (GRS) flows.

#### TRAFFIC CONVERTER

A key element of the NI is the Traffic Converter, which dynamically balances the load between the two subnetworks: the VC subnetwork and the TDM subnetwork.

- VC to TDM Conversion: When the VC subnetwork experiences congestion, selected latency-critical (LCS) packets are redirected to the TDM subnetwork.
   These packets are stored in a dedicated FIFO (GRS\_LCS FIFO) and scheduled with lower priority than native guaranteed-rate (GRS) traffic to preserve bandwidth guarantees.
- TDM to VC Conversion: If the TDM subnetwork is congested and VC is underutilized, GRS packets may be offloaded to the VC subnetwork. A controller estimates the queuing delay and determines whether rerouting will reduce latency. Converted packets are stored in the LCS\_GRS FIFO and fairly arbitrated with native LCS traffic.

This bidirectional conversion mechanism is implemented after the switch-to-NoC unit and before packetization, allowing real-time traffic adaptation. It improves overall utilization, reduces packet latency, and enhances throughput while maintaining QoS guarantees across traffic classes.

Chapter 4

Results of proposed architecture

#### 4.1 Custom Simulator

The referred authors (Wang & Lu) developed a custom simulator, shown in Fig. 4.1 that supports AXI4, a dual-subnetwork NoC architecture, and three QoS schemes simultaneously.

The simulator is built upon the well-known BookSim2[37] and Gem5[38] frameworks. The implementation, written in C++, models a system consisting of 168 nodes, two subnetworks, and eight off-chip memory controllers. The design is divided into four identical subareas, each organized as a  $7 \times 6$  mesh structure, where every node is connected to a router.

Each node comprises a processor, a private L1 cache, a shared L2 cache, and both a master-side and slave-side network interface. Consequently, every node is capable of functioning simultaneously as a master and a slave. Additionally, each subarea includes two off-chip memory controllers, which are connected to the central routers within the subarea.



**Figure 4.1** – Simulator Architecture

The VC network is based on Gem5, but for ease of implementation it adopts a cycle-triggered model similar to BookSim2, rather than the event-triggered approach used in Gem5.

The TDM network, by contrast, has a simpler architecture, which facilitates straightforward comparison.

The network interface (NI) is customized to support the AXI4 protocol. Therefore, the results obtained from the proposed simulator can be directly compared with those generated by Gem5 and BookSim2, provided that their NoCs are instantiated with the same configuration.

To regulate the overall injection rate, including LCS, URS, and GRS, the simulator employs a two-level Markov Modulated Process (MMP) model in each traffic generator. The external MMP models the state of a process or thread, whose execution interval varies from nanoseconds to milliseconds.

The internal MMP, in turn, models the injection state of request messages during the execution of a process or thread. The parameters  $\alpha$  and  $\beta$  of the MMP are set according to real-world thread behavior, reflecting both the processing interval and the message injection rate during execution.

The QoS tag for each request is assigned randomly, based on predefined rates. As a result, a processor is restricted to generating one or two types of QoS schemes, similar to processors in real-world systems. The address of each request is also randomly generated from the processor's communication pairs, which record possible interactions between master and slave nodes. Since the influence of the AXI4 ordering requirement is not discussed in this work, the request ID is also selected randomly. This means that ordering constraints may exist for some requests; however, these constraints do not affect the performance of the NoC interconnect, as ordering units are excluded from consideration.

The proposed simulator models a  $14 \times 12$  mesh NoC topology, where the average hop count across all requests is four. The TDM period consists of 64 slots (i.e., 64 simulation cycles, one cycle per slot). The VC subnetwork includes two virtual networks, each employing an individual flow control mechanism.

Each virtual network contains one virtual channel for LCS packets and one VC for URS packets, with a buffer depth of four flits<sup>4</sup>. The VC router is implemented as a two-stage pipeline, with each stage and each link transfer incurring one cycle of latency.

The NI can operate at up to 600 MHz in 40-nm technology, but is modeled at 500 MHz in the simulator. To align with the 2 GHz global clock, the NI pipeline latency is scaled from one to four NoC cycles, without impacting subnetwork latency.

<sup>&</sup>lt;sup>4</sup>A flit (flow control unit or flow control digit) is a link-level atomic piece that forms a network packet or stream.

Furthermore, the NI channel width is doubled from 128 to 256 bits, enabling 128 Gb/s throughput, which exceeds the 117 Gb/s maximum throughput requirement of the 2 GHz subnetworks.

## 4.2 Experimental Results

#### THROUGHPUT

The proposed NoC architecture achieves high throughput compared with baseline designs. The upper bound analysis shows that the VC subnetwork reaches up to 12.288 Gb/s and the TDM subnetwork up to 7.364 Gb/s, giving a combined throughput of nearly 19.652 Gb/s (around 117 Gb/s per node). The dual-subnetwork design with QoS-aware mechanisms enables efficient resource usage and sustains performance under uniform and non-uniform traffic patterns.

#### TRAFFIC INJECTION

A two-level MMP-based traffic generator was employed to simulate realistic process/thread execution intervals and injection behavior. Experimental results show that traffic injection exhibits burstiness and suspension periods, closely resembling real workloads. Compared with traditional MMP models, the proposed generator more accurately reflects realistic traffic characteristics, showing intervals of both zero injection and high bursts.

#### RESOURCE UTILIZATION

The average utilization of VC router ports increases from 4.4% to 16.5% as traffic grows, reaching saturation at around 60 Gb/s per node. The slot utilization of the TDM subnetwork is about 17.12%, constrained by path establishment and deterministic routing. These utilization levels are considered efficient given hardware and contention limitations.

#### **LATENCY**

Latency results demonstrate that QoS-aware flow control significantly reduces transfer delay. For latency-critical service (LCS) packets, the *Individual\_shared* mechanism yields the lowest latencies, increasing only slightly from 21.2 to 25.3 cycles as injection rates grow from 12 Gb/s to 108 Gb/s.

Best-effort (URS) packets show higher delays, but the trade-off favors LCS performance. Increasing VC numbers can further reduce LCS latency (up to 23.5% improvement), although excessive VCs may cause arbitration overhead.

#### PERFORMANCE OF TRAFFIC CONVERSION

The traffic converter balances load between the VC and TDM subnetworks. Two scenarios were evaluated:

 Converting LCS packets to GRS traffic reduces average LCS latency in the VC subnetwork from over 1000 cycles to below 65 cycles, while also improving URS latency. • Converting GRS packets to LCS-oriented VC paths reduces queuing delays in the TDM subnetwork, lowering average latency from 180 cycles to 35 cycles without significantly affecting LCS/URS packets.

This mechanism improves both throughput and latency, achieving up to 93.85% performance improvement compared with static QoS approaches.

## Chapter 5

## Conclusion and critical reflexion

#### CONCLUSION

In this paper, a flexible and efficient QoS provisioning scheme was presented for AXI4-based NoC architectures. The proposed design introduces a network interface (NI) capable of AXI4-to-packet conversion, a QoS inheritance mechanism for round-trip support, and a dual-subnetwork structure consisting of a VC-based wormhole network and a TDM-based virtual-circuit network.

Experimental results demonstrate that the architecture achieves high throughput (up to 19,652 Gb/s), low latency for latency-critical flows, and effective traffic balancing through a traffic converter. The system therefore satisfies heterogeneous QoS requirements for CPU-like, GPU-like, and I/O devices within a single unified architecture.

#### CRITICAL REFLECTION

Although the proposed approach successfully supports three distinct QoS schemes and offers clear performance benefits, several limitations remain:

- Complexity: The introduction of dual subnetworks and traffic converters increases hardware and design complexity, potentially impacting scalability and implementation cost.
- **Simulation scope:** Experiments relied on synthetic traffic generators; while the two-level MMP model is more realistic than conventional models, validation under full application-driven benchmarks (e.g., real workloads) remains necessary.
- Dynamic adaptability: The traffic converter relies on predefined thresholds and rules for switching packets between subnetworks. More advanced, runtime-adaptive methods (e.g., machine learning-based controllers) could further optimize latency and throughput.

These points highlight promising directions for extending the system towards industrial deployment and real-world applications.

#### **EVALUATION**

Overall, the paper makes a strong contribution by bridging the gap between the AXI4 protocol's QoS requirements and efficient NoC design. Compared to existing works, it uniquely integrates three QoS services, a robust NI design, and an effective load-balancing mechanism. The experimental evaluation shows tangible performance improvements with reasonable hardware overhead.

However, the work could be strengthened by including comparisons against more application-specific benchmarks, a deeper analysis of area/power trade-offs, and implementation studies in advanced process technologies. Despite these limitations, the architecture establishes a flexible framework for next-generation SoCs where heterogeneous cores and devices demand simultaneous support for low latency, guaranteed bandwidth, and best-effort services. It therefore represents a valuable step towards scalable and QoS-aware NoC-based communication infrastructures.

# **List of Figures**

| 2.1 | Evolution of Interconnections               | 3  |
|-----|---------------------------------------------|----|
| 2.2 | NoC-Protocol [16]                           | 6  |
|     |                                             |    |
| 3.1 | System architecture                         | 16 |
| 3.2 | Message format conversion process in the NI | 18 |
| 3.3 | Slave- and Master-Side NI Architectures     | 18 |
|     |                                             |    |
| 4.1 | Simulator Architecture                      | 22 |

- [1] B. Wang and Z. Lu, "Flexible and Efficient QoS Provisioning in AXI4-Based Network-on-Chip Archtecture," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, vol. 41, no. 5, pp. 1523–1536, May 2022 (cit. on pp. 1, 16).
- [2] S. L. Jake Ke, T. Nowatzki, and J. Cong, "Demystifying FPGA Hard NoC Performance," 2025 (cit. on p. 1).
- [3] J. R. Gomez-Rodriguez, R. Sandoval-Arechiga, S. Ibarra-Delgado, V. I. Rodriguez-Abdala, J. L. Vazquez-Avila, and R. Parra-Michel, "A Survey of Software-Defined Networks-on-Chip: Motivations, Challenges and Opportunities," *Micromachines*, 2021 (cit. on p. 1).
- [4] B. Talwar and B. Amrutur, "Traffic engineered NoC for streaming applications," *Microprocessors and Microsystems*, 2013 (cit. on p. 1).
- [5] D. Serpanos and T. Wolf, "Architecture of Network Systems," in *Architecture of Network Systems*, 2011, pp. 239–248 (cit. on p. 3).
- [6] B. A. Abderazek, *Multicore Systems On-Chip: Practical Software/Hardware Design*, 2nd ed. 2013, vol. 7 (cit. on pp. 3, 22).
- [7] ARM, AMBA. [Online]. Available: https://www.arm.com/architecture/system-architectures/amba (cit. on p. 3).
- [8] I. B. M. Corporation, The CoreConnect™ Bus Architecture, 1999. [Online]. Available: https://www.scarpaz.com/2100-papers/SystemOnChip/ ibm\_core\_connect\_whitepaper.pdf (visited on 09/01/2025) (cit. on p. 3).
- [9] S. Unnikrishnan, *Network on Chip an Overview*, Nov. 2021. [Online]. Available: https://ignitarium.com/network-on-chip-an-overview/ (visited on 09/01/2025) (cit. on pp. 4, 5).
- [10] Q. Yu and P. Ampadu, "A Flexible and Parallel Simulator for networks-on-Chip with Error Control," *IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems*, pp. 1–13, 2010 (cit. on p. 4).

[11] X. Ma, "A summary of the routing algorithm and their optimization, performance," *Personal essay for the principles and practices of interconnection network*, pp. 1–9, 2024 (cit. on p. 5).

- [12] J. Hu and R. Marculescu, "DyAD: Smart routing for networks-on-chip," *DAC*, pp. 260–263, 2004 (cit. on p. 5).
- [13] J. Fang, D. Zhang, and L. Xiaqing, "ParRouting: An Efficient Area Partition-Based Congestion-Aware Routing Algorithm for NoCs," *Micromechanics*, vol. 11, pp. 1–17, 2020 (cit. on p. 5).
- [14] S. J. Luneque, N. Nedjah, and L. de Macedo Mourelle, "Routing for applications in NoC using ACO-based algorithms," *Applied Soft Computing*, vol. 13, pp. 2224–2231, 2013 (cit. on p. 5).
- [15] W. J. Dally and B. Towles, *Principles and Practices of Interconnection Networks*. 2004 (cit. on pp. 6, 7).
- [16] K. Lee, S.-J. Lee, and H.-J. Yoo, "Low-power network-on-chip for high performance SoC design," *IEEE Transactions on Very Large Scle Integration (VLSI) Systems*, vol. March, 2006 (cit. on p. 6).
- [17] B. Walshe, What is AMBA? Dec. 2014. [Online]. Available: https://community.arm.com/arm-community-blogs/b/architectures-and-processors-blog/posts/what-is-amba?utm\_source=chatgpt.com (visited on 09/02/2025) (cit. on p. 8).
- [18] A. Inc., Xilinx AXI-Based IP Overview, 2025. [Online]. Available: https://www.aldec.com/en/support/resources/documentation/articles/1585/print\_page?utm\_source=chatgpt.com (visited on 09/02/2025) (cit. on p. 8).
- [19] A. Ltd., Introduction to AMBA AXI4, 2020. [Online]. Available: https://developer.arm.com/-/media/Arm%20Developer%20Community/PDF/Learn%20the%20Architecture/102202\_0100\_01\_Introduction\_to\_AMBA\_AXI.pdf?revision=369ad681-f926-47b0-81be-42813d39e132 (visited on 09/02/2025) (cit. on pp. 9, 10).
- [20] S. St. Micheal, Introduction to the Advanced Extensible Interface (AXI), Oct. 2019. [Online]. Available: https://www.allaboutcircuits.com/technical-articles/introduction-to-the-advanced-extensible-interface-axi/?utm\_source=chatgpt.com (visited on 09/02/2025) (cit. on p. 11).
- [21] T. A. of Verification, Understanding with AXI Protocol and Cache Coherency, Jun. 2021. [Online]. Available: https://theartofverification.com/understanding-with-axi-protocol-and-cache-coherency/?utm\_source=chatgpt.com (visited on 09/02/2025) (cit. on p. 11).

[22] ARM, AMBA® AXI<sup>IM</sup> and ACE<sup>IM</sup> Protocol specification, 2021. (visited on 09/02/2025) (cit. on p. 11).

- [23] ARM, AMBA® AXI-Stream, 2021. (visited on 09/02/2025) (cit. on p. 11).
- [24] H. Rhim and M. Simic, What Is Quality of Service in Networking? Mar. 2024. [Online]. Available: https://www.baeldung.com/cs/quality-of-service? (visited on 09/03/2025) (cit. on pp. 12, 13).
- [25] HPE Juniper Networking, What is quality of service? [Online]. Available: https://www.juniper.net/us/en/research-topics/what-is-qos.html? (visited on 09/03/2025) (cit. on pp. 12, 13).
- [26] Paloalto Networks, What is Quality of Service? [Online]. Available: https://www.paloaltonetworks.com/cyberpedia/what-is-quality-of-service-qos (visited on 09/03/2025) (cit. on pp. 12, 13).
- [27] Fortinet, What Is Quality Of Service (QoS) In Networking? [Online]. Available: https://www.fortinet.com/resources/cyberglossary/qos-quality-of-service?utm\_source=chatgpt.com (visited on 09/03/2025) (cit. on p. 12).
- [28] A. Bruno and S. Jordan, WAN Availability and QoS, Apr. 2024. [Online]. Available: https://www.ciscopress.com/articles/article.asp?p= 3192413&seqNum=7&utm\_source=chatgpt.com (visited on 09/03/2025) (cit. on p. 13).
- [29] NetworkLessons, *Introduction to RSVP*. [Online]. Available: https://networklessons.com/quality-of-service/introduction-to-rsvp?utm\_source=chatgpt.com (visited on 09/03/2025) (cit. on p. 13).
- [30] V. Jain *et al.*, "PATRONoC: Parallel AXI Transport Reducing Overhead for Networks-on-Chip targeting Multi-Accelerator DNN Platforms at the Edge," Jul. 2023 (cit. on p. 14).
- [31] T. Fischer, M. Rogenmoser, M. Cavalcente, G. Frank K., and B. Luca, "FlooNoC: A Multi-Tbps Wide NoC for Heterogeneous AXI4 Traffic," Jun. 2023 (cit. on p. 14).
- [32] T. Fischer, T. Benz, G. Frank K., and L. Benini, "FlooNoC: A 645 Gbps/link 0.15 pJ/B/hop Open-Source NoC with Wide Physical Links and End-to-End AXI4 Parallel Multi-Stream Support," Mar. 2025 (cit. on p. 14).
- [33] T. Benz *et al.*, "AXI-REALM: A Lightweight and Modular Interconnect Extension for Traffic Regulation and Monitoring of Heterogeneous Real-Time SoCs," Nov. 2023 (cit. on p. 14).

[34] T. Benz *et al.*, "AXI-REALM: Safe, Modular and Lightweight Traffic Monitoring and Regulation for Heterogeneous Mixed-Criticality Systems," Jul. 2025 (cit. on p. 14).

- [35] W.-C. Tsai, H.-E. Lin, Y.-C. Lan, and S.-J. Chen, "Anticipative QoS Control: A Self-Reconfigurable On-Chip Communication," *Micromachines*, vol. 13, no. 10, p. 1669, 2022 (cit. on p. 14).
- [36] C. Liang, T. Benz, A. Ottaviano, A. Garofalo, L. Benini, and D. Rossi, "Towards Reliable Systems: A Scalable Approach to AXI4 Transaction Monitoring," Jan. 2025 (cit. on p. 14).
- [37] N. Jiang et al., "A Detailed and Flexible Cycle-Accurate Network-on-Chip Simulator," Proceedings of the 2013 IEEE International Symposium on Performance Analysis of Systems and Software, 2013 (cit. on p. 22).
- [38] gem5, Gem5. [Online]. Available: https://www.gem5.org (visited on 09/05/2025) (cit. on p. 22).