# 1. Description

## 1.1. Project

| Project Name    | dkdc               |
|-----------------|--------------------|
| Board Name      | dkdc               |
| Generated with: | STM32CubeMX 4.14.0 |
| Date            | 09/28/2019         |

### 1.2. MCU

| MCU Series     | STM32F4       |
|----------------|---------------|
| MCU Line       | STM32F429/439 |
| MCU name       | STM32F429ZITx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

# 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 6                     | VBAT                                  | Power    |                          |       |
| 16                    | VSS                                   | Power    |                          |       |
| 17                    | VDD                                   | Power    |                          |       |
| 23                    | PH0/OSC_IN                            | I/O      | RCC_OSC_IN               |       |
| 24                    | PH1/OSC_OUT                           | I/O      | RCC_OSC_OUT              |       |
| 25                    | NRST                                  | Reset    |                          |       |
| 30                    | VDD                                   | Power    |                          |       |
| 31                    | VSSA                                  | Power    |                          |       |
| 32                    | VREF+                                 | Power    |                          |       |
| 33                    | VDDA                                  | Power    |                          |       |
| 34                    | PA0/WKUP                              | I/O      | TIM2_CH1                 |       |
| 38                    | VSS                                   | Power    |                          |       |
| 39                    | VDD                                   | Power    |                          |       |
| 51                    | VSS                                   | Power    |                          |       |
| 52                    | VDD                                   | Power    |                          |       |
| 61                    | VSS                                   | Power    |                          |       |
| 62                    | VDD                                   | Power    |                          |       |
| 71                    | VCAP_1                                | Power    |                          |       |
| 72                    | VDD                                   | Power    |                          |       |
| 83                    | VSS                                   | Power    |                          |       |
| 84                    | VDD                                   | Power    |                          |       |
| 85                    | PD14                                  | I/O      | TIM4_CH3                 |       |
| 86                    | PD15                                  | I/O      | TIM4_CH4                 |       |
| 94                    | VSS                                   | Power    |                          |       |
| 95                    | VDD                                   | Power    |                          |       |
| 106                   | VCAP_2                                | Power    |                          |       |
| 107                   | VSS                                   | Power    |                          |       |
| 108                   | VDD                                   | Power    |                          |       |
| 120                   | VSS                                   | Power    |                          |       |
| 121                   | VDD                                   | Power    |                          |       |
| 130                   | VSS                                   | Power    |                          |       |
| 131                   | VDD                                   | Power    |                          |       |
| 138                   | воото                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

# 4. Clock Tree Configuration



Page 4

## 5. IPs and Middleware Configuration

#### 5.1. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

#### 5.1.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Enabled
Data Cache Enabled

Flash Latency(WS) 5 WS (6 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16
TIM Prescaler Selection Disabled

**Power Parameters:** 

Power Regulatror Voltage Scale Power Regulator Voltage Scale 1

Power Over Drive Disabled

#### 5.2. SYS

Timebase Source: SysTick

#### 5.3. TIM2

Slave Mode: External Clock Mode 1

**Trigger Source: TI1FP1** 

#### 5.3.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value ) 16 \*

Internal Clock Division (CKD) No Division

Slave Mode Controller ETR mode 1

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

Trigger:

Trigger Polarity Rising Edge

Trigger Filter (4 bits value) 15 \*

#### 5.4. TIM4

Clock Source: Internal Clock
Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 5.4.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

AutoReload Register - 16 bits value)

No Division

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode Disable (no sync between this TIM (Master) and its Slaves

Trigger Event Selection Reset (UG bit from TIMx\_EGR)

**PWM Generation Channel 3:** 

Mode PWM mode 1

Pulse (16 bits value) 0

Fast Mode Disable CH Polarity High

**PWM Generation Channel 4:** 

Mode PWM mode 1

Pulse (16 bits value) 0
Fast Mode Disable
CH Polarity High

<sup>\*</sup> User modified value

# 6. System Configuration

## 6.1. GPIO configuration

| IP   | Pin             | Signal      | GPIO mode                    | GPIO pull/up pull           | Max    | User Label |
|------|-----------------|-------------|------------------------------|-----------------------------|--------|------------|
|      |                 |             |                              | down                        | Speed  |            |
| RCC  | PH0/OSC_I<br>N  | RCC_OSC_IN  | n/a                          | n/a                         | n/a    |            |
|      | PH1/OSC_O<br>UT | RCC_OSC_OUT | n/a                          | n/a                         | n/a    |            |
| TIM2 | PA0/WKUP        | TIM2_CH1    | Alternate Function Push Pull | No pull-up and no pull-down | High * |            |
| TIM4 | PD14            | TIM4_CH3    | Alternate Function Push Pull | No pull-up and no pull-down | High * |            |
|      | PD15            | TIM4_CH4    | Alternate Function Push Pull | No pull-up and no pull-down | High * |            |

## 6.2. DMA configuration

nothing configured in DMA service

## 6.3. NVIC configuration

| Interrupt Table                        | Enable | Preenmption Priority | SubPriority |
|----------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                 | true   | 0                    | 0           |
| Hard fault interrupt                   | true   | 0                    | 0           |
| Memory management fault                | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault   | true   | 0                    | 0           |
| Undefined instruction or illegal state | true   | 0                    | 0           |
| Debug monitor                          | true   | 0                    | 0           |
| System tick timer                      | true   | 0                    | 0           |
| TIM2 global interrupt                  | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16     | unused |                      |             |
| Flash global interrupt                 | unused |                      |             |
| RCC global interrupt                   | unused |                      |             |
| TIM4 global interrupt                  | unused |                      |             |

<sup>\*</sup> User modified value

# 7. Power Plugin report

### 7.1. Microcontroller Selection

| Series    | STM32F4       |
|-----------|---------------|
| Line      | STM32F429/439 |
| MCU       | STM32F429ZITx |
| Datasheet | 024030_Rev8   |

### 7.2. Parameter Selection

| Temperature | 25   |
|-------------|------|
| Vdd         | null |

# 8. Software Project

### 8.1. Project Settings

| Name                              | Value                   |
|-----------------------------------|-------------------------|
| Project Name                      | dkdc                    |
| Project Folder                    | C:\stm32\stm32f4\dkdc   |
| Toolchain / IDE                   | EWARM                   |
| Firmware Package Name and Version | STM32Cube FW_F4 V1.11.0 |

### 8.2. Code Generation Settings

| Name                                                          | Value                                           |
|---------------------------------------------------------------|-------------------------------------------------|
| STM32Cube Firmware Library Package                            | Copy all used libraries into the project folder |
| Generate peripheral initialization as a pair of '.c/.h' files | No                                              |
| Backup previously generated files when re-generating          | No                                              |
| Delete previously generated files when not re-generated       | Yes                                             |
| Set all free pins as analog (to optimize the power            | No                                              |
| consumption)                                                  |                                                 |