# Implementation of an ADC, Controller and FIR Filter with Verilog for Pulse Oximetry in UMC65nm Technology





HDL Lab Ho Thanh Tu Nguyen, 1804386 Nguyen Tien Dat Tran, 2871790

Supervisor: Dominik Kohrer Integrated Electronic System Lab Prof.Dr.-Ing. Klaus Hofmann Sommer Semester 2020

100 total 143.495 143.495

# Inhaltsverzeichnis

| 1. | Introduction                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                                                                              |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| 2. | Design Approach  2.1. The System Overview  2.2. Finger Clip Model  2.3. ADC Design  2.3.1. Verilog-A Code  2.3.2. ADC Testbench and Simulation  2.4. Controller Design  2.4.1. State Machine of Controller  2.4.2. DC Compensation  2.4.3. PGA Gain  2.4.4. Clock Divider  2.4.5. Alternating LED and split ADC  2.5. FIR Filter  2.5.1. Basics  2.5.2. Verilog Implementation  2.5.3. Optimization Ideas  2.5.4. ModelSim Results | 4<br>4<br>4<br>4<br>5<br>6<br>6<br>6<br>7<br>7<br>8<br>9<br>9<br>9<br>10<br>12 |
| 3. | Simulation Result         3.1. Modelsim                                                                                                                                                                                                                                                                                                                                                                                            | 14<br>14<br>15<br>16<br>16<br>17<br>17                                         |
| 4. | Simulation Result, Post Submission  4.1. Modelsim  4.2. Cadence Virtuoso  4.3. Synopsys  4.3.1. Version 1, Timing, Area and Power Analysis  4.3.2. Version 2, Frequency Oriented, Timing, Area and Power Analysis  4.4. Cadence Encounter                                                                                                                                                                                          | 18<br>19<br>20<br>20<br>21<br>21                                               |
| 5. | Conclusion                                                                                                                                                                                                                                                                                                                                                                                                                         | 22                                                                             |
| Аp | pendices                                                                                                                                                                                                                                                                                                                                                                                                                           | 23                                                                             |
| A. | Verilog Code                                                                                                                                                                                                                                                                                                                                                                                                                       | 24                                                                             |
| В. | Optimization Verilog Code                                                                                                                                                                                                                                                                                                                                                                                                          | 34                                                                             |

# 1. Introduction

The task of the HDL Lab project is to design the digital part of an ADC, controller and FIR Filter for pulse oximetry. In order to to this, we divided our report in five sections. The structure of our report is as follow:

In Sec.2, we present our design approach for each component. You may find some pseudocode in this section since we want to keep this section short and clean for quick understanding. The complete code be provided at the end in Appendix. In Sec.3, we present the result that we have submitted. In Sec.4, we present the result after the submission time, since we have some improvements after the submission time. Then we'll come to the conclusion in section 5. For all the code, we put them at the end in the Appendix section.

# 2. Design Approach

# 2.1. The System Overview



Abbildung 1: Schematic of the System

As we can see the figure 1, our system consists of 4 main parts: Finger Clip Model, ADC, Controller and the FIR Filter. We will cover each part individually in the following sections below.

# 2.2. Finger Clip Model

As we already noticed that the Finger Clip Model in ModelSim is a bit slow. It only reacts to the change of DC Compensation and PGA GAIN after 0.545s. Therefore, we extend the always block code of Finger Clip Model in ModelSim as follow:

```
'timescale 1ms/1us

module Fingerclip_Model(Vppg, DC_Comp, PGA_Gain);
...
always@(posedge clk or negedge clk or DC_Comp or PGA_Gain ) begin
...
endmodule
```

Listing 1: Excerpt of Finger Clip Model

# 2.3. ADC Design

The analog to digital converter is a very important device since it takes the captured and amplified analog signal from the fingerclip model and convert it into a digital signal. In this task an 8-bit ADC, running at a sampling frequency of 1kHz, is needed to be implemented in Verilog-A. In the following we are going to explain our implementation in detail.

### 2.3.1. Verilog-A Code

All of our written Verilog and Verilog-A code, respectively, lie in the Appendix. So for the ADC, we only plot the most significant parts in Listing 2.

For this task, the analog-to-digital converter awaits an analog signal and converts it into an 8-bit bus string. To do this, we need to define two input variables *in* and *clk* as well as an 8-bit output variable *out*. Furthermore, we declare a threshold variable *vth* which has a value of 0.9. The choice of this value is do to the fact that this is exactly one MSB and facilitate our implementation of ADC, which will be explained in detail afterwards. After that, we can just skip into our excerpt of code in Listing 2, in which the main functionality of the ADC begins.

The cross-function in line 21 signalize that the operation commences after each time when the clock signal cross the threshold voltage, i.e. after each rising and falling edge. This event will trigger the comparison of the current input sample and the threshold. To convert the sample voltage into an 8-bit output signal, we can imagine the scenario if the sample voltage has already the right corresponding binary representation. E.g. for an input voltage of 1.35V, the corresponding binary code would be 1100 0000. The next step is to compare it with the binary representation of the threshold voltage. As it is the MSB, the representation is 1000 0000. Note that we just assume that we know the binary representation of our input voltage, but actually want to calculate it. So to do this, we start to compare the voltages. If the voltage is greater than 0.9V, the MSB of the input voltage is '1' and the sample voltage is reduced by the threshold voltage. If this is not the case, the bit representation is '0'. The next step is the most important one. So in both cases, either if the MSB is '0' or '1', the new resulting sample voltage must be doubled (line 30). We can imagine it as the 'predicted' binary representation is shifted to the left by one bit and the next bit element is compared with the MSB. This guarantees our correct calculation for the bit representation of the input sample.

All the bit elements are then stored in a temporary 8-bit register, namely *result*, and applied to the output register *out* afterwards (line 36). So the analog to digital conversion is done!

```
analog begin
      @(cross(V(clk) - vth, +1)) begin
         sample = V(in);
         for (i = bit - 1; i \ge 0; i = i - 1) begin
           if( sample>vth ) begin
             result[i] = 1.8;
           sample = sample - vth;
end else begin
             result[i] = 0.0;
         sample = 2.0 * sample;
         end
32
       end
34
          (i = 0; i < bit; i = i + 1) begin
         V(out[i]) <+ transition(result[i], dly, ttime);</pre>
    end
```

Listing 2: Excerpt of Verilog-A ADC Code

### 2.3.2. ADC Testbench and Simulation

After writing successfully the Verilog-A code, we can now implement our testbench to test our code. To do this, we add two voltage sources: one to generate the clock and the other one to generate a sine wave. The parameters for the clock generator are chosen as described in the pdf, that means that we have a  $t_{rise} = t_{fall} = 100$  ns and a pulse width of 500  $\mu$ . For the sine wave we should choose parameters which give us a better observation on our results. So we decide to choose a sine wave which is slower than the sampling frequency of the ADC, namely  $f_{sine} = 20$  Hz. The testbench is depicted in Fig.2 and the corresponding simulation result in Fig.3. According to Fig.3 we convert the output signal into a binary sequence and when comparing it with the input sine wave, we can see clearly that the Verilog-A implementation of our ADC works well.



Abbildung 2: ADC testbench.



Abbildung 3: ADC testbench simulation.

# 2.4. Controller Design

### 2.4.1. State Machine of Controller



Abbildung 4: State Machine of the Controller

Our implementation of controller is structured as a State Machine. As we can see in the figure 4, we have START state, RESET state at the beginning of the code. Whenever there is a reset Signal(a rising edge reset signal), then we will go the RESET state and set all the parameters to default value. If there is no reset signal, we jump to the START state waiting for the  $Find\_Setting$  signal.

A *Find\_Setting* signal is detected, we start a series of states which are our main task:

- RED\_OP\_Searching: Finding the DC Compensation of RED LED
- RED\_OP\_Searching: Finding the PGA Gain of RED LED
- IR OP Searching: Finding the DC Compensation of IR LED
- RED\_OP\_Searching: Finding the PGA Gain of IR LED
- Alternating\_LED: Continuously switch the LEDs, split ADC stream to two ADCs stream and feed them to the FIR filter.

### 2.4.2. DC Compensation

The analog output of Finger Clip Model (Vppg) is fed directly to an ADC. Moreover, an ADC can only convert analog to digital signal, if the analog signal lies in the range of 0V to 1.8V. Therefore, if the Vppg doesn't not lie in range of 0V to 1.8V, the ADC would not be able to read this signal. Our goal is to adapt the DC compensation parameter(the input of Finger Clip Model) such that the middle

point of Vppg lies in the range of the threshold voltage of 0.9 as close as possible.

The approach to find the right DC compensation is very simple. First we set the PGA gain to 0 dB, so that it does not amplify at all. We notice that if we increase the DC Compensation, the signal will go down. In other word, the DC Compensation is anti-proportional to the Vppg. Therefore, if we detect that the DC middle of Vppg is larger than 0.9, we increase the DC Compensation. And vice versa, if the DC middle of Vppg is smaller than 0.9, we decrease the DC Compensation.

In order to find the DC middle, we have to obtain the maximum and minimum value of Vppg in a certain amount of time. The pseudocode is structured as follow:( the verilog code can be completely found at the Apendix, since we want to keep this section short and clean)

```
int interval = 10; //interval for searching min max is 10ms
int max, min, diff, dc_middle, acceptable_error=5;
find_Max_Min(interval);
diff = max-min;
dc_middle = min + diff/2; //find the middle point of Vppg signal
offset = dc_middle - 127;
//adjust the dc_compensation to get the middle point matching 0.9V
if(dc_middle > 127)
    dc_compensation = dc_compensation + 1;
else
    dc_compensation = dc_compensation + 1;
if(offset < acceptable_error)
    store(dc_compensation);
    store(search();
    jump_next_state(); // stop searching DC Compensation and start searching for PGA Gain</pre>
```

Listing 3: Pseudo Code of finding DC compensation point

One thing to notice in the figure that the interval is adjustable variable. In our case, the Finger Clip Model responses very fast to the change of DC Compensation. Therefore, we set interval to 10ms. That means, after increasing the DC Compensation by 1, we wait 10ms for the response of Finger Clip Model. During this 10ms, we continuously sample and compare the ADC value and obtain the min, max. (In case of PGA Gain, we wait a lot longer, namely 1 second).

### 2.4.3. PGA Gain

After we find the PGA Compensation and store this value in the register, we now can find the PGA GAIN. The pseudocode is structured at follow:

```
int interval = 1000; //interval for searching min max is 1000ms
int max, min;
find_Max_Min(interval);
//adjust the PGA_Gain to get the middle point matching 0.9V
if (max < 240 and min > 15) //Vppg is still in range (0.1V,1.7V), we keep increasing PGA_Gain
PGA_Gain = PGA_Gain + 1;
if (max > 240 or min < 15) //Vppg is out of range(reach lowest bound or highest bound)
store(PGA_Gain);
stop_search(); // stop searching PGA_Gain
Remark: In the verilog code in Cadence, the \textbf{lower bound} and \textbf{upper bound} in reality are slightly
different as hand calculated case 240 and 15, namely they are set to 200 and 5 for RED LED and 240 and 40 for IR LED.
```

In opposite to the DC Compensation, in which we only wait 20ms, here we wait 1 second. The reason is that, the Finger Clip Model provides feedback of PGA Gain very slowly. Simularly to the DC-Compensation, that we find the max min value. we increase the PGA Gain by 1, then we want 1 second for the response behavior of Finger Clip Model. After 1 second, if the maximum of Vppg is not beyond 1.7 and minimum of Vppg is not below 0.1, then we continue increasing the PGA Gain by 1, until Vppg reachs 0.1 or 1.7.

For both RED led and IR led, we follow the same algorithm above. Once the DC Compensation and the PGA Gain are found, we can switch to other state which is the Alternating State as presented in the next section.

# 2.4.4. Clock Divider

Because the later tasks don't need 1kHz clock. but different clock frequencies. In particular, the **Alternating LED** task requires 100Hz clock and the **FIR Filter** task requires 500Hz. Therefore, we have to generate these two clock frequencies for later usage. We simply use a **counter** to divide the 1KHz down to 500Hz and 100Hz. For example, we generate 500Hz Clock Filter as follow:

```
always@(posedge clk) begin
if(rst_n ==1)
begin
```

The result is as follow:



Abbildung 5: ModelSim CLK Divider for CLK Filter and Alternating LED

# 2.4.5. Alternating LED and split ADC

For the Alternating Task, we turn ON and OFF the IR LED and RED LED one after another with the frequency of 100Hz. In other word, each LED will stay on 10ms and off 10ms periodically as shown in the figure 5. During the 10ms ON, we get the input ADC value and put on the output of the corresponding LED. Here is the pseudocode:

### 2.5. FIR Filter

In order to design an FIR filter we should understand its function first. Here we make use of the description in the pdf as well as some literature.

### 2.5.1. Basics

Generally, an FIR filter is a filter which can create an impulse respone with finite length. Its characteristics are based on the choice of the order *N* and the filter coefficients. It is often realised as digital filters.

The mathematical function of an FIR filter is explained by using convolution of the input signal with its filter coefficient as it can be seen in the following equation, in which x[n-k] is the input sample, while h[k] determines the current filter coefficient and y[n] the resulting output.

$$y[n] = \sum_{k=1}^{N-1} h[k]x[n-k]$$

To realize this implementation, we can refer to Fig.6. It shows that the input sample is multiplied with the corresponding coefficient, depending on the timing 'position' of the input sample. According to the convolution operation input sample needs to be shifted after each clock trigger and therefore the implementation needs to integrate a delay element. After that, all the products are sum together which yield to the current output value.



Abbildung 6: FIR Filter Implementation

# 2.5.2. Verilog Implementation

The complete Verilog code is applied in the Appendix. In general, we implement the behaviour of the FIR filter as described previously. Regarding to efficiency, this implementation is not strongly recommended as it uses 22 multipliers which captures a lot of area. But for the first approach, this is fine. We now explain detailly our implementation.

The Verilog code of our filter is called 'FIR\_Filter\_Optimized.v'. In this file, we await the signal *CLK\_Filter*, which comes from the Controller module. It also gets the value from the ADC, which has a width of 8-bit. At last, we declare a 19-bit output signal, namely 'Out\_Filtered'.

From here on, we prepare registers for the multiplication operations and delay elements. An excerpt of our code can be seen in Listing 4. The value before the variable name means the bit width of this variable, whereas the value after the variable declares the amount of values needed to be saved. Hence, we have the register variable *previous\_Value* which is responsible for the shift of the elements after each clock cycle, and the register variable *product* which save the 22 products of the convolution operation. We also

have a variable *coeffs* which guards the coefficients of the FIR filter. In this term we can reduce the length of the array as the FIR filter is symmetric.

```
wire signed[8:0] coeffs[21:0];

reg [15:0] previous_Value[21:0];

reg [19:0] product[21:0];
```

Listing 4: Excerpt of Fir\_Filtered\_Optimized

The delay elements are implemented in that way that after each clock cycle, the next element in the *previous\_value* register overtake the previous value.

```
| Description of the content of the
```

Listing 5: Verilog code to represent the shift and delay operation

As explained before, we use 22 multipliers in this implementation. Because of the symmetric characteristic of the FIR filter, we only need 11 coefficients to be saved.

```
product[10] <= coeffs[10] * previous_Value[10];
product[11] <= coeffs[10] * previous_Value[11];
```

**Listing 6**: Verilog code to represent the shift and delay operation

Finally, all the products are added together which yield to the current output value.

Listing 7: Verilog code to represent the shift and delay operation

### 2.5.3. Optimization Ideas

In Sec.2.5.2 we deliver a functional Verilog implementation for our FIR filter. But as mentioned before, this implementation might not be the most efficient one since multipliers take a lot of area. To optimize our design, we use a completely new implementation idea. The full code lays in Appendix B and is named as 'FIR\_Filter\_Optimized.v'. There is also a testbench included, namely 'FIR Filter TB.v'. In the following, we describe our new idea.

Before we consider our new implementation, here is a short mention which parameters / registers we still use. The register *previous\_value* needs to be maintained since it remembers past values and after a short period, some of the old values need to be replaced with new values. The coefficient register is increased again to 22 elements.

Now for the new implementation, the first step is to reduce the amount of multipliers to one. Therefore there exists two approaches: The first one is to use just one multiplication operation after each clock cycle of 'CLK\_FILTER', but this would be very slow. The second approach is to use a second clock which triggers the multiplication operation. In this case we define a second clock *fast\_clk* (line 5). This clock is set up to at least 22 times faster than the sampling rate of the FIR filter. We decide to set the clock speed to 12.5kHz.

The second step is that instead of taking all the product values simultaneously and calculate the sum, we calculate the product of the input sample and its corresponding value together and save it into an accumulator (accu). The principle is like a FIFO buffer in which we make use of pointers. Therefore, we use three pointers which significates the state of the FIFO. These pointers are named as temp\_Pointer, coeff\_Pointer and nxt\_Pointer. The implementation is depicted in Listing 8. After each clock cycle of fast\_clk, we take the next product and add it to our accumulator. To signalize that the calculation should be stopped, a register full\_flag is declared which is set automatically if the condition in (line 58) is satisfied. In order to retrace this condition, we take a look into Fig.7. It says that the accumulator is full if the coeff\_Pointer is one element behind of the temp\_Pointer. For this, we should declare that the coefficient pointer always starts at the same element as the temporary pointer. This is implemented in Listing 9. During the convolution operation, we then just make use of the pointers coeff\_Pointer and nxt\_pointer. These pointers are responsible to fill in the right product element. Here coeff\_Pointer is pointing to the current coefficient, while the corresponding input sample also taken from previous Value. The product is directly added to the accumulator. Note that temp\_Pointer is not taken into account during this

process. It acts as a starting point for taking all the sums for the convolution operation. This is explained later in detail. After all FIFO elements are filled, the register *full* is set to '1' as well as a flag, which signalize that no element can be filled into the accumulator anymore.

The final step is explained in Listing 9. On the next rising clock edge of *CLK\_Filter*, the output value will overtake the value in the accumulator. After that, the accumulator value is reset as well as *full\_flag*. Here, the use of *temp\_Pointer* is more obvious and is used as the pointer from which the convolution operation should start. This implementation also guarantees that the buffer is also reset as the condition in line 58 is not satisfied anymore.

```
define full_flag
   reg full_flag;
   // Accumulator
  reg[19:0] accu;
  // Define pointers
   // Coefficient Pointer
  reg[4:0] coeff_Pointer;
   // Temporary pointers
   reg[4:0] temp_Pointer;
  // Next Pointer to read coefficient
reg[4:0] nxt_Pointer;
56
  assign full = (temp_Pointer -1 == coeff_Pointer ) || (temp_Pointer == 0 && coeff_Pointer == 21);
58
   always @(posedge fast_clk)
     if (full)
62
       full flag <= 1;
64
        If Pointer has done a cycle
     if(full_flag)
68
     accu = accu;
                        // do not change accu value
     if (! full_flag)
       begin
         accu = accu + coeffs[coeff_Pointer] * previous_Value[coeff_Pointer];
         coeff_Pointer <= nxt_Pointer;</pre>
         if (nxt Pointer == 21)
           nxt_Pointer <= 0;
         else
           nxt_Pointer <= nxt_Pointer + 1;</pre>
  \quad \text{end} \quad
```

Listing 8: New implementation of the FIR filter using pointers and FIFO buffer (accumulator).



Abbildung 7: FIFO principle using pointers.

```
Out_Filtered <= accu;
accu = 0;
```

```
150
        full_flag <= 0;</pre>
152
        if(!full_flag)
154
        begin
           coeff_Pointer <= 0;</pre>
           temp_Pointer <= 0;
156
           nxt_Pointer <= 1;
158
        if(full_flag)
160
        begin
                       // increase all Pointer
162
           if(temp_Pointer == 21)
164
166
              temp_Pointer <= 0;
coeff_Pointer <= 1;</pre>
168
              nxt_Pointer <= 2;</pre>
170
           else if(temp_Pointer == 20)
172
           begin
174
              temp_Pointer <= temp_Pointer + 1;
coeff_Pointer <= 0;</pre>
              nxt_Pointer <= 1;</pre>
180
182
             temp_Pointer <= temp_Pointer + 1;
coeff_Pointer <= temp_Pointer+1;
nxt_Pointer <= temp_Pointer + 2;</pre>
184
186
```

Listing 9: Operations on rising CLK\_Filter edge.

# 2.5.4. ModelSim Results

The simulation results is depicted in Fig.8 and Fig.9. Taking the testbench file 'FIR\_Filter\_TB.v' from Appendix B into account, we can verify that this filter functions very well.

Unfortunately, this implementation does not pass Design Vision as this implementation is not already syntheziseable. But we can remember it as future work!



Abbildung 8: Simulation Results of the new FIR filter implementation (1st plot)



Abbildung 9: Simulation Results of the new FIR filter implementation (2nd plot)

# 3. Simulation Result

# 3.1. Modelsim



Abbildung 10: Vppg with respect to PGA GAIN and DC Compensation



Abbildung 11: ADC stream of IR LED and its filtered stream



Abbildung 12: ADC stream of RED LED and its filtered stream

# 3.2. Cadence Virtuoso



Abbildung 13: Vppg in Cadence



Abbildung 14: Vppg with respect to PGA GAIN and DC Compensation in Cadence



Abbildung 15: RED LED together with Vppg



Abbildung 16: IR LED together with Vppg



Abbildung 17: ADC stream of RED LED and its filtered stream



Abbildung 18: ADC stream of IR LED and its filtered stream

# 3.3. Synopsys

# 3.3.1. Timing Analysis

CLOCK (rise edge) 1000000.00 (1 KHz) Data arrival time: 11.68 Slack (MET): 999988.25

# 3.3.2. Area Analysis

Total Area: 33854.521255

# 3.3.3. Power Analysis

Total Power: 6.4379e-04 mW

# 3.4. Cadence Encounter



Abbildung 19: Layout generated by Cadence Encounter

We can achieve a smaller area as stated in below sections.

# 4. Simulation Result, Post Submission

We can not optimize our design before the submission. So we did that after the submission. The big difference is the Vppg range. Now it is not clipped like in the previous section but it can now lie exactly between 0.2V and 1.7V with maximum voltage swing, as it is shown in the figure. 23

Also, the area has also been optimized from 151.215 to 143.493.

We came up to a new idea and also the new optimized implementation for the FIR filter as stated in the section 2.5.

# 4.1. Modelsim



Abbildung 20: Vppg with respect to PGA GAIN and DC Compensation



Abbildung 21: ADC stream of IR LED and its filtered stream



Abbildung 22: ADC stream of RED LED and its filtered stream

# 4.2. Cadence Virtuoso



Abbildung 23: Vppg in Cadence



Abbildung 24: Vppg with respect to PGA GAIN and DC Compensation in Cadence



Abbildung 25: RED LED together with Vppg



Abbildung 26: IR LED together with Vppg



Abbildung 27: ADC stream of RED LED and its filtered stream



Abbildung 28: ADC stream of IR LED and its filtered stream

# 4.3. Synopsys

# 4.3.1. Version 1, Timing, Area and Power Analysis

In this configuration, we want to optimize the area. Therefore, we set the frequecy as low as possbile(1KHz) CLOCK (rise edge) 1000000.00 (1 KHz) Data arrival time: 13.66 Slack (MET): 999986.19

Total Area: 34546.324300 Total Power: 6.5164e-04 mW

# 4.3.2. Version 2, Frequency Oriented, Timing, Area and Power Analysis

In this configuration, we want our design be able to operate with high frequency. Therefore, we set the frequecy as high as possible. Of course, if we set it too high, we will violate the **Slack**, or **Slack** will become negative. In other word, the critial path is very long compared to the operating clock frequency.

Therefore, we have to come up to some compromise where the **Slack** is still positive and also as small as possible. Then we came to the operating frequency about 71MHz or roughly 14ns.

CLOCK (rise edge) 14.00 (71 MHz) Data arrival time: 11.78 Slack (MET): 2.04

Total Area: 34467.484293 Total Power: 0.2359 mW

We can see very clearly that the power has been increased significantly when we increase the frequency(from 1KHz to 71 MHz).

But the area did not increase that much.

# 4.4. Cadence Encounter

The configuration of floorPlan is floorPlan -site CORE -r 1 0.95 5.8 5.8 5.8 5.8 5.8 So as we can see, with the high concentration of 0.95 we still can generate the layout without any error.



Abbildung 29: Layout for Version 1 generated by Cadence Encounter

### 5. Conclusion

We show that the principle goal to design the digital block for the pulse oximetry is fully reached. In Sec.2 we explained our design approach with Verilog in detail and depict our simulation results in ModelSim and Cadence Virtuoso in Sec. 3 as well.

As we can see in Fig.24, the signal is lying between 0.2V and 1.7V which is very symmetric signal without any clipping, so this signal can be fed into ADC without any problem. Moreover, the FIR Filter can also work correctly as we can see the figuer 27 and 28, the slope of these two ADC streams(RED and also IR LED) has decreased. So the FIR Filter is functioning as a Low Pass Filter.

With the use of Design Vision synthesis tool we could synthesize a Netlist which can be used for generating layout with Cadence Encounter later on. For the optimization of the floorplaning, we can set the concentration factor to 0.95 without any error and the area is about 143.495 x 143.495.

For the very limit time, we can not do all of the optimization. As described in Sec.2.5.3, we already write a successful Verilog Code for the new FIR filter which only uses only multiplier, but could not be synthesized. We are in the opinion that with small adjustments of the code, we can reduce the area drastically to improve our design. Moreover, the the PIN order, we can also put the PINs at the right position for tape-out.

# Appendices

A.

# **Verilog Code**

### **ADC**

```
// VerilogA for verilogA, ADC, veriloga
   //— Pipelined ADC——//

'include "discipline.h"

'include "constants.h"

module ADC (in, out, clk);

parameter integer bit = 8; // ADC resolution

parameter real fullscale = 1.8, //supply voltage
       vth = 0.9,
                                        //threshold
                                         // transition delay
// transition rising time
       dly = 10n,
       ttime = 1n;
input in;
                                     // input analog voltage
// input clock
12
       input clk;
       output [7:0] out;
                                         // digital vector output
       electrical in, clk;
electrical [7:0] out;
       real sample;
       integer result[7:0]; // integer
genvar i; // index loop
analog begin
                                            // integer array
18
20
         @(cross(V(clk) - vth, +1)) begin
             sample = V(in);
for (i = bit - 1; i \ge 0; i = i - 1) begin
                if (sample>vth) begin
result[i] = 1.8;
sample = sample - vth;
end else begin
24
26
                  result[i] = 0.0;
                end
             sample = 2.0 * sample;
             end
         end
          for (i = 0; i < bit; i = i + 1) begin
            V(out[i]) <+ transition(result[i], dly, ttime);</pre>
          end
       end
    endmodule
```

# **Controller State Machine (Controller)**

```
 \begin{tabular}{ll} module & Controller (ADC, clk, Find\_Setting, rst\_n, LED\_Drive, DC\_Comp, LED\_IR, LED\_RED, PGA\_Gain, RED\_ADC\_Value, IR\_ADC\_Value, IR\_AD
                                            CLK_Filter);
                           output reg [3:0] LED_Drive;
output reg [6:0] DC_Comp;
output reg LED_IR;
                           output reg LED_RED;
                           output reg [3:0] PGA_Gain;
output reg [7:0] RED_ADC_Value;
output reg [7:0] IR_ADC_Value;
                           output reg CLK_Filter;
                            //Input ADC of vppg
                            input wire [7:0] ADC;
                             //input clk;
                           input wire clk;
16
                           //input rst_n;
input wire rst_n;
18
                            //input Find_Setting;
                           input wire Find_Setting;
22
                           //RED OP searchingfi
                           reg [6:0] RED_OP;
24
                            //RED Gain searching
26
                           reg [3:0] RED_Gain;
                         //IR OP searching
reg [6:0] IR_OP;
```

```
//IR Gain searching
       reg [3:0] IR_Gain;
       //Offset voltage compare to 0.9
       reg [7:0] V_offset;
reg [3:0] acceptable_offset;
       reg [7:0] V_min_1s;
 38
       reg [7:0] V_max_1s;
       //wait time_counter
reg [15:0] Gain_wait_time;
reg [15:0] Alternating_Wait_Time;
reg [15:0] Counter_CLK_Filter;
reg [15:0] Min_Max_Wait_Counter;
 42
       reg Min_Max_Found;
reg [7:0] Min_Max_Difference;
reg [7:0] DC_Middle;
 48
 50
        //All States
       reg idle_state;
reg [3:0] currentState;
reg [3:0] previousState;
 54
       reg [3:0] nextState;
       parameter Reset_State = 0;
       parameter Find New Settings State = 1;
parameter RED LED OP Search State = 2;
parameter RED LED Gain Search State = 3;
parameter INRED OP Search State = 4;
parameter INRED Gain Search State = 5;
 60
 64
       parameter Alternating_RED_LED_State = 6;
        parameter Alternating_IR_LED_State = 7;
       parameter Alternating_LED_State = 8;
       parameter FIR_Filter_State = 9;
parameter Idle_State = 10;
 68
       //Instantiate FIR_Filter Module
/*FIR_Filter FIR_Filter_RED(
.CLK_Filter(CLK_Filter),
 72
        .rst_n(rst_n),
.ADC_Value(RED_ADC_Value)
 74
        .Out_RED_Filtered(Out_RED_Filtered)
        FIR Filter FIR_Filter_IR(
        .CLK_Filter(CLK_Filter),
 80
        .rst_n(rst_n),
.ADC_Value(IR_ADC_Value),
 82
        .Out_RED_Filtered(Out_IR_Filtered)
 84
       always@(posedge clk) begin
  if(rst_n ==1)
 86
 88
              begin
             Counter_CLK_Filter=0;
CLK_Filter = 0;
              end
           if ( Counter_CLK_Filter==1)
 92
              begin
              Counter_CLK_Filter = 0;
if (CLK_Filter == 1)
                 CLK_Filter=0;
              else
                CLK_Filter =1;
 98
              end
           Counter_CLK_Filter = Counter_CLK_Filter+1;
100
102
       always@(posedge clk) begin
                                                           //MARKER: HAS BEEN MODIFIED only for SYNTHESIS, MUST ADJUST BACK
104
           if (Find_Setting==1)
              begin
106
              currentState = Find_New_Settings_State;
108
           if (rst_n == 1)
              begin
              currentState = Reset_State;
              end
112
```

```
case(currentState)
114
            Reset_State:
                 LED_Drive = 10;

DC_Comp = 50; // DC_Comp = 0

LED_IR = 0; //Turn OFF IN_RED

LED_RED = 1; //Turn ON RED_LED
118
                  PGA_{Gain} = 0; // GAIN = 0
120
                  V_{offset} = 0;
                  acceptable_offset = 10;
                 Gain_wait_time = 545;
Min_Max_Wait_Counter=0;
V_min_1s = 255;
V_max_1s = 0;
126
                  \overline{DC}_{Middle} = 0;
                  Min_Max_Found=0;
                  Min_Max_Difference=0;
                 Alternating_Wait_Time = 10; IR_ADC_Value = 0;
130
                  \overline{RED}ADC_Value = 0;
                  currentState = nextState; // go to where it was predefine, this Reset is just a middle state (bergang)
               end
136
            Find\_New\_Settings\_State:
138
               begin
                  currentState = RED_LED_OP_Search_State;
            RED_LED_OP_Search_State:
142
               begin
                  if (Min_Max_Wait_Counter < 10)</pre>
144
                     begin
                     if (ADC < V_min_1s)</pre>
                     V_min_1s = ADC;
if (ADC > V_max_1s)
V_max_1s = ADC;
                     end
                  else
                     Min_Max_Difference = V_max_1s-V_min_1s;
                    DC_Middle = (Min_Max_Difference >>2) + V_min_1s; if (DC_Middle < 127)
154
                    V_offset = 127-DC_Middle;
else
156
                       V_offset = DC_Middle-127;
                    V_max_1s = 0;
V_min_1s = 255;
Min_Max_Wait_Counter = 0;
Min_Max_Found = 1;
                     end
                   /Stop searching, save for RED-LED DC point
164
                  if(V_offset<= acceptable_offset & Min_Max_Found == 1)</pre>
                     begin
                    RED_OP = DC_Comp;
                    Min_Max_Found=0;
168
                    currentState = RED_LED_Gain_Search_State;
                     end
                  //Seaching for DC_Comp
if ( Min_Max_Found == 1 & DC_Middle < 127)</pre>
                     begin
                    DC Comp = DC Comp - 1;
174
                    Min_Max_Found = 0;
                    end
176
                  else if (Min_Max_Found == 1 & DC_Middle > 127)
                    begin
                    DC_Comp = DC_Comp+1;
                    Min_Max_Found = 0;
180
                 Min_Max_Wait_Counter = Min_Max_Wait_Counter+1;
            RED\_LED\_Gain\_Search\_State:
186
               if (Min_Max_Wait_Counter < 1000)
188
                     if (ADC < V_min_1s)</pre>
                     V_min_1s = ADC;
if (ADC > V_max_1s)
V_max_1s = ADC;
192
                    end
194
```

```
else
                    begin
196
                    Min_Max_Difference = V_max_1s-V_min_1s;
                    DC_Middle = (Min_Max_Difference >>2) + V_min_1s; if(DC_Middle < 127)
198
                       V_offset = 127-DC_Middle;
200
                    else
                       V_offset = DC_Middle-127;
202
                    V_{max_1s} = 0;
                    V_min_1s = 255;
Min_Max_Wait_Counter = 0;
Min_Max_Found = 1;
206
                    end
208
               if(V_max_1s < 200 \& V_min_1s > 5 \& Min_Max_Found == 1) // increase gain every 0.545(s)
                 begin
                 PGA_Gain = PGA_Gain + 1;
214
                 Min_Max_Found = 0;
                 end
               //stop searching, store RED-Gain if (V_max_1s > 200 \mid V_min_1s < 5)
218
                 begin
//if (PGA_Gain>=2)
                    //PGA_Gain=2;
                 RED_Gain = PGA_Gain;
                 Min_Max_Found = 0;
currentState = Reset_State; //Reset Register before going to INRED
nextState = INRED_OF_Search_State;
226
               Min_Max_Wait_Counter = Min_Max_Wait_Counter+1;
            INRED\_OP\_Search\_State:
               begin
LED IR = 1; //Turn ON IN RED
                 LED_RED = 0;
                  if (Min_Max_Wait_Counter < 10)
                    begin
if (ADC < V_min_1s)
                    V_min_1s = ADC;
if (ADC > V_max_1s)
238
                       V_{max_1s} = ADC;
                    end
                  else
                    begin
                    Min_Max_Difference = V_max_1s-V_min_1s;
DC_Middle = (Min_Max_Difference >>2) + V_min_1s;
if (DC_Middle < 127)
                       V_offset = 127-DC_Middle;
                    else

V_offset = DC_Middle-127;

V_max_1s = 0;

V_min_1s = 255;
250
                    Min_Max_Wait_Counter = 0;
252
                    Min_Max_Found = 1;
                    end
256
                 //Stop searching, save for IR-LED DC point
if(V_offset<= acceptable_offset & Min_Max_Found == 1)</pre>
258
                    IR_OP = DC_Comp;
                    Min_Max_Found=0;
currentState = INRED_Gain_Search_State;
262
                    end
264
                 //Seaching for DC_Comp
                   if ( Min_Max_Found == 1 & DC_Middle < 127)
                    begin
                    DC Comp = DC Comp - 1;
                    Min_Max_Found = 0;
270
                    end
                  else if (Min_Max_Found == 1 & DC_Middle > 127)
                    begin
                    DC_Comp = DC_Comp + 1;
274
                    Min_Max_Found = 0;
                    end
276
```

```
Min_Max_Wait_Counter = Min_Max_Wait_Counter+1;
278
280
             end
           INRED\_Gain\_Search\_State:
282
             begin
if (Min_Max_Wait_Counter<1000)
                  begin
                  if (ADC < V_min_1s)</pre>
                  V_min_1s = ADC;
if (ADC > V_max_1s)
288
                     V_{max_1s} = ADC;
                  end
290
                else
                  begin
                  Min_Max_Difference = V_max_1s-V_min_1s;
                  DC_Middle = (Min_Max_Difference >>2) + V_min_1s; if(DC_Middle < 127)
2.94
                     V_offset = 127-DC_Middle;
                    V_offset = DC_Middle-127;
                  V_max_1s = 0;
V_min_1s = 255;
300
                  Min_Max_Wait_Counter = 0;
Min_Max_Found = 1;
              if (V_max_1s < 240 & V_min_1s > 40 & Min_Max_Found == 1) //
306
                begin
               PGA_Gain = PGA_Gain +1;
Min_Max_Found = 0;
308
              //stop searching, store RED-Gain
312
             if (V_max_1s > 240 | V_min_1s < 40)
               begin
IR Gain = PGA Gain;
314
               //\bar{i}f(IR\_Gain > = 6)
                  //IR_Gain=6;
316
               Min_Max_Found = 0;
                currentState = Alternating_LED_State;
                end
             Min\_Max\_Wait\_Counter = Min\_Max\_Wait\_Counter + 1;
320
           Alternating\_LED\_State:
              if (Alternating_Wait_Time >= 10) // 20 x 0.5 = 10ms, means we alternate every 10ms, means 100Hz
326
                alternating_Wait_Time = 0;
if(previousState == Alternating_IR_LED_State)
    currentState = Alternating_RED_LED_State;
                else if(previousState == Alternating_RED_LED_State)
                  currentState= Alternating_IR_LED_State;
                else
332
                  currentState= Alternating_RED_LED_State;
                end
334
              //Continuously out put the ADC based on which LED is currently on
              if(previousState == Alternating_IR_LED_State)
                IR_ADC_Value = ADC; //output ADC of IR LED
338
                end
              if(previousState == Alternating RED LED State)
340
                RED_ADC_Value = ADC; //output RED-ADCoutput ADC of RED_LED
                end
             //Increase timing-counter by 1
Alternating_Wait_Time = Alternating_Wait_Time+1;
344
346
             end
           Alternating_RED_LED_State:
             LED_IR = 0; //Turn ON RED_LED
             LED RED = 1:
             DC Comp = RED OP;
             PGA_Gain = RED_Gain;
currentState = Alternating_LED_State;
352
             previousState = Alternating_RED_LED_State;
356
           Alternating\_IR\_LED\_State:
             begin
358
```

```
LED_IR = 1; //Turn ON IR_LED

LED_RED = 0;
DC_Comp = IR_OP;
PGA_Gain = IR_Gain;
currentState = Alternating_LED_State;
previousState = Alternating_IR_LED_State;
end

FIR_Filter_State:
begin
idle_state = 1;
end

rend

end

endmodule
```

### FIR Filter Optimized

```
//Verilog HDL for "HDL_Lab_10", "FIR_Filter" "functional"
   module FIR Filter_Optimized(
input CLK_Filter,
     input rst_n,
input wire[7:0] ADC_Value,
      output reg[19:0] Out_Filtered);
   // parameter N = 4;
wire signed[8:0] coeffs[21:0];
   reg [15:0] previous_Value[21:0];
  // define multiplier
   // FIFO
   reg [19:0] product[21:0];
   assign coeffs[0]=2;
   assign coeffs[1]=10;
   assign coeffs[2]=16;
   assign coeffs[3]=28;
   assign coeffs [4] = 43;
assign coeffs [5] = 60;
   assign coeffs[6]=78;
   assign coeffs[7]=95;
   assign coeffs[8]=111;
   assign coeffs[9]=122;
   assign coeffs[10] = 128;
   always @(posedge CLK_Filter or posedge rst_n)
34
        if(rst_n)
             begin
     product[0] <= 0;
     product[1] <= 0;
     product[2] <= 0;
     product[3] <= 0;
product[4] <= 0;
     product[5] <= 0;
42
     product[6] <= 0;
     product[7] <= 0;
     product[8] <= 0;
     product[9] <= 0;
     product[10] <= 0;
product[11] <= 0;
     product[12] <= 0;
     product[13] <= 0;
     product[14] <= 0;
     product[15] <= 0;
     product[16] <= 0;
product[17] <= 0;
54
     product[18] <= 0;
     product[19] <= 0;
     product[20] <= 0;
     product[21] <= 0;
      previous_Value[21]
60
                                   <= 0;
     previous_Value[20]
previous_Value[19] <=
                                          <= 0;
                                   <= 0;
62
             previous_Value[18]
                                          <= 0;
64
      previous_Value[17]
                                  <= 0;
     previous_Value[16]
previous_Value[15] <=
                                          <= 0;
                                  <= 0;
66
             previous_Value[14]
previous_Value[13]
previous_Value[12]
                                         <= 0;
                                          <= 0;
68
     previous_Value[11]
                                 <= 0;
     previous_Value[10]
previous_Value[9]
previous_Value[8]
previous_Value[7] <= 0;
                                          <= 0;
                                         <= 0;
                                         <= 0;
74
                                 <= 0;
             previous_Value[6]
previous_Value[5]
previous_Value[4]
                                         <= 0;
                                         <= 0;
                                         <= 0;
                                 <= 0;
     previous_Value[3] <= previous_Value[2] previous_Value[1]
78
                                        <= 0;
                                         <= 0:
80
```

```
previous Value[0]
 82
                            Out_Filtered
                                                                   <= 0;
 84
 86
                  else
                            begin
 88
             previous_Value[21]
                                                                      <= previous_Value[20];
             previous_Value[20]
previous_Value[19] <=
                                                                     0] <= previous_Value[19];
<= previous_Value[18];
 92
                                                                    sel previous_value[16];
8] <= previous_Value[17];
7] <= previous_Value[16];
6] <= previous_Value[14];
</pre>
                            previous_Value[18]
previous_Value[17]
previous_Value[16]
 94
             previous_Value[15]
 96
                                                                                    <= previous_Value[13];
<= previous_Value[12];
<= previous_Value[11];
                            previous_Value[14]
                            previous_Value[13]
previous_Value[12]
 98
             previous_Value[11]
                                                                       <= previous_Value[10];
100
                                                                   10] <= previous_Value[10],

10] <= previous_Value[9];

9] <= previous_Value[7];

<= previous_Value[6];
                            previous_Value[10]
previous_Value[9]
previous_Value[8]
             previous_Value[7]
104
                            previous_Value[6]
previous_Value[5]
previous_Value[4]
                                                                                  cevious_value[0];
<= previous_Value[4];
<= previous_Value[3];
<= previous_Value[2];</pre>
106
                            previous_Value[3]
108
                            previous_Value[2]
previous_Value[1]
previous_Value[0]
                                                                                  <= previous_Value[1];
<= previous_Value[0];
<= ADC_Value;</pre>
             product[0] <= coeffs[0] *</pre>
                                                                              previous_Value[0];
                                                                                  revious_Value[0];
previous_Value[1];
previous_Value[2];
previous_Value[3];
previous_Value[4];
previous_Value[5];
previous_Value[6];
previous_Value[8];
previous_Value[9];
* previous_Value[1]
                  product[1] <= coeffs[1]</pre>
                  product[2] <= coeffs[2]</pre>
                  product[3] <= coeffs[3]</pre>
                  product[4] <= coeffs[4]
                  product[5] <= coeffs[5]
118
                  product[6] <= coeffs[6]
                  product[7] <= coeffs[7]</pre>
120
                  product[8] <= coeffs[8] *
product[9] <= coeffs[9] *
                 product[9] <= coeffs[9] * previous_Value[9];
product[10] <= coeffs[10] * previous_Value[10];
product[11] <= coeffs[10] * previous_Value[11];
product[12] <= coeffs[9] * previous_Value[12];
product[13] <= coeffs[8] * previous_Value[13];
product[14] <= coeffs[7] * previous_Value[14];
product[15] <= coeffs[6] * previous_Value[14];
product[16] <= coeffs[5] * previous_Value[16];
product[17] <= coeffs[4] * previous_Value[17];
product[18] <= coeffs[3] * previous_Value[18];
product[20] <= coeffs[1] * previous_Value[20];
product[21] <= coeffs[0] * previous_Value[20];</pre>
124
130
                  product[21] <= coeffs[0] * previous_Value[21];
134
               Out_Filtered <= (product[0] + product[1] + product[2] + product[3] + product[4] + product[5] +
136
                                                                                   product[2] + product[3] + product[3] +
product[6] + product[7] + product[8] + product[9] +
product[10] + product[11] + product[12] + product[13] +
product[14] + product[15] + product[16] + product[17] +
product[18] + product[19] + product[20] + product[21]);
138
142
            end
144
       end
        endmodule
```

### **Top Module Controller and FIR**

```
module Top_Module_Controller_and_FIR(ADC, clk, Find_Setting, rst_n, LED_Drive, DC_Comp, LED_IR, LED_RED, PGA_Gain,
        Out_IR_Filtered, Out_RED_Filtered);
       //IN-OUT of CONTROLLER
       output wire [3:0] LED_Drive;
output wire [6:0] DC_Comp;
       output wire LED_IR;
       output wire LED_RED
       output wire [3:0] PGA_Gain;
wire [7:0] RED_ADC_Value;
wire [7:0] IR_ADC_Value;
wire CLK_Filter;
       //input wire fast_clk;
input wire [7:0] ADC;
       input wire clk;
input wire rst_n;
16
       input wire Find_Setting;
       //IN-OUT OF FIR
       output wire[19:0] Out_IR_Filtered;
output wire[19:0] Out_RED_Filtered;
       Controller_StateMachine Controller(
.LED_Drive(LED_Drive),
.DC_Comp(DC_Comp),
.LED_IR(LED_IR),
.LED_RED(LED_RED),
        .PGA_Gain(PGA_Gain)
       RED_ADC_Value(RED_ADC_Value),
.RED_ADC_Value(IR_ADC_Value),
.CLK_Filter(CLK_Filter),
.ADC(ADC),
34
       .clk(clk),
        .rst_n(rst_n),
        .Find_Setting(Find_Setting));
       FIR_Filter_Optimized FIR_Filter_RED(
.CLK_Filter(CLK_Filter),
42
        .rst_n (rst_n),
       . ADC_Value (RED_ADC_Value)
        .Out_Filtered(Out_RED_Filtered)
48
       FIR_Filter_Optimized FIR_Filter_IR(
       .CLK_Filter(CLK_Filter),
       .rst_n(rst_n),
.ADC_Value(IR_ADC_Value),
.Out_Filtered(Out_IR_Filtered)
    endmodule
60
```

### Top Module Testbench (Testbench for the entire system

```
'timescale 1us/1us
  module Controller_StateMachine_tb();
    //Input controller
    reg clk;
reg fast_clk;
    wire [7:0] Vppg;
    reg rst_n;
reg Find_Setting;
12
    //output Controller
wire [3:0] LED_Drive;
wire [6:0] DC_Comp;
    wire LED_IR; wire LED_RED;
    wire [3:0] PGA_Gain;
18
    wire [19:0] Out_RED_Filtered;
wire [19:0] Out_IR_Filtered;
    wire CLK_Filter;
//output Fingerclip
24
  28
34
    initial begin
      Find_Setting = 0;
rst_n = 1;
38
      c1k = 0;
40
      #550 rst_n = 0;
#600 Find_Setting = 1;
#1150 Find_Setting = 0;
      #100000000 $stop;
50
54
    endmodule
```

В.

# **Optimization Verilog Code**

### FIR Filter Optimization Code (less Multipliers, using Pointers

```
//Verilog HDL for "HDL_Lab_10", "FIR_Filter" "functional"
  module FIR_Filter_Optimized(
     input CLK_Filter,
     input fast_clk,
    input rst_n,
input wire[7:0] ADC_Value,
    output reg[19:0] Out_Filtered);
   // parameter N = 4;
  wire signed[8:0] coeffs[21:0];
  reg [15:0] previous_Value[21:0];
14
  reg full_flag;
  reg flag_CLK_Filter;
  // define coefficients
  assign coeffs[0]=2;
  assign coeffs[1]=10;
  assign coeffs[2]=16;
  assign coeffs[3]=28;
  assign coeffs[4]=43;
  assign coeffs[5]=60;
  assign coeffs[6]=78;
  assign coeffs[7]=95;
  assign coeffs[8]=111;
  assign coeffs[9]=122;
  assign coeffs[10]= 128;
assign coeffs[11]=128;
  assign coeffs[12]=122;
  assign coeffs[13]=111;
  assign coeffs[14]=95;
  assign coeffs[15]=78;
  assign coeffs[16]=60;
  assign coeffs[17]=43;
  assign coeffs[18]=28;
  assign coeffs[19]=16;
  assign coeffs [20] = 10;
  assign coeffs[21]= 2;
  // Accumulator
  reg[19:0] accu;
  // Define pointers
50
  // Coefficient Pointer
  reg[4:0] coeff_Pointer;
54
  // Temporary pointers
  reg[4:0] temp_Pointer;
  // Next Pointer to read coefficient
58
  reg[4:0] nxt_Pointer;
  assign full = (temp_Pointer -1 == coeff_Pointer ) || (temp_Pointer == 0 && coeff_Pointer == 21);
  always @(posedge fast_clk)
  begin
if (full)
64
66
       full_flag <= 1;</pre>
68
     // If Pointer has done a cycle
    if (full_flag)
    accu = accu:
                        // do not change accu value
72
     if(!full_flag)
         accu = accu + coeffs[coeff_Pointer] * previous_Value[coeff_Pointer];
```

```
coeff Pointer <= nxt Pointer;</pre>
                if(nxt_Pointer == 21)
                   nxt_{Pointer} \le 0;
                else
                   nxt_Pointer <= nxt_Pointer + 1;</pre>
            end
 82
     end
     always @(posedge CLK_Filter or posedge rst_n)
 86
     begin
            if(rst_n)
 88
            begin
        accu = 0;
 92
        coeff_Pointer <= 0;
temp_Pointer <= 0;</pre>
 94
         nxt_Pointer <= 1;
         previous_Value[21]
        previous_Value[20]
previous_Value[19] <=
                                                         <= 0;
 98
                                              <= 0;
        previous_Value[18]
previous_Value[17] <=
100
                                                          <= 0:
102
                   previous_Value[16]
         previous_Value[15]
                   previous_Value[14]
previous_Value[13]
previous_Value[12]
104
                                                          <= 0;
                                                          <= 0.
                                                          = 0;
106
        previous_Value[11]
                                                <= 0;
                   previous_Value[10]
previous_Value[9]
previous_Value[8]
                                                          <= 0;
108
                                                        <= 0;
                                                        <= 0;
        previous_Value[7] <=
previous_Value[6]
previous_Value[5]
previous_Value[4]
                                             <= 0;
                                                        <= 0:
                                                        = 0;
                                                        <= 0;
114
         previous_Value[3]
                   previous_Value[2]
previous_Value[1]
previous_Value[0]
116
                                                        <= 0:
                                                        <= 0;
                                                        = 0;
118
                   Out Filtered
120
         full_flag <= 0;
            end
124
            else
126
            begin
         // Shift every value to the next register place
                  ous_Value[21] <= previous_Value[20];
previous_Value[20] <= previous_Value[20]
        previous_Value[21]
128
                                                      <= previous_Value[19];
        previous_Value[19] <=
previous_Value[18]
previous_Value[17]
previous_Value[16]
                                              130
         previous_Value[15]
                                                <= previous_Value[14];
134
                   previous_Value[14]
previous_Value[13]
previous_Value[12]
                                                         <= previous_Value[13];
<= previous_Value[12];
<= previous_Value[11];</pre>
136
        previous_Value[11] <=
previous_Value[10]
previous_Value[9]
previous_Value[8]
                                                c= previous_Value[11]
c= previous_Value[10];
c= previous_Value[9];
c= previous_Value[8];
c= previous_Value[7];
c= previous_Value[7];
138
        previous_Value[7] <=
previous_Value[6]
previous_Value[5]
previous_Value[4]
previous_Value[3]
                                             c= previous_Value[6];
c= previous_Value[5];
c= previous_Value[4];
d= c= previous_Value[3];
d= c= previous_Value[3];
d= c= previous_Value[2];
d= previous_Value[2];
144
                                                        <= previous_Value[1];
<= previous_Value[0];</pre>
                   previous_Value[2]
148
                   previous_Value[1]
                   previous_Value[0]
                                                        <= ADC_Value;
150
         Out_Filtered <= accu;
152
        accu = 0;
154
         full_flag <= 0;</pre>
         flag_CLK_Filter <= 1;</pre>
156
         if(!full_flag)
```

```
begin
158
           coeff_Pointer <= 0;</pre>
           temp_Pointer <= 0;
nxt_Pointer <= 1;</pre>
162
        if(full_flag)
164
        begin
                       // increase all Pointer
166
           if (temp_Pointer == 21)
168
           begin
170
              temp_Pointer <= 0;
coeff_Pointer <= 1;
nxt_Pointer <= 2;</pre>
174
           end
           else if(temp_Pointer == 20)
176
178
              temp_Pointer <= temp_Pointer + 1;
coeff_Pointer <= 0;</pre>
180
              nxt_Pointer <= 1;
182
           end
184
           else
           begin
              temp_Pointer <= temp_Pointer + 1;
coeff_Pointer <= temp_Pointer+1;
nxt_Pointer <= temp_Pointer + 2;
188
190
           end
192
        end
194
                 // Set flags
196
         end
    end
    endmodule
```

# **FIR Filter Testbench**

```
'timescale lus / lus
   module Filter_tst;
   // Inputs
   reg CLK_Filter;
   reg rst_n;
reg [7:0] RED_ADC_Value;
   // Outputs
   wire [19:0] Out_RED_Filtered;
  // Instantiate the Unit Under Test (UUT)
FIR_Filter_RED dut_red (
.CLK_Filter(CLK_Filter),
.rst_n(rst_n),
   . ADC_Value(RED_ADC_Value),
    .Out_RED_Filtered(Out_RED_Filtered)
20
22 FIR_Filter_IR dut_ir (
   .CLK_Filter(CLK_Filter),
24 .rst_n(rst_n),
   .ADC_Value(IR_ADC_Value),
   .Out_IR_Filtered(Out_IR_Filtered)
28
   initial begin
   // Initialize Inputs
34 CLK_Filter = 0;
```

```
rst_n = 0;
RED_ADC_Value = 0;
#1000;

st_n = 1;
#800;

rst_n = 0;
RED_ADC_Value = 8'd5;
#1000;
RED_ADC_Value = 8'd10;
#1000;
RED_ADC_Value = 8'd12;
#1000;
RED_ADC_Value = 8'd12;
#1000;
RED_ADC_Value = 8'd15;
#1000;
RED_ADC_Value = 8'd16;
#10000 $top;

st_auways_begin #500 CLK_Filter=~CLK_Filter; end_endmodule
```