# Performance evaluation and analysis of 64-quadrature amplitude modulator using Xilinx Spartan FPGA



International Journal of Engineering & Technology, 7 (2.8) (2018) 570-577



# **International Journal of Engineering & Technology**

Website: www.sciencepubco.com/index.php/IJET



Research Paper

# Performance evaluation and analysis of 64-quadrature amplitude modulator using Xilinx Spartan FPGA

Joseph Anthony Prathap1\*, T.S.Anandhi2, K. Ramash Kumar3, B.Srikanth4

<sup>1,4</sup>Department of Electronics and Communication Engineering, Vardhaman College of Engineering, Hyderabad <sup>2</sup>Department of Electronic and Instrumentation Engineering, Annamalai University, Chidambaram <sup>3</sup>Department of Electrical and Electronics Engineering, Karpagam College of Engineering, Coimbatore, India \*Corresponding Author Email: japtuhi1116@gmail.com

#### **Abstract**

This paper proposes the design of 64-Quadrature Amplitude Modulation using the Very High Speed Integrated Circuit Hardware Description Language (VHDL) coding and XILINX SPARTAN Field Programmable Gate Array (FPGA) real-time implementation for validation. QAM is used in modern digital communication applications like set-top box, satellite TV, wireless and cellular technology etc. In this paper, 64-QAM is implemented and compared with three different XILINX SPARTAN FPGA devices say 3A DSP, 3E and 6E. The power, current and thermal parameters are performed and compared. The power consumed for the design of 64 QAM using the Xilinx SPARTAN 6E FPGA device is 0.014W and 15.9 C/W of Effective TJA for the XILINX SPARTAN 3A DSP FPGA. The device utilization of the 64-QAM design using the XILINX SPARTAN 3A DSP is low.

Keywords: Digital Modulation, ASK, PSK, QPSK, QAM, VHDL language, XILINX FPGA.

### 1. Introduction

Modulation can be broadly classified as analog modulation and digital modulation. The digital modulation is advantages compared to the analog modulation with respect to accuracy, high performance, easy design and debug, less in area, minimum power consumption and reliability. The digital modulation can be further divided into ASK, PSK and QPSK or QAM. The ASK involves with the amplitude level changes with respect to the carrier signal. The PSK refers to the phase changes with the carrier signal.

The QPSK or QAM is a digital modulation technique which combines both the ASK and PSK. Depending on the resolution (2N bits), the QAM is referred as 16-QAM for N=4, 64-QAM for N=6 and 256=QAM for N=8. For the 16-QAM, the N=4 gives the combination of bits for 24 bits starting from 0000 to 1111. The 4 bits B3B2B1B0 are split into equally as B3B2 bits for cosine and B1B0 for sine wave. Here B0 is used for the phase shift or direction of the sine wave. That is B0 is used for PSK with the sine wave. B1 is used for the amplitude level or ASK. Similarly, B3 for the ASK with the cosine wave and B2 uses the PSK for the cosine wave. The 64-QAM could be elaborated with higher order ASK and PSK.

The QAM with the resolution of  $2^2$  bits is referred as Quadrature Phase Shift Keying (QPSK). QPSK are immune to noise and improves the Signal-to Noise Ratio (SNR) [1]. QPSK-like differential encoding aides in high baud rate transmission [2]. The QAM is easily designed with the use of common logic circuits such as multiplier, adder, incrementer, decrementer, row counter, and column counter [3]. The QAM used in the turbo MIMO scheme using arithmetic extended mapping scheme improves the SNR by 1.8 dB at BER of  $10^{-4}$  [4].

The Versatile digital QAM modulator with innovative logic structure, enhanced dedicated DSP blocks, and the revolutionary memory blocks and FPGAs are perfect for cable head-end system designers who desire flexibility and speedy time to market [5].

Embedded multiplier based QAM [6] using the FPGA is advantages of technology mapping in terms of time [7], area and power consumption [8].QAM based on the system generator tool is performed and analysed to prove its feasibility [9]. QAM has its application with OFDM transmission [10], Digital Television Modem and Digital Satellite TV. Non-linear system analysis using digital controllers [11-20].

In this paper, the 64 QAM is designed using the VHDL and real time implemented using the FPGA device. The FPGA design performance is validated and compared with respect to current, power and thermal properties for the three Xilinx SPARTAN FPGA devices namely 3A DSP, 3E and 6E.

#### 2. Proposed 64-QAM Design Methodology

The block diagram of the proposed 64-QAM design is as given Figure.1. The 2<sup>6</sup> bit are divided into 2<sup>3</sup> bits for MSB as Q1, Q0, Q' and 2<sup>3</sup> bits for LSB as I1, I0, I'. The Q' and I' indicate the shift of the cosine and sine wave respectively. The Q1, Q0 and I1, I0 represent the amplitude levels of the cosine and sine wave respectively. Carrier oscillator is provided as the reference for the sine and cosine wave. The function of the summation is for the addition of the cosine and sine signals as per the value given in 2<sup>6</sup> bits.





Fig. 1: Block diagram for the 64-QAM

**Table 1:** Indicates the amplitude levels of cosine and sine wave for all possible 2<sup>3</sup> bits

|                  | C              | osine w | vave             | Sine wave      |       |    |                  |  |  |
|------------------|----------------|---------|------------------|----------------|-------|----|------------------|--|--|
| $\mathbf{Q}_{1}$ | $\mathbf{Q}_0$ | Q'      | selected<br>wave | $\mathbf{I}_1$ | $I_0$ | I' | selected<br>wave |  |  |
| 0                | 0              | 0       | 1V               | 0              | 0     | 0  | 1V               |  |  |
| 0                | 0              | 1       | -1V              | 0              | 0     | 1  | -1V              |  |  |
| 0                | 1              | 0       | 0.75V            | 0              | 1     | 0  | 0.75V            |  |  |
| 0                | 1              | 1       | -0.75V           | 0              | 1     | 1  | -0.75V           |  |  |
| 1                | 0              | 0       | 0.5V             | 1              | 0     | 0  | 0.5V             |  |  |
| 1                | 0              | 1       | -0.5V            | 1              | 0     | 1  | -0.5V            |  |  |
| 1                | 1              | 0       | 0.25V            | 1              | 1     | 0  | 0.25V            |  |  |
| 1                | 1              | 1       | -0.25V           | 1              | 1     | 1  | -0.25V           |  |  |

Table 2 indicates the Amplitude Levels (AL) for all possible combination of sine and cosine wave form. The negative sign refers to the 180° in the wave. In this design, the 64 QAM uses levels like 1V, 0,75V, 0.5V and 0.25V along with their 180° phase shifted wave. Thus the 64-QAM constitutes 16 signals in which 8 are for sine wave and 8 are for cosine wave.

Table 2: Detailed bit description for the 64-QAM

| 2 <sup>6</sup> binary<br>values                                                                                                                                 | <b>B</b> <sub>5</sub>                                                                                                                                                                                  | $\mathbf{B}_4$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>B</b> <sub>3</sub>                                                                                              | $\mathbf{B}_2$                                                                                                                     | <b>B</b> <sub>1</sub>            | $\mathbf{B}_0$                                                                                             |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                 | the<br>rep                                                                                                                                                                                             | (B <sub>5</sub> B <sub>4</sub> B <sub>3</sub> ) ucosine wa                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ve                                                                                                                 | 2 <sup>3</sup> LSB (B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> ) used for<br>the sine wave<br>representation                     |                                  |                                                                                                            |  |
| $2^6$ bit values are split into two $2^3$ bits as MSBs (B <sub>5</sub> B <sub>4</sub> B <sub>3</sub> ) and LSBs (B <sub>2</sub> B <sub>1</sub> B <sub>0</sub> ) | B <sub>5</sub> & E indicate Amplitut Levels ( <i>A</i> for the co wave  B <sub>5</sub> B <sub>4</sub> = 0 AL = 1 B <sub>5</sub> B <sub>4</sub> = 0 AL = 0.7 B <sub>5</sub> B <sub>4</sub> = 1 AL = 0.2 | the de AL) ir sine the AL) ir sine | B <sub>3</sub> ddicates he shift of the cosine wave.  F B <sub>3</sub> =0; ° shift. F B <sub>3</sub> =1; 0° shift. | $B_2$ & F indicate Amplitus Levels (A for the S wave $B_2B_1=0$ AL = 1 $B_2B_1=0$ AL = 0.7 $B_2B_1=0$ AL = 0.2 $B_2B_1=0$ AL = 0.2 | the dde AL) ine 00, V 01, 5V 11, | $B_0$ indicates the shift in the sine wave  If $B_0$ =0; $0^\circ$ shift.  If $B_0$ =1; $180^\circ$ shift. |  |

The  $2^6$  bit values are coded accordingly starting from 000000 to 111111. The 64 bit QAM is designed with the following methodology

- i) The  $2^6$  bits are divided into two parts of length  $2^3$  bits as MSBs and LSBs
- ii) The  $2^3$  bits of the LSBs (say B2B1B0) are utilized for defining the sine wave. The B0 indicating the sine wave shift. If B0 = 0, the sine wave is not shifted, and if B0 = 1, the sine wave is  $180^{\circ}$  shifted.
- iii) The remaining two bits B2B1 represent the level of the sine wave. As given in the Table 2, the B2B1 values decide the AL of the sine wave.
- iv) Similarly, the MSBs (say B5B4B3) are considered for the cosine wave generation. The B3 indicating the cosine wave shift. If B3 = 0, the cosine wave is not shifted, and if B3 = 1, the sine wave is  $180^{\circ}$  shifted.
- v) The cosine wave and sine wave are added depending on the given  $2^6$  value.
- vi) For example, consider the 2<sup>6</sup> value is 101110. Now 101 is the MSB for cosine wave and 110 is the LSB for sine wave. The LSB corresponds to B2B1=11 indicate the AL as 0.25V and B0=0 indicating the sine is not shifted. The MSB corresponds to B5B4=10 indicate the AL as 0.5V and B3=1 indicating the cosine is 180° shifted.

 $\textbf{Table 3:} \ Maximum \ Value \ (r) \ and \ its \ corresponding \ angle \ (\theta) \ for \ 2^6 \ values \ with \ rectangle \ form \ in \ (x,y) \ co-ordinates$ 

| Values | Angle Theta (θ) | Magnitude (r) | cos θ    | sin θ    | $x = r \cos \theta$ | $y = r \sin \theta$ |
|--------|-----------------|---------------|----------|----------|---------------------|---------------------|
| 0      | 45°             | 1.4142        | 0.707107 | 0.707107 | 0.99999             | 0.99999             |
| 1      | 315°            | 1.4142        | 0.707107 | -0.70711 | 0.99999             | -0.99999            |
| 2      | 37°             | 1.25          | 0.798636 | 0.601815 | 0.998294            | 0.752269            |
| 3      | 323°            | 1.25          | 0.798636 | -0.60182 | 0.998294            | -0.75227            |
| 4      | 27°             | 1.118         | 0.891007 | 0.45399  | 0.996145            | 0.507561            |
| 5      | 333°            | 1.118         | 0.891007 | -0.45399 | 0.996145            | -0.50756            |
| 6      | 14°             | 1.03078       | 0.970296 | 0.241922 | 1.000161            | 0.249368            |
| 7      | 346°            | 1.03078       | 0.970296 | -0.24192 | 1.000161            | -0.24937            |
| 8      | 135°            | 1.4142        | -0.70711 | 0.707107 | -0.99999            | 0.99999             |
| 9      | 225°            | 1.4142        | -0.70711 | -0.70711 | -0.99999            | -0.99999            |
| 10     | 143°            | 1.25          | -0.79864 | 0.601815 | -0.99829            | 0.752269            |
| 11     | 217°            | 1.25          | -0.79864 | -0.60182 | -0.99829            | -0.75227            |
| 12     | 153°            | 1.118         | -0.89101 | 0.45399  | -0.99615            | 0.507561            |
| 13     | 207°            | 1.118         | -0.89101 | -0.45399 | -0.99615            | -0.50756            |
| 14     | 166°            | 1.03078       | -0.9703  | 0.241922 | -1.00016            | 0.249368            |
| 15     | 194°            | 1.03078       | -0.9703  | -0.24192 | -1.00016            | -0.24937            |
| 16     | 53°             | 1.25          | 0.601815 | 0.798636 | 0.752269            | 0.998294            |
| 17     | 307°            | 1.25          | 0.601815 | -0.79864 | 0.752269            | -0.99829            |
| 18     | 45°             | 1.06066       | 0.707107 | 0.707107 | 0.75                | 0.75                |

| 19 | 315° | 1.06066 | 0.707107 | -0.70711 | 0.75     | -0.75    |
|----|------|---------|----------|----------|----------|----------|
| 20 | 34°  | 0.90137 | 0.829038 | 0.559193 | 0.74727  | 0.50404  |
| 21 | 326° | 0.90137 | 0.829038 | -0.55919 | 0.74727  | -0.50404 |
| 22 | 18°  | 0.79055 | 0.951057 | 0.309017 | 0.751858 | 0.244293 |
| 23 | 342° | 0.79055 | 0.951057 | -0.30902 | 0.751858 | -0.24429 |
| 24 | 127° | 1.25    | -0.60182 | 0.798636 | -0.75227 | 0.998294 |
| 25 | 233° | 1.25    | -0.60182 | -0.79864 | -0.75227 | -0.99829 |
| 26 | 135° | 1.06066 | -0.70711 | 0.707107 | -0.75    | 0.75     |
| 27 | 225° | 1.06066 | -0.70711 | -0.70711 | -0.75    | -0.75    |
| 28 | 146° | 0.90137 | -0.82904 | 0.559193 | -0.74727 | 0.50404  |
| 29 | 214° | 0.90137 | -0.82904 | -0.55919 | -0.74727 | -0.50404 |
| 30 | 162° | 0.79055 | -0.95106 | 0.309017 | -0.75186 | 0.244293 |
| 31 | 198° | 0.79055 | -0.95106 | -0.30902 | -0.75186 | -0.24429 |
| 32 | 63°  | 1.118   | 0.45399  | 0.891007 | 0.507561 | 0.996145 |
| 33 | 297° | 1.118   | 0.45399  | -0.89101 | 0.507561 | -0.99615 |
| 34 | 56°  | 0.90137 | 0.559193 | 0.829038 | 0.50404  | 0.74727  |
| 35 | 304° | 0.90137 | 0.559193 | -0.82904 | 0.50404  | -0.74727 |
| 36 | 45°  | 0.70711 | 0.707107 | 0.707107 | 0.500002 | 0.500002 |
| 37 | 315° | 0.70711 | 0.707107 | -0.70711 | 0.500002 | -0.5     |
| 38 | 27°  | 0.559   | 0.891007 | 0.45399  | 0.498073 | 0.253781 |
| 39 | 333° | 0.559   | 0.891007 | -0.45399 | 0.498073 | -0.25378 |
| 40 | 117° | 1.118   | -0.45399 | 0.891007 | -0.50756 | 0.996145 |
| 41 | 243° | 1.118   | -0.45399 | -0.89101 | -0.50756 | -0.99615 |
| 42 | 124° | 0.90137 | -0.55919 | 0.829038 | -0.50404 | 0.74727  |
| 43 | 236° | 0.90137 | -0.55919 | -0.82904 | -0.50404 | -0.74727 |
| 44 | 135° | 0.707   | -0.70711 | 0.707107 | -0.49992 | 0.499924 |
| 45 | 225° | 0.707   | -0.70711 | -0.70711 | -0.49992 | -0.49992 |
| 46 | 153° | 0.559   | -0.89101 | 0.45399  | -0.49807 | 0.253781 |
| 47 | 207° | 0.559   | -0.89101 | -0.45399 | -0.49807 | -0.25378 |
| 48 | 76°  | 1.03078 | 0.241922 | 0.970296 | 0.249368 | 1.000161 |
| 49 | 284° | 1.03078 | 0.241922 | -0.9703  | 0.249368 | -1.00016 |
| 50 | 72°  | 0.79055 | 0.309017 | 0.951057 | 0.244293 | 0.751858 |
| 51 | 288° | 0.79055 | 0.309017 | -0.95106 | 0.244293 | -0.75186 |
| 52 | 63°  | 0.559   | 0.45399  | 0.891007 | 0.253781 | 0.498073 |
| 53 | 297° | 0.559   | 0.45399  | -0.89101 | 0.253781 | -0.49807 |
| 54 | 45°  | 0.35355 | 0.707107 | 0.707107 | 0.249998 | 0.249998 |
| 55 | 315° | 0.35355 | 0.707107 | -0.70711 | 0.249998 | -0.25    |
| 56 | 104° | 1.03078 | -0.24192 | 0.970296 | -0.24937 | 1.000161 |
| 57 | 256° | 1.03078 | -0.24192 | -0.9703  | -0.24937 | -1.00016 |
| 58 | 108° | 0.79055 | -0.30902 | 0.951057 | -0.24429 | 0.751858 |
| 59 | 252° | 0.79055 | -0.30902 | -0.95106 | -0.24429 | -0.75186 |
| 60 | 117° | 0.559   | -0.45399 | 0.891007 | -0.25378 | 0.498073 |
| 61 | 243° | 0.559   | -0.45399 | -0.89101 | -0.25378 | -0.49807 |
| 62 | 135° | 0.35355 | -0.70711 | 0.707107 | -0.25    | 0.249998 |
| 63 | 225° | 0.35355 | -0.70711 | -0.70711 | -0.25    | -0.25    |
|    |      |         |          |          |          |          |

vii) The 2<sup>6</sup> values from 000000 to 111111 are split as 2<sup>3</sup> MSBs and 2<sup>3</sup> LSBs, assigned with sine and cosine wave with desired AL accordingly.

viii) The maximum value indicated as "Magnitude (r)" for each of the  $2^6$  values is extracted along with its angle denoted by "Theta  $(\theta)$ ".

ix) The r and  $\theta$  corresponds to the polar form of the coordinates. In order to convert the polar form to the rectangular form, the following formulation is utilized

$$x = r \cos(\theta)$$
 and  $y = r \sin(\theta)$ 

Table 3 depicts the manipulation of the r,  $\theta$  and its rectangular form in x and y.

x) The coordinate values of (x,y) are plotted to obtain the constellation diagram.

xi) The design procedure is coded using the VHDL code. The behavioural and mixed styles are used within the code.

xii) Resolution of 2<sup>6</sup> bits is maintained for the 64-QAM.

xiii) The real time implementation of the synthesized 64 QAM VHDL code is performed using the XILINX ISE 12.1. The XILINX Spartan 3A DSP, 3E and 6E FPGA devices are

the XILINX Spartan 3A DSP, 3E and 6E FPGA devices are utilized for the analysis and comparison with respect to current, power and thermal parameters.

### 3. Results and Discussions

The VHDL code for the sine wave and cosine wave is designed using the mixed style of modelling. For the 64 bit QAM, the sine wave and cosine wave with their 180° shifted waves are considered in the VHDL coding. The resolution of sine wave and cosine wave is 28 bits. That is, the time samples are divided into 256 samples. The amplitude levels are assigned with the levels of 0.25V, 0.50V, 0.75V and 1V are digitized with the resolution of 28 bits. Thus amplitude levels are considered as 64 bits for 0.25V, 128 bits for 0.50V, 192 bits for 0.75V and 256 bits for 1V.

The sine wave and cosine wave simulated using the MODEL SIM software are given in Figure. 2 and Figure 3 respectively. According to the 2<sup>6</sup> values, the sine and cosine waves are added to give 64-QAM output. The simulated output waveform for the 64-QAM modulator is depicted in the Figure 4. The constellation diagram for the 64-QAM using the MATLAB tool is shown in Figure 5. The constellation proves the accuracy of the proposed design and the RTL view for implementation of the 64-QAM VHDL code is shown in Figure 6. Table 4, 5 and 6 show the power, current and thermal of the 64-QAM using XILINX SPARTAN 3A DSP, XILINX SPARTAN 3E and XILINX SPARTAN 6E FPGA respectively. Table 7, 8 and 9 show the device utilization chart of the 64-QAM using FPGA devices. Table 10 presents the performance comparison for the 64-QAM

using FPGA devices. Form the Table 10, the power consumption and temperature of the proposed 64-QAM modulator using XILINX SPARTAN 6E FPGA is low. Table 11 refers to the comparison of device utilization for the proposed 64-QAM

modulator using FPGA devices. The device utilization of the proposed method using the SPARTAN 3A DSP holds good and satisfactory.



Fig. 2: Model SIM output for the sine wave generation



Fig. 3: ModelSIM output for the cosine wave generation



Fig. 4: 64 QAM output using the MODELSIM software

## CONSTELLATION DIAGRAM FOR 64-BIT QUADRATURE AMPLITUDE MODULATION



Fig. 5: Constellation plot for the 64 QAM using the MATLAB tool



Fig. 6: Detailed RTL view of the 64-QAM using the XILINX ISE 12.1

Table 4: Performance analysis for power, current & temperature using the XILINX SPARTAN 3A DSP



flow (LFM)

0

E F В C D G Н l J K M N L Available Utilization (%) Quiescent Device On-Chip Power (W) Used Supply Summary Total Dynamic Spartan3e 0.000 Current (A) Current (A) Voltage 0.000 35 1920 1.8 0.000 xc3s100e 1.200 0.008 0.008 tq144 0.000 29 2.500 0.008 0.000 0.008 0.000 21 108 19.4 0.000 2.500 0.002 0.002 Commercial 0.034 Typical 0.034 Speed Grade Total Total Dynamic Quiescent 0.034 0.000 0.034 Supply Power (W) Environment Effective TJA Max Ambient Junction Temp Ambient Temp (C) 25.0 Thermal Properties (C/W) 52.1 83.2 26.8 No

Table 5: Performance analysis for power, current & temperature using the XILINX SPARTAN 3E

Table 6: Performance analysis for power, current & temperature using the XILINX SPARTAN 6E

| Device           |                |     | On-Chip | Power (W)  | Used          | Available   | Utilization (%) | Supply | Summary   | Total       | Dynamic     | Quiescent   |
|------------------|----------------|-----|---------|------------|---------------|-------------|-----------------|--------|-----------|-------------|-------------|-------------|
| Family           | spartan6       |     | Clocks  | 0.000      | 1             | -           | -               | Source | Voltage   | Current (A) | Current (A) | Current (A) |
| Part             | xc6slx9        |     | Logic   | 0.000      | 15            | 5720        | 0.3             | Vccint | 1.200     | 0.004       | 0.000       | 0.004       |
| Package          | tqg144         |     | Signals | 0.000      | 18            | 1           |                 | Vccaux | 2.500     | 0.003       | 0.000       | 0.003       |
| Grade            | Commercial     | •   | IOs     | 0.000      | 21            | 102         | 20.6            | Vcco25 | 2.500     | 0.001       | 0.000       | 0.001       |
| Process          | Typical        | 1   | Leakage | 0.014      |               |             | **              | 10     |           |             |             | - 1         |
| Speed Grade      | -3             |     | Total   | 0.014      |               |             |                 | 2      |           | Total       | Dynamic     | Quiescent   |
|                  |                | - 4 |         | - 4        |               |             |                 | Supply | Power (W) | 0.014       | 0.000       | 0.014       |
| Environment      |                |     |         |            | Effective TJA | Max Ambient | Junction Temp   |        |           |             |             | - 8         |
| Ambient Temp (C  | 25.0           |     | Themal  | Properties | (C/W)         | (C)         | (C)             |        |           |             |             |             |
| Use custom TJA   | ? No           | •   |         | 68         | 42.4          | 84.4        | 25.6            |        |           |             |             |             |
| Custom TJA (C/V  | V NA           |     |         |            |               |             |                 |        |           |             |             |             |
| Airflow (LFM)    | 0              | •   |         |            |               |             |                 |        |           |             |             |             |
|                  | -00            |     |         |            |               |             |                 |        |           |             |             |             |
| Characterization |                |     |         |            |               |             |                 |        |           |             |             |             |
| ADVANCED         | v1.1,2010-02-2 | 23  |         |            |               |             |                 |        |           |             |             |             |

**Table 7:** Device Utilization Chart for the 64-QAM using the XILINX SPARTAN 3A DSP

| Device Utiliza                                 | Device Utilization Summary |           |             |  |  |  |  |  |  |
|------------------------------------------------|----------------------------|-----------|-------------|--|--|--|--|--|--|
| Logic Utilization                              | Used                       | Available | Utilization |  |  |  |  |  |  |
| Number of Slice Flip Flops                     | 6                          | 33,280    | 1%          |  |  |  |  |  |  |
| Number of 4 input LUTs                         | 34                         | 33,280    | 1%          |  |  |  |  |  |  |
| Number of occupied Slices                      | 18                         | 16,640    | 1%          |  |  |  |  |  |  |
| Number of Slices containing only related logic | 18                         | 18        | 100%        |  |  |  |  |  |  |
| Number of Slices containing unrelated logic    | 0                          | 18        | 0%          |  |  |  |  |  |  |
| Total Number of 4 input LUTs                   | 35                         | 33,280    | 1%          |  |  |  |  |  |  |
| Number used as logic                           | 34                         |           |             |  |  |  |  |  |  |
| Number used as a route-thru                    | 1                          |           |             |  |  |  |  |  |  |
| Number of bonded <u>IOBs</u>                   | 21                         | 519       | 4%          |  |  |  |  |  |  |
| Number of BUFGMUXs                             | 1                          | 24        | 4%          |  |  |  |  |  |  |
| Average Fan-out of Non-Clock<br>Nets           | 5.69                       |           |             |  |  |  |  |  |  |

**Table 8:** Device Utilization Chart for the 64-QAM using the XILINX SPARTAN 3E

| <b>Device Utilization Summary</b>              |      |           |             |  |  |  |  |  |
|------------------------------------------------|------|-----------|-------------|--|--|--|--|--|
| Logic Utilization                              | Used | Available | Utilization |  |  |  |  |  |
| Number of Slice Flip Flops                     | 6    | 1,920     | 1%          |  |  |  |  |  |
| Number of 4 input LUTs                         | 34   | 1,920     | 1%          |  |  |  |  |  |
| Number of occupied Slices                      | 18   | 960       | 1%          |  |  |  |  |  |
| Number of Slices containing only related logic | 18   | 18        | 100%        |  |  |  |  |  |
| Number of Slices containing unrelated logic    | 0    | 18        | 0%          |  |  |  |  |  |
| Total Number of 4 input LUTs                   | 35   | 1,920     | 1%          |  |  |  |  |  |
| Number used as logic                           | 34   |           |             |  |  |  |  |  |
| Number used as a route-thru                    | 1    |           |             |  |  |  |  |  |
| Number of bonded <u>IOBs</u>                   | 21   | 108       | 19%         |  |  |  |  |  |
| Number of BUFGMUXs                             | 1    | 24        | 4%          |  |  |  |  |  |
| Average Fanout of Non-Clock<br>Nets            | 5.69 |           |             |  |  |  |  |  |

**Table 9:** Device Utilization Chart for the 64-QAM using the XILINX SPARTAN 6

| Device Utiliza                                                  | tion Su | ımmary    |             |
|-----------------------------------------------------------------|---------|-----------|-------------|
| Slice Logic Utilization                                         | Used    | Available | Utilization |
| Number of Slice Registers                                       | 6       | 11,440    | 1%          |
| Number of Slice LUTs                                            | 15      | 5,720     | 1%          |
| Number of occupied Slices                                       | 11      | 1,430     | 1%          |
| Number with an unused Flip Flop                                 | 9       | 15        | 60%         |
| Number of fully used LUT-FF pairs                               | 6       | 15        | 40%         |
| Number of slice register sites lost to control set restrictions | 2       | 11,440    | 1%          |
| Number of bonded <u>IOBs</u>                                    | 21      | 102       | 20%         |
| Number of BUFG/BUFGMUXs                                         | 1       | 16        | 6%          |
| Average Fan out of Non-Clock<br>Nets                            | 4.79    |           |             |



7 (a)



7 (b)

Fig. 7: (a) (b). Experimental setup for the 64-QAM using the XILINX SPARTAN 6E FPGA

**Table. 10:** Comparison of performance evaluation for the Xilinx Spartan FPGA devices

| PARAMETERS                    | XILINX SPARTAN FPGA<br>DEVICES |       |        |  |  |
|-------------------------------|--------------------------------|-------|--------|--|--|
|                               | 6E                             | 3E    | 3A DSP |  |  |
| Total Power                   | 0.014                          | 0.034 | 0.115  |  |  |
| Total Current for Vccint 1.2V | 0.004                          | 0.008 | 0.043  |  |  |
| Total Current for Vccaux 2.5V | 0.003                          | 0.008 | 0.025  |  |  |
| Total Current for Vcco 2.5V   | 0.001                          | 0.002 | 0      |  |  |
| Junction Temperature (C)      | 25.6                           | 26.8  | 26.8   |  |  |

**Table 11:** Comparison for Device Utilization for the Xilinx Spartan FPGA family device

| DEVICE                                | XI                   | LINX SI | PARTAN                  | I FPGA | DEVICES               |    |  |
|---------------------------------------|----------------------|---------|-------------------------|--------|-----------------------|----|--|
| UTILIZATION                           | 6E                   | 3       | 31                      | E      | 3A DS                 | SP |  |
| Number of Slice<br>Registers          | 6 out<br>of<br>11440 | 1%      | 6 out<br>of<br>1920     | 1%     | 6 out<br>of<br>33280  | 1% |  |
| Number of Slice<br>LUTs               | 15 out<br>of<br>5720 | 1%      | 34<br>out<br>of<br>1920 | 1%     | 34 out<br>of<br>33280 | 1% |  |
| Number of occupied<br>Slices          | 11 out<br>of<br>1430 | 1%      | 18<br>out<br>of<br>960  | 1%     | 18 out<br>of<br>16640 | 1% |  |
| Number of LUT<br>Flip Flop pairs used | 15 out<br>of<br>30   | 50%     | 35<br>out<br>of<br>1920 | 1%     | 35 out<br>of<br>33280 | 1% |  |
| Number of bonded IOBs                 | 21 out<br>of 102     | 20%     | 21<br>out<br>of<br>108  | 19%    | 21 out<br>of 519      | 4% |  |
| Number of BUFG/BUFGMUXs               | 1 out<br>of 16       | 6%      | 1 out<br>of 24          | 4%     | 1 out<br>of 24        | 4% |  |
| Average Fan-out of<br>Non-Clock Nets  | 4.7                  | 9       | 5.69                    |        | 5.69                  |    |  |

# 4. Conclusion

The design of 64 bit QAM is coded using VHDL and verified by using MODELSIM software. The real time implementation of the 64 QAM is performed with the three XILINX SPARTAN family devices namely 3A DSP, 3E and 6E. The current and power leakages are minimal for XILINX SPARTAN 6E compared to other XILINX SPARTAN FPGA devices. The thermal property of the XILINX SPARTAN 3A DSP FPGA was found to be satisfactory. The device utilization chart proves good for the XILINX SPARTAN 3A DSP FPGA device. Future work could be directed towards the implementation of 64-QAM receiver, 256-QAM and OFDM transceiver.

# References

- [1] Weimin Zhang, "Enhancement of Australian VHF Combat Net Radios", IEEE Digital Xplorer, DOI: 0-7803-7225-5/01, 2001.
- [2] Andreas Bisplinghoff, Stefan Langenbach, and Theodor Kupfer, "Low-Power, Phase-Slip Tolerant, Multilevel Coding for M-QAM", Journal of Lightwave Technology, vol. 35, No. 4, pp. 1006-1014, February 2017.
- [3] Bijoy Kumar Upadhyaya, and Salil Kumar Sanyal, "Efficient FPGA Implementation of Address Generator for WiMAX Deinterleaver", IEEE Transactions On Circuits and Systems— II: Express Briefs, Vol. 60, No. 8, pp. 492-496, August 2013.
- [4] Keisuke Yamamoto, Takashi Yano, and Takehiko Kobayashi, "Simple Turbo MIMO Scheme using Arithmetic Extended Mapping and Repetition Codes", IEEE ICC 2014 - Wireless Communications Symposium, pp. 4905-4909.
- [5] Hand book for Versatile Digital QAM Modulator, Altera Corporation, December 2010.

- [6] Mr. Murali Krishna, Dr. Ramesh, "Efficient Implementation of Address Generator for WiMAX Deinterleaver on Xilinx FPGA", International Journal of Application or Innovation in Engineering & Management, Vol: 3, Issue 5, pp. 451-455, May 2014
- [7] R. Achitha, S. Bhagyalakshmi, V. Jaya Sruthi, Dr. T. Menakadevi, "Design and Implementation of 4 QAM VLSI Architecture for OFDM Communication", International Journal of Innovative Research in Science, Engineering and Technology, Vol. 5, Special Issue 2, pp. 226-230, March 2016.
- [8] Gaurang Rajan , Kiran Trivedi, R.M.Soni, "Design and Implementation of 4-QAM Architecture for OFDM Communication System in VHDL using Xilinx", Journal of Information, Knowledge and Research in Electronics and Communication Engineering, Vol. 02, Issue: 02, pp.791-795, October 2013.
- [9] Nilesh Katekar, G. R. Rahate, "System Generator Based Implementation of QAM and Its Variants", International Journal of Engineering, Education and Technology, Vol. 03, Issue No. 2, April 2015.
- [10] M.A. Mohamed1, A.S. Samarah1, M.I. Fath Allah, "A Novel implementation of OFDM using FPGA", IJCSNS International Journal of Computer Science and Network Security, Vol.11 No.11, pp. 43-48, November 2011.
- [11] R. Kalaivani, K. Ramash Kumar, S. Jeevananthan, "Implementation of VSBSMC plus PDIC for Fundamental Positive Output Super Lift-Luo Converter," Journal of Electrical Engineering, Vol. 16, Edition: 4, 2016, pp. 243-258.
- [12] K. Ramash Kumar, "Implementation of Sliding Mode Controller plus Proportional Integral Controller for Negative Output Elementary Boost Converter," Alexandria Engineering Journal (Elsevier), 2016, Vol. 55, No. 2, pp. 1429-1445.
- [13] P. Sivakumar, V. Rajasekaran, K. Ramash Kumar, "Investigation of Intelligent Controllers for Varibale Speeed PFC Buck-Boost Rectifier Fed BLDC Motor Drive," Journal of Electrical Engineering (Romania), Vol.17, No.4, 2017, pp. 459-471
- [14] K. Ramash Kumar, D.Kalyankumar, DR.V.Kirbakaran" An Hybrid Multi level Inverter Based DSTATCOM Control, Majlesi Journal of Electrical Engineering, Vol. 5. No. 2, pp. 17-22, June 2011, ISSN: 0000-0388.
- [15] K. Ramash Kumar, S. Jeevananthan, "A Sliding Mode Control for Positive Output Elementary Luo Converter," Journal of Electrical Engineering, Volume 10/4, December 2010, pp. 115-127.
- [16] K. Ramash Kumar, Dr.S. Jeevananthan," Design of a Hybrid Posicast Control for a DC-DC Boost Converter Operated in Continuous Conduction Mode" (IEEE-conference PROCEEDINGS OF ICETECT 2011), pp-240-248, 978-1-4244-7925-2/11.
- [17] K. Ramash Kumar, Dr. S. Jeevananthan," Design of Sliding Mode Control for Negative Output Elementary Super Lift Luo Converter Operated in Continuous Conduction Mode", (IEEE conference Proceeding of ICCCCT-2010), pp. 138-148, 978-1-4244-7768-5/10.
- [18] K. Ramash Kumar, S. Jeevananthan, S. Ramamurthy" Improved Performance of the Positive Output Elementary Split Inductor-Type Boost Converter using Sliding Mode Controller plus Fuzzy Logic Controller, WSEAS TRANSACTIONS on SYSTEMS and CONTROL, Volume 9, 2014, pp. 215-228.
- [19] N. Arunkumar, T.S. Sivakumaran, K. Ramash Kumar, S. Saranya, "Reduced Order Linear Quadratic Regulator plus Proportional Double Integral Based Controller for a Positive Output Elementary Super Lift Luo-Converter," JOURNAL OF THEORETICAL AND APPLIED INFORMATION TECHNOLOGY, July 2014. Vol. 65 No.3, pp. 890-901.
- [20] Arunkumar, T.S. Sivakumaran, K. Ramash Kumar, "Improved Performance of Linear Quadratic Regulator plus Fuzzy Logic Controller for Positive Output Super Lift Luo-Converter," Journal of Electrical Engineering, Vol. 16, Edition:3, 2016, pp. 397-408
- [21] S.V.Manikanthan and T.Padmapriya "Recent Trends In M2m Communications In 4g Networks And Evolution Towards 5g", International Journal of Pure and Applied Mathematics, ISSN NO:1314-3395, Vol-115, Issue -8, Sep 2017.
- [22] T. Padmapriya, V.Saminadan, "Performance Improvement in long term Evolution-advanced network using multiple imput multiple output technique", Journal of Advanced Research in

Dynamical and Control Systems, Vol. 9, Sp-6, pp. 990-1010, 2017.