Based on DDR3-1066/1333 128Mx8 (2GB) SDRAM C-Die

#### **Features**

#### •Performance:

| Chand Cont              | PC3-8500 | PC3-10600 |      |
|-------------------------|----------|-----------|------|
| Speed Sort              | -BE      | -CG       | Unit |
| DIMM CAS Latency        | 7        | 9         |      |
| fck - Clock Freqency    | 533      | 667       | MHz  |
| tck - Clock Cycle       | 1.875    | 1.5       | ns   |
| fDQ – DQ Burst Freqency | 1066     | 1333      | Mbps |

- 204-Pin Small Outline Dual In-Line Memory Module (SO-DIMM)
- 2GB: 256Mx64 Unbuffered DDR3 SO-DIMM based on 128Mx8 DDR3 SDRAM A-Die devices.
- Intended for 533MHz/667MHz applications
- Inputs and outputs are SSTL-15 compatible
- $V_{DD} = V_{DDQ} = 1.5V \pm 0.075V$
- · SDRAMs have 8 internal banks for concurrent operation
- · Differential clock inputs
- · Data is read or written on both clock edges
- DRAM DLL aligns DQ and DQS transitions with clock transitions.
- Address and control signals are fully synchronous to positive clock edge

- Programmable Operation:
  - DIMM CAS Latency: 6,7,8,9
  - Burst Type: Sequential or Interleave
  - Burst Length: BC4, BL8
  - Operation: Burst Read and Write
- Two different termination values (Rtt\_Nom & Rtt\_WR)
- 14/10/2 (row/column/rank) Addressing for 2GB
- · Extended operating temperature rage
- · Auto Self-Refresh option
- · Serial Presence Detect
- · Gold contacts
- 2GB: SDRAMs are in 78-ball BGA Package
- RoHS compliance + Halogen Free

## **Description**

NT2GC64B8HC0NS is un-buffered 204-Pin Double Data Rate 3 (DDR3) Synchronous DRAM Small Outline Dual In-Line Memory Module (SO-DIMM), organized as two ranks of 256Mx64 (2GB) high-speed memory array. Modules use sixteen 128Mx8 (2GB) 78-ball BGA packaged devices. These DIMMs are manufactured using raw cards developed for broad industry use as reference designs. The use of these common design files minimizes electrical variation between suppliers. All NANYA DDR3 SODIMMs provide a high-performance, flexible 8-byte interface in a space-saving footprint.

The DIMM is intended for use in applications operating of 533MHz/667MHz clock speeds and achieves high-speed data transfer rates of 1066Mbps/1333Mbps. Prior to any access operation, the device CAS latency and burst/length/operation type must be programmed into the DIMM by address inputs A0-A13 (2GB) and I/O inputs BA0~BA2 using the mode register set cycle.

The DIMM uses serial presence-detect implemented via a serial EEPROM using a standard IIC protocol. The first 128 bytes of SPD data are programmed and locked during module assembly. The remaining 128 bytes are available for use by the customer.

# **Ordering Information**

| Part Number       |           | S         | peed                      | Organization | Power | Leads | Note |
|-------------------|-----------|-----------|---------------------------|--------------|-------|-------|------|
| NT2GC64B8HC0NS-BE | DDR3-1066 | PC3-8500  | 533MHz (1.875ns @ CL = 7) |              | >.    |       |      |
| NT2GC64B8HC0NS-CG | DDR3-1333 | PC3-10600 | 667MHz (1.5ns @ CL = 9)   | 256Mx64      | 1.5V  | Gold  |      |

# **Pin Description**

| Pin Name                       | Description                              | Pin Name                  | Description                           |
|--------------------------------|------------------------------------------|---------------------------|---------------------------------------|
| CK0, CK1                       | Clock Inputs, positive line              | DQ0-DQ63                  | Data input/output                     |
| CKO, CK1                       | Clock Inputs, negative line              | DQS0-DQS7                 | Data strobes                          |
| CKE0, CKE1                     | Clock Enable                             | DQS0-DQS7                 | Data strobes complement               |
| RAS                            | Row Address Strobe                       | DM0-DM7                   | Data Masks                            |
| CAS                            | Column Address Strobe                    | EVENT                     | Temperature event pin                 |
| WE                             | Write Enable                             | RESET                     | Reset pin                             |
| <del>S</del> 0, <del>S</del> 1 | Chip Selects                             | $V_{REFDQ}$ , $V_{REFCA}$ | Input/Output Reference                |
| A0-A9, A11, A13                | Address Inputs                           | $V_{DDSPD}$               | SPD and Temp sensor power             |
| A10/AP                         | Address Input/Auto-Precharge             | SA0, SA1                  | Serial Presence Detect Address Inputs |
| A12/BC                         | Address Input/Burst Chop                 | Vtt                       | Termination voltage                   |
| BA0-BA2                        | SDRAM Bank Address Inputs                | V <sub>SS</sub>           | Ground                                |
| ODT0, ODT1                     | Active termination control lines         | $V_{DD}$                  | Core and I/O power                    |
| SCL                            | Serial Presence Detect Clock Input       | NC                        | No Connect                            |
| SDA                            | Serial Presence Detect Data input/output |                           |                                       |

Note: A13 is for 2GB modules only.

# **DDR3 SDRAM Pin Assignment**

| Pin | Front           | Pin | Back            | Pin | Front           | Pin | Back            | Pin | Front           | Pin | Back            | Pin | Front              | Pin | Back            |
|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|-----|-----------------|-----|--------------------|-----|-----------------|
| 1   | $V_{REFDQ}$     | 2   | $V_{\text{SS}}$ | 53  | DQ19            | 54  | V <sub>SS</sub> | 105 | $V_{DD}$        | 106 | $V_{DD}$        | 155 | $V_{\text{SS}}$    | 156 | $V_{SS}$        |
| 3   | V <sub>SS</sub> | 4   | DQ4             | 55  | $V_{\text{SS}}$ | 56  | DQ28            | 107 | A10/AP          | 108 | BA1             | 157 | DQ42               | 158 | DQ46            |
| 5   | DQ0             | 6   | DQ5             | 57  | DQ24            | 58  | DQ29            | 109 | BA0             | 110 | RAS             | 159 | DQ43               | 160 | DQ47            |
| 7   | DQ1             | 8   | $V_{\text{SS}}$ | 59  | DQ25            | 60  | $V_{SS}$        | 111 | $V_{DD}$        | 112 | $V_{DD}$        | 161 | $V_{\text{SS}}$    | 162 | $V_{SS}$        |
| 9   | V <sub>SS</sub> | 10  | DQS0            | 61  | $V_{SS}$        | 62  | DQS3            | 113 | WE              | 114 | <u>S0</u>       | 163 | DQ48               | 164 | DQ52            |
| 11  | DM0             | 12  | DQS0            | 63  | DM3             | 64  | DQS3            | 115 | CAS             | 116 | ODT0            | 165 | DQ49               | 166 | DQ53            |
| 13  | V <sub>SS</sub> | 14  | $V_{SS}$        | 65  | $V_{SS}$        | 66  | V <sub>SS</sub> | 117 | $V_{DD}$        | 118 | $V_{DD}$        | 167 | $V_{SS}$           | 168 | $V_{SS}$        |
| 15  | DQ2             | 16  | DQ6             | 67  | DQ26            | 68  | DQ30            | 119 | A13/NC          | 120 | ODT1            | 169 | DQS6               | 170 | DM6             |
| 17  | DQ3             | 18  | DQ7             | 69  | DQ27            | 70  | DQ31            | 121 | <u>S1</u>       | 122 | NC              | 171 | DQS6               | 172 | $V_{SS}$        |
| 19  | $V_{SS}$        | 20  | $V_{SS}$        | 71  | $V_{SS}$        | 72  | V <sub>SS</sub> | 123 | $V_{DD}$        | 124 | $V_{DD}$        | 173 | $V_{SS}$           | 174 | DQ54            |
| 21  | DQ8             | 22  | DQ12            | 73  | CKE0            | 74  | CKE1            | 125 | NC              | 126 | $V_{REFCA}$     | 175 | DQ50               | 176 | DQ55            |
| 23  | DQ9             | 24  | DQ13            | 75  | $V_{DD}$        | 76  | $V_{DD}$        | 127 | Vss             | 128 | $V_{SS}$        | 177 | DQ51               | 178 | $V_{SS}$        |
| 25  | Vss             | 26  | $V_{\text{SS}}$ | 77  | NC              | 78  | NC              | 129 | DQ32            | 130 | DQ36            | 179 | $V_{\text{SS}}$    | 180 | DQ60            |
| 27  | DQS1            | 28  | DM1             | 79  | BA2             | 80  | NC              | 131 | DQ33            | 132 | DQ37            | 181 | DQ56               | 182 | DQ61            |
| 29  | DQS1            | 30  | RESET           | 81  | $V_{DD}$        | 82  | $V_{DD}$        | 133 | Vss             | 134 | $V_{SS}$        | 183 | DQ57               | 184 | $V_{SS}$        |
| 31  | Vss             | 32  | $V_{\text{SS}}$ | 83  | A12/BC          | 84  | A11             | 135 | DQS4            | 136 | DM4             | 185 | $V_{\text{SS}}$    | 186 | DQS7            |
| 33  | DQ10            | 34  | DQ14            | 85  | A9              | 86  | A7              | 137 | DQS4            | 138 | $V_{SS}$        | 187 | DM7                | 188 | DQS7            |
| 35  | DQ11            | 36  | DQ15            | 87  | $V_{\text{DD}}$ | 88  | $V_{DD}$        | 139 | V <sub>SS</sub> | 140 | DQ38            | 189 | $V_{\text{SS}}$    | 190 | $V_{SS}$        |
| 37  | Vss             | 38  | $V_{\text{SS}}$ | 89  | A8              | 90  | A6              | 141 | DQ34            | 142 | DQ39            | 191 | DQ58               | 192 | DQ62            |
| 39  | DQ16            | 40  | DQ20            | 91  | A5              | 92  | A4              | 143 | DQ35            | 144 | V <sub>SS</sub> | 193 | DQ59               | 194 | DQ63            |
| 41  | DQ17            | 42  | DQ21            | 93  | $V_{\text{DD}}$ | 94  | $V_{DD}$        | 145 | V <sub>SS</sub> | 146 | DQ44            | 195 | $V_{\text{SS}}$    | 196 | $V_{\text{SS}}$ |
| 43  | V <sub>SS</sub> | 44  | $V_{\text{SS}}$ | 95  | А3              | 96  | A2              | 147 | DQ40            | 148 | DQ45            | 197 | SA0                | 198 | EVENT           |
| 45  | DQS2            | 46  | DM2             | 97  | A1              | 98  | A0              | 149 | DQ41            | 150 | $V_{SS}$        | 199 | $V_{\text{DDSPD}}$ | 200 | SDA             |
| 47  | DQS2            | 48  | $V_{SS}$        | 99  | $V_{DD}$        | 100 | $V_{DD}$        | 151 | V <sub>SS</sub> | 152 | DQS5            | 201 | SA1                | 202 | SCL             |
| 49  | V <sub>SS</sub> | 50  | DQ22            | 101 | CK0             | 102 | CK1             | 153 | DM5             | 154 | DQS5            | 203 | Vtt                | 204 | Vtt             |
| 51  | DQ18            | 52  | DQ23            | 103 | CK0             | 104 | CK1             |     |                 |     |                 |     |                    |     |                 |

Note: A13 is for 2GB modules only.

# **Input/Output Functional Description**

| Symbol                                    | Туре   | Polarity       | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------------|--------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CK0, CK1<br>CK0, CK1                      | Input  | Cross<br>point | The system clock inputs. All address and command lines are sampled on the cross point of the rising edge of CK and falling edge of CK. A Delay Locked Loop (DLL) circuit is driven from the clock inputs and output timing for read operations is synchronized to the input clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CKE0, CKE1                                | Input  | Active<br>High | Activates the DDR3 SDRAM CK signal when high and deactivates the CK signal when low. By deactivating the clocks, CKE low initiates the Power Down mode or the Self Refresh mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| <u>50, 51</u>                             | Input  | Active<br>Low  | Enables the associated DDR3 SDRAM command decoder when low and disables the command decoder when high. When the command decoder is disabled, new commands are ignored but previous operations continue, Rank 0 is selected by $\overline{\text{S0}}$ ; Rank 1 is selected by $\overline{\text{S1}}$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RAS, CAS, WE                              | Input  | Active<br>Low  | When sampled at the positive rising edge of CK and falling edge of $\overline{\text{CK}}$ , signals $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , $\overline{\text{WE}}$ define the operation to be executed by the SDRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| ODT0, ODT1                                | Input  | Active<br>High | Asserts on-die termination for DQ, DM, DQS, and $\overline{\text{DQS}}$ signals if enabled via the DDR3 SDRAM mode register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| DM0 – DM7                                 | Input  | Active<br>High | The data write masks, associated with one data byte. In Write mode, DM operates as a byte mask by allowing input data to be written if it is low but blocks the write operation if it is high. In Read mode, DM lines have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| DQS0 - DQS7<br>DQS0 - DQS7                | I/O    | Cross<br>point | The data strobes, associated with one data byte, sourced with data transfers. In Write mode, the data strobe is sourced by the controller and is centered in the data window. In Read mode, the data strobe is sourced by the DDR3 SDRAM and is sent at the leading edge of the data window. DQS signals are complements, and timing is relative to the cross point of respective DQS and DQS. If the module is to be operated in single ended strobe mode, all DQS signals must be tied on the system board to Vss and DDR3 SDRAM mode registers programmed appropriately.                                                                                                                                                                                                                                                                                                            |
| BA0, BA1, BA2                             | Input  | -              | Selects which DDR3 SDRAM internal bank of four or eight is activated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| A0 – A9<br>A10/AP<br>A11<br>A12/BC<br>A13 | Input  | -              | During a Bank Activate command cycle, defines the row address when sampled at the cross point of the rising edge of CK and falling edge of $\overline{\text{CK}}$ . During a Read or Write command cycle, defines the column address when sampled at the cross point of the rising edge of CK and falling edge of $\overline{\text{CK}}$ . In addition to the column address, AP is used to invoke autoprecharge operation at the end of the burst read or write cycle. If AP is high, autoprecharge is selected and BA0-BAn defines the bank to be precharged. If AP is low, autoprecharge is disabled. During a Precharge command cycle, AP is used in conjunction with BA0-BAn to control which bank(s) to precharge. If AP is high, all banks will be precharged regardless of the state of BA0-BAn inputs. If AP is low, then BA0-BAn are used to define which bank to precharge. |
| DQ0 - DQ63                                | Input  | -              | Data Input/Output pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| $V_{DD},V_{DDSPD},V_{SS}$                 | Supply | -              | Power supplies for core, I/O, Serial Presence Detect, Temp sensor, and ground for the module.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $V_{REFDQ}$ , $V_{REFCA}$                 | Supply | -              | Reference voltage for SSTL15 inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SDA                                       | I/O    | -              | This is a bidirectional pin used to transfer data into or out of the SPD EEPROM and temp sensor. A resistor must be connected from the SDA bus line to $V_{\text{DDSPD}}$ on the system planar to act as a pull up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SCL                                       | Input  | -              | This signal is used to clock data into and out of the SPD EEPROM and Temp sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SA0 - SA2                                 | Input  | -              | Address pins used to select the Serial Presence Detect and Temp sensor base address.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EVENT                                     | Output | -              | The EVENT pin is reserved for use to flag critical module temperature.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RESET                                     | Input  | -              | This signal resets the DDR3 SDRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## **Functional Block Diagram**

[2GB - 2 Ranks, 128Mx8 DDR3 SDRAMs]



|         | Presence Detect (Part 1 of 2) [2GB – 2 Ranks, 12           |                                                                           | try Value                                                                 | Serial PD Date | ta Entry (Hex.) |
|---------|------------------------------------------------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------|----------------|-----------------|
| Byte    | Description                                                | -BE                                                                       | -CG                                                                       | -BE            | -CG             |
| 0       | CRC range, EEPROM bytes, bytes used                        | CRC Covers Bytes: 0~116,<br>Total SPD Bytes: 256,<br>SPD Bytes Used: 176, | CRC Covers Bytes: 0~116,<br>Total SPD Bytes: 256,<br>SPD Bytes Used: 176, | 92             | 92              |
| 1       | SPD revision                                               | Revision 1.0                                                              | Revision 1.0                                                              | 10             | 10              |
| 2       | DRAM device type                                           | DDR3 SDRAM                                                                | DDR3 SDRAM                                                                | 0B             | 0B              |
| 3       | Module type (form factor)                                  | SO-DIMM                                                                   | SO-DIMM                                                                   | 03             | 03              |
| 4       | SDRAM Device density and banks                             | 8 banks, 1Gb                                                              | 8 banks, 1Gb                                                              | 02             | 02              |
| 5       | SDRAM device row and column count                          | 14 rows, 10 columns                                                       | 14 rows, 10 columns                                                       | 11             | 11              |
| 6       | Module minimum nominal voltage                             | 1.5 V                                                                     | 1.5 V                                                                     | 00             | 00              |
| 7       | Module ranks and device DQ count                           | 2 ranks, 8 bits                                                           | 2 ranks, 8 bits                                                           | 09             | 09              |
| 8       | ECC tag and module memory Bus width                        | Non ECC, 64bits                                                           | Non ECC, 64bits                                                           | 03             | 03              |
| 9       | Fine timebase dividend/divisor (in ps)                     | 2.5ps                                                                     | 2.5ps                                                                     | 52             | 52              |
| 10      | Medium timebase dividend                                   | 1ns                                                                       | 1ns                                                                       | 01             | 01              |
| 11      | Medium timebase divisor                                    | 8ns                                                                       | 8ns                                                                       | 08             | 08              |
| 12      | Minimum SDRAM cycle time (tCKmin)                          | 1.875ns                                                                   | 1.5ns                                                                     | 0F             | 0C              |
| 13      | Reserved                                                   | Undefined                                                                 | Undefined                                                                 | 00             | 00              |
| 14      | CAS latencies supported                                    | 6,7,8                                                                     | 6,7,8,9                                                                   | 1C             | 3C              |
| 15      | CAS latencies supported                                    | Undefined                                                                 | Undefined                                                                 | 00             | 00              |
| 16      | Minimum CAS latency time (tAAmin)                          | 13.125ns                                                                  | 13.125ns                                                                  | 69             | 69              |
| 17      | Minimum write recovery time (tWRmin)                       | 15ns                                                                      | 15ns                                                                      | 78             | 78              |
| 18      | Minimum CAS-to-CAS delay (tRCDmin)                         | 13.125ns                                                                  | 13.125ns                                                                  | 69             | 69              |
| 19      | Minimum Row Active to Row Active delay (tRRDmin)           | 7.5ns                                                                     | 6ns                                                                       | 3C             | 30              |
| 20      | Minimum row Precharge delay (tRPmin)                       | 13.125ns                                                                  | 13.125ns                                                                  | 69             | 69              |
| 21      | Upper nibble for tRAS and tRC                              | 1,1                                                                       | 1,1                                                                       | 11             | 11              |
| 22      | Minimum Active-to-Precharge delay (tRASmin)                | 37.5ns                                                                    | 36ns                                                                      | 2C             | 20              |
| 23      | Minimum Active-to-Active/Refresh delay (tRCmin)            | 50.625ns                                                                  | 49.125ns                                                                  | 95             | 89              |
| 24      | Minimum refresh recovery delay (tRFCmin) LSB               | (Combo bytes 24,25)                                                       | (Combo bytes 24,25)                                                       | 70             | 70              |
| 25      | Minimum refresh recovery delay (tRFCmin) MSB               | 110ns                                                                     | 110ns                                                                     | 03             | 03              |
| 26      | Minimum internal Write-to-Read command delay (tWTRmin)     | 7.5ns                                                                     | 7.5ns                                                                     | 3C             | 3C              |
| 27      | Minimum internal Read-to-Precharge command delay (tRTPmin) | 7.5ns                                                                     | 7.5ns                                                                     | 3C             | 3C              |
| 28      | Minimum four active window delay (tFAWmin) LSB             | (Combo byte 28, 29)                                                       | (Combo byte 28, 29)                                                       | 01             | 00              |
| 29      | Minimum four active window delay (tFAWmin) MSB             | 37.5ns                                                                    | 30ns                                                                      | 2C             | F0              |
| 30      | SDRAM device output drivers suported                       | RZQ / 7, DLL-Off Mode Support,                                            | RZQ / 7, DLL-Off Mode Support,                                            | 82             | 82              |
| 31      | SDRAM device thermal and refresh options                   | Extended Temperature Range, ASR,                                          | Extended Temperature Range, ASR,                                          | 05             | 05              |
| 32      | Module thermal sensor                                      | Non Thermal Sensor Support                                                | Non Thermal Sensor Support                                                | 00             | 00              |
| 33      | SDRAM device type                                          | Standard Monolithic Device                                                | Standard Monolithic Device                                                | 00             | 00              |
| 34-59   | Reserved                                                   | Undefined                                                                 | Undefined                                                                 |                |                 |
| 60      | Module height (nominal)                                    | 29 < height ≦ 30 mm                                                       | 29 < height ≤ 30 mm                                                       | 0F             | 0F              |
| 61      | Module thickness (Max)                                     | Back: 1 < thickness ≤ 2 mm,<br>Front: 1 < thickness ≤ 2 mm,               | Back: 1 < thickness ≤ 2 mm,<br>Front: 1 < thickness ≤ 2 mm,               | 11             | 11              |
| 62      | Raw Card ID reference                                      | Raw Card F                                                                | Raw Card F                                                                | 05             | 05              |
| 63      | DRAM address mapping edge connector                        | Undefined                                                                 | Undefined                                                                 | 00             | 00              |
| 64-116  | Reserved                                                   | Undefined                                                                 | Undefined                                                                 |                |                 |
| 17-118  | Module manufacture ID                                      | Nanya Technology                                                          | Nanya Technology                                                          | 830B           | 830B            |
| 119-125 | Module information                                         | Undefined                                                                 | Undefined                                                                 |                |                 |
| 126-127 |                                                            | Calculated Value                                                          | Calculated Value                                                          | 503F           | 1296            |

| Serial Presence Detect (Part 2 of 2) [2GB – 2 Ranks, 128Mx8 DDR3 SDRAMs] |                          |                  |                  |               |                |  |  |  |
|--------------------------------------------------------------------------|--------------------------|------------------|------------------|---------------|----------------|--|--|--|
| Pode                                                                     | Description              | SPD Ent          | ry Value         | Serial PD Dat | a Entry (Hex.) |  |  |  |
| Byte                                                                     | Description              | -BE              | -CG              | -BE           | -CG            |  |  |  |
| 128-145                                                                  | Module part number       | ASCII values     | ASCII values     |               |                |  |  |  |
| 146                                                                      | Module die revision      | Undefined        | Undefined        | 00            | 00             |  |  |  |
| 147                                                                      | Module PCB revision      | Undefined        | Undefined        | 00            | 00             |  |  |  |
| 148-149                                                                  | DRAM device manufacturer | Nanya Technology | Nanya Technology | 830B          | 830B           |  |  |  |
| 150-175                                                                  | Manufacturer reserved    | Undefined        | Undefined        |               |                |  |  |  |
| 176-255                                                                  | Customer reserved        | Undefined        | Undefined        |               |                |  |  |  |

## **Environmental Requirements**

| Symbol           | Parameter                       | Rating     | Units |
|------------------|---------------------------------|------------|-------|
| T <sub>OPR</sub> | Operating Temperature (ambient) | 0 to 65    | °C    |
| T <sub>STG</sub> | Storage Temperature             | -50 to 100 | °C    |

**Note**: Stress greater than those listed may cause permanent damage to the device. This is a stress rating only, and device functional operation at or above the conditions indicated is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **Absolute Maximum DC Ratings**

| Symbol                             | Parameter                            | Rating           | Units | Note |
|------------------------------------|--------------------------------------|------------------|-------|------|
| $V_{DD}$                           | Voltage on VDD pins relative to Vss  | -0.4 V ~ 1.975 V | V     | 1, 3 |
| $V_{DDQ}$                          | Voltage on VDDQ pins relative to Vss | -0.4 V ~ 1.975 V | V     | 1, 3 |
| V <sub>IN</sub> , V <sub>OUT</sub> | Voltage on I/O pins relative to Vss  | -0.4 V ~ 1.975 V | V     | 1    |
| T <sub>STG</sub>                   | Storage Temperature                  | -55 to +100      | °C    | 1, 2 |

#### Note:

- Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress
  rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of
  this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability
- Storage Temperature is the case surface temperature on the center/top side of the DRAM. For the measurement conditions, please refer to JESD51-2 standard.
- 3. VDD and VDDQ must be within 300 mV of each other at all times; and VREF must be not greater

## **Operating temperature Conditions**

| Symbol | Parameter                          | Rating   | Units | Note |
|--------|------------------------------------|----------|-------|------|
| _      | Normal Operating Temperature Range | 0 to 85  | °C    | 1, 2 |
| I OPER | Extended Temperature Range         | 85 to 95 | °C    | 1, 3 |

#### Note

- Operating Temperature TOPER is the case surface temperature on the center / top side of the DRAM. For measurement conditions, please refer to the JEDEC document JESD51-2.
- 2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be supported. During operation, the DRAM case temperature must be maintained between 0 to 85 °C under all operating conditions
- 3. Some applications require operation of the DRAM in the Extended Temperature Range between 85 °C and 95 °C case temperature. Full specifications are supported in this range, but the following additional conditions apply:
  - a) Refresh commands must be doubled in frequency, therefore reducing the Refresh interval tREFI to 3.9 µs. It is also possible to specify a component with 1X refresh (tREFI to 7.8µs) in the Extended Temperature Range. Please refer to supplier data sheet and/or the DIMM SPD for option availability.
  - b) If Self-Refresh operation is required in the Extended Temperature Range, then it is mandatory to either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 A6 = 0b and MR2 A7 = 1b) or enable the optional Auto Self-Refresh mode (MR2 A6 = 1b and MR2 A7 = 0b). Please refer to the supplier data sheet and/or the DIMM SPD for Auto Self-Refresh option availability, Extended Temperature Range support and tREFI requirements in the Extended Temperature Range.

## DC Electrical Characteristics and Operating Conditions

| Symbol | Parameter             | Min   | Тур | Max   | Units | Notes |
|--------|-----------------------|-------|-----|-------|-------|-------|
| VDD    | Supply Voltage        | 1.425 | 1.5 | 1.575 | V     | 1,2   |
| VDDQ   | Output Supply Voltage | 1.425 | 1.5 | 1.575 | V     | 1,2   |

### Note:

- 1. Under all conditions VDDQ must be less than or equal to VDD.
- 2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.

## Single-Ended AC and DC Input Levels for Command and Address

| Symphol                | Doromotor                             | DDR3-10      | )66 (-BE)    | DDR3-13      | 33 (-CG)     | Units | Note |
|------------------------|---------------------------------------|--------------|--------------|--------------|--------------|-------|------|
| Symbol                 | Parameter                             | Min.         | Max.         | Min.         | Max.         | Units | Note |
| VIH.CA(DC)             | DC Input Logic High                   | Vref + 0.100 | VDD          | Vref + 0.100 | VDD          | V     | 1    |
| VIL.CA(DC)             | DC Input Logic Low                    | VSS          | Vref - 0.100 | VSS          | Vref - 0.100 | V     | 1    |
| VIH.CA(AC)             | AC Input Logic High                   | Vref + 0.175 | Note 2       | Vref + 0.175 | Note 2       | V     | 1, 2 |
| VIL.CA(AC)             | AC Input Logic Low                    | Note 2       | Vref - 0.175 | Note 2       | Vref - 0.175 | V     | 1, 2 |
| VIH.CA(AC150)          | AC Input Logic High                   | -            | -            | Vref + 0.15  | Note 2       | V     | 1, 2 |
| VIL.CA(AC150)          | AC Input Logic Low                    | -            | -            | Note 2       | Vref - 0.15  | V     | 1, 2 |
| V <sub>RefCA(DC)</sub> | Reference Voltage for ADD, CMD Inputs | 0.49 x VDD   | 0.51 x VDD   | 0.49 x VDD   | 0.51 x VDD   | V     | 3, 4 |

#### Note:

- 1. For input only pins except RESET#. Vref = VrefCA(DC).
- 2. See "Overshoot and Undershoot Specifications" in the device datasheet.
- 3. The ac peak noise on VRef may not allow VRef to deviate from VRefDQ(DC) by more than +/-1% VDD (for reference: approx. +/- 15 mV).
- 4. For reference: approx. VDD/2 +/- 15 mV.

## Single-Ended AC and DC Input Levels for DQ and DM

| Symbol          | Parameter                           | DDR3-10      | 066 (-BE)    | DDR3-13      | Units        | Note   |         |
|-----------------|-------------------------------------|--------------|--------------|--------------|--------------|--------|---------|
| Symbol          | Farameter                           | Min.         | Max.         | Min.         | Max.         | Ullits | Note    |
| VIH.DQ(DC)      | DC Input Logic High                 | Vref + 0.100 | VDD          | Vref + 0.100 | VDD          | V      | 1       |
| VIL.DQ(DC)      | DC Input Logic Low                  | VSS          | Vref - 0.100 | VSS          | Vref - 0.100 | V      | 1       |
| VIH.DQ(AC175)   | AC Input Logic High                 | Vref + 0.175 | Note 2       | Vref + 0.15  | Note 2       | V      | 1, 2, 5 |
| VIL.DQ(AC175)   | AC Input Logic Low                  | Note 2       | Vref - 0.175 | Note 2       | Vref - 0.150 | V      | 1, 2, 5 |
| VIH.DQ(AC150)   | AC Input Logic High                 | Vref + 0.150 | Note 2       | Vref + 0.15  | Note 2       | V      | 1, 2, 5 |
| VIL.DQ(AC150)   | AC Input Logic Low                  | Note 2       | Vref - 0.150 | Note 2       | Vref - 0.150 | V      | 1, 2, 5 |
| $V_{RefDQ(DC)}$ | Reference Voltage for DQ, DM Inputs | 0.49 x VDD   | 0.51 x VDD   | 0.49 x VDD   | 0.51 x VDD   | V      | 3, 4    |

- For input only pins except RESET#. Vref = VrefDQ(DC).
   See "Overshoot and Undershoot Specifications" in the device datasheet.
- 3. The ac peak noise on VRef may not allow VRef to deviate from VRefDQ(DC) by more than +/-1% VDD (for reference: approx. +/- 15 mV).
- 4. For reference: approx. VDD/2 +/- 15 mV.
- 5. Single-ended swing requirement for DQS, DQS# is 350 mV (peak to peak). Differential swing requirement for DQS DQS# is 700 mV (peak to peak).

# Operating, Standby, and Refresh Currents

 $T_{CASE} = 0 \, ^{\circ}\text{C} \sim 85 \, ^{\circ}\text{C}; \, V_{DDQ} = V_{DD} = 1.5 \text{V} \pm 0.075 \text{V} \, [2\text{GB} - 2 \, \text{Ranks}, \, 128\text{Mx8 DDR3 SDRAMs}]$ 

| Symbol | Parameter/Condition                              | PC3-8500<br>(-BE) | PC3-10600<br>(-CG) | Unit |
|--------|--------------------------------------------------|-------------------|--------------------|------|
| IDD0   | Operating One Bank Active-Precharge Current      | 986               | 1074               | mA   |
| IDD1   | Operating One Bank Active-Read-Precharge Current | 1162              | 1250               | mA   |
| IDD2P0 | Precharge Power-Down Current Slow Exit           | 211               | 211                | mA   |
| IDD2P1 | Precharge Power-Down Current Fast Exit           | 440               | 528                | mA   |
| IDD2Q  | Precharge Quiet Standby Current                  | 968               | 1056               | mA   |
| IDD2N  | Precharge Standby Current                        | 880               | 968                | mA   |
| IDD3P  | Active Power-Down Current                        | 528               | 616                | mA   |
| IDD3N  | Active Standby Current                           | 968               | 1056               | mA   |
| IDD4R  | Operating Burst Read Current                     | 1514              | 1866               | mA   |
| IDD4W  | Operating Burst Write Current                    | 1514              | 1778               | mA   |
| IDD5B  | Burst Refresh Current                            | 2042              | 2218               | mA   |
| IDD6   | Self Refresh Current: Normal Temperature Range   | 176               | 176                | mA   |
| IDD7   | Operating Bank Interleave Read Current           | 3538              | 4418               | mA   |

# **Standard Speed Bins**

| 0                             |                 | L DDD0 44 | 000 ( DE)       | DDD0.44    | 200 ( 00) |      |
|-------------------------------|-----------------|-----------|-----------------|------------|-----------|------|
| Speed Bin                     | DDR3-1066 (-BE) |           | DDR3-1333 (-CG) |            |           |      |
| CL-nRCD-nRP                   | 1               | 7-7-7     |                 | 9-9-9      |           | Unit |
| Parameter                     | Symbol          | min       | max             | min        | max       |      |
| Internal read command to firs | t data tAA      | 13.125    | 20              | 13.5       | 20        | ns   |
| ACT to internal read or write | delay tRCD      | 13.125    | -               | 13.5       | -         | ns   |
| PRE command period            | tRP             | 13.125    | -               | 13.5       | -         | ns   |
| ACT to ACT or REF command     | period tRC      | 50.625    | -               | 49.5       | -         | ns   |
| ACT to PRE command per        | iod tRAS        | 37.5      | 9*tREFI         | 36         | 9*tREFI   | ns   |
| CL CWL                        |                 |           | •               | •          | •         | •    |
| 6 5                           | tCK(avg)        | 2.5       | 3.3             | 2.5        | 3.3       | ns   |
| 6 6                           | tCK(avg)        | Rese      | erved           | Reserved   |           | ns   |
| 6 7,8                         | tCK(avg)        | Rese      | erved           | Reserved   |           | ns   |
| 7 5                           | tCK(avg)        | Rese      | erved           | Res        | erved     | ns   |
| 7 6                           | tCK(avg)        | 1.875     | <2.5            | Res        | erved     | ns   |
| 7 7,8                         | tCK(avg)        | Rese      | erved           | Res        | erved     | ns   |
| 8 5                           | tCK(avg)        | Reserved  |                 | Reserved   |           | ns   |
| 8 6                           | tCK(avg)        | 1.875     | <2.5            | 1.875      | <2.5      | ns   |
| 8 7 tCK(av                    |                 | Reserved  |                 | Reserved   |           | ns   |
| 9 5,6                         | tCK(avg)        |           |                 | Res        | erved     | ns   |
| 9 7                           | tCK(avg)        | Rese      | erved           | 1.5        | <1.875    | ns   |
| 9 8                           | tCK(avg)        | Reserved  |                 | Reserved   |           | ns   |
| Supported CL sett             | ings            | 6, 7, 8   |                 | 6, 7, 8, 9 |           | nCK  |
| Supported CWL set             | ttings          | 5,6       |                 | 5,6,7      |           | nCK  |

# AC Timing Specifications for DDR3 SDRAM Devices Used on Module

| Cumbal         | Parameter                                                  | DDR3-1066 (-BE)  |                  | DDR3-1333 (-CG)       |                       | Unit     |  |
|----------------|------------------------------------------------------------|------------------|------------------|-----------------------|-----------------------|----------|--|
| Symbol         | Parameter                                                  | min              | max              | min                   | max                   |          |  |
| Clock Timing   |                                                            |                  |                  |                       |                       |          |  |
| tCK(DLL_OF     | Minimum Clock Cycle Time (DLL off mode)                    | 8                | -                | 8                     | -                     | ns       |  |
| tCK(avg)       | Average Clock Period(Refer to "Standard Speed              |                  |                  |                       |                       |          |  |
| tCH(avg)       | Average high pulse width                                   | 0.47             | 0.53             | 0.47                  | 0.53                  | tCK(avg) |  |
| tCL(avg)       | Average low pulse width                                    | 0.47             | 0.53             | 0.47                  | 0.53                  | tCK(avg) |  |
| tCK(abs)       | Absolute Clock Period                                      | tCK(avg)min +    | tCK(avg)max +    | tCK(avg)min +         | tCK(avg)max +         | ps       |  |
| 1011(000)      | The state stock is stock                                   | tJIT(per)min     | tJIT(per)max     | tJIT(per)min          | tJIT(per)max          | Po       |  |
| tCH(abs)       | Absolute high pulse width                                  | 0.43             | -                | 0.43                  | -                     | tCK(avg) |  |
| tCL(abs)       | Absolute low pulse width                                   | 0.43             | -                | 0.43                  | -                     | tCK(avg) |  |
| JIT(per)       | Clock Period Jitter                                        | -90              | 90               | -80                   | 80                    | ps       |  |
| tJIT(per,lck)  | Clock Period Jitter during DLL locking period              | -80              | 80               | -70                   | 70                    | ps       |  |
| tJIT(cc)       | Cycle to Clcyle Period Jitter                              | 18               | 30               | 1                     | 60                    | ps       |  |
| tJIT(cc,lck)   | Cycle to Cycle Period Jitter                               | 10               | 60               | 1.                    | 40                    | ps       |  |
| tERR(2per)     | Cumulative error accross 2 cycles                          | -132             | 132              | -118                  | 118                   | ps       |  |
| tERR(3per)     | Cumulative error accross 3 cycles                          | -157             | 157              | -140                  | 140                   | ps       |  |
| tERR(4per)     | Cumulative error accross 4cycles                           | -175             | 175              | -155                  | 155                   | ps       |  |
| tERR(5per)     | Cumulative error accross 5cycles                           | -188             | 188              | -168                  | 168                   | ps       |  |
| tERR(6per)     | Cumulative error accross 6 cycles                          | -200             | 200              | -177                  | 177                   | ps       |  |
| tERR(7per)     | Cumulative error accross 7 cycles                          | -209             | 209              | -186                  | 186                   | ps       |  |
| tERR(8per)     | Cumulative error accross 8 cycles                          | -217             | 217              | -193                  | 193                   | ps       |  |
| tERR(9per)     | Cumulative error accross 9 cycles                          | -224             | 224              | -200                  | 200                   | ps       |  |
| tERR(10per)    | Cumulative error accross 10 cycles                         | -231             | 231              | -205                  | 205                   | ps       |  |
| tERR(11per)    | Cumulative error accross 11 cycles                         | -237             | 237              | -210                  | 210                   | ps       |  |
| tERR(12per)    | Cumulative error accross 12 cycles                         | -242             | 242              | -215                  | 215                   | ps       |  |
|                |                                                            | tERR(npr)min =   | tERR(npr)max =   | tERR(npr)min<br>= (1+ | tERR(npr)max<br>= (1+ |          |  |
| tERR(nper)     | Cumulative error accross n=13,14,,49,50 cycles             | (1+ 0.68ln(n)) * | (1+ 0.68ln(n)) * | 0.68ln(n)) *          | 0.68ln(n)) *          | ps       |  |
|                |                                                            | tJIT(per)min     | tJIT(per)max     | tJIT(per)min          | tJIT(per)max          |          |  |
| Data Timing    |                                                            |                  |                  | torr (per)rinir       | torr(per)max          |          |  |
| tDQSQ          | DQS, DQS to DQ skew per group, per access                  | -                | 150              |                       | 125                   | ps       |  |
| tQH            | DQ output hold time from DQS, DQS                          | 0.38             | -                | 0.38                  | -                     | tCK(avg) |  |
| tLZ(DQ)        | DQ low-impedence time from CK / CK                         | -600             | 300              | -500                  | 250                   | ps       |  |
| tHZ(DQ)        | DQ high-impedence time from CK / CK                        | -                | 300              | -                     | 250                   | ps       |  |
|                | Data Setup time to DQS, DQS referenced to                  |                  |                  |                       |                       | ·        |  |
| tDS(base)      | Vih(ac)/ Vil(ac) levels                                    | 25               |                  | TBD                   |                       | ps       |  |
| tDH(base)      | Data Hold time to DQS, DQS referenced to Vih(dc)/          | 100              |                  | TBD                   |                       | ps       |  |
| . ,            | Vil(dc) levels                                             |                  |                  |                       |                       | Po       |  |
| Data Strobe Ti |                                                            |                  |                  |                       |                       | .0.(/    |  |
| tRPRE          | DQS, DQS differential READ Preamble                        | 0.9              | Note 19          | 0.9                   | Note 19               | tCK(avg) |  |
| tRPST          | DQS, DQS differential READ Postamble                       | 0.3              | Note 11          | 0.3                   | Note 11               | tCK(avg) |  |
| tQSH           | DQS, DQS differential output high time                     | 0.38             | -                | 0.4                   | -                     | tCK(avg) |  |
| tQSL           | DQS, DQS differential output low time                      | 0.38             | -                | 0.4                   | -                     | tCK(avg) |  |
| tWPRE          | DQS, DQS differential WRITE Preamble                       | 0.9              | -                | 0.9                   | -                     | tCK(avg) |  |
| tWPST          | DQS, DQS differential WRITE Postamble                      | 0.3              | -                | 0.3                   | -                     | tCK(avg) |  |
| tDQSCK         | DQS, DQS rising edge output access time from rising CK. CK | -300             | 300              | -255                  | 255                   | ps       |  |
| tLZ(DQS)       | DQS, DQS low-impedance time (Referenced from               | -600             | 300              | -500                  | 250                   | ps       |  |
| tHZ(DQS)       | DQS, DQS high-impedance time (Referenced from              | -                | 300              | -                     | 250                   | ps       |  |
| tDQSL          | RL+BL/2) DQS, DQS differential input low pulse width       | 0.4              | 0.6              | 0.4                   | 0.6                   | tCK(avg) |  |
| tDQSL          | DQS, DQS differential input low pulse width                | 0.4              | 0.6              | 0.4                   | 0.6                   | tCK(avg) |  |
| tDQSS          | DQS, DQS differential input high pulse width               | -0.25            | 0.0              | -0.25                 | 0.25                  | tCK(avg) |  |
| tDSS           | DQS, DQS falling edge setup time to CK, CK rising          | 0.2              | -                | 0.2                   | -                     | tCK(avg) |  |
| tDSH           | edge DQS, DQS falling edge hold time to CK, CK rising      | 0.2              | -                | 0.2                   | -                     | tCK(avg) |  |
| וטטח           | שלים, בעט ומווווון euge noid tillle to CK, CK fising       | U.Z              |                  | U.Z                   | -                     | ion(avy) |  |

| Symbol                           | Parameter                                                                     | DDR3-1066 (-BE) |                | DDR3-1333 (-CG) |               | Unit       |  |
|----------------------------------|-------------------------------------------------------------------------------|-----------------|----------------|-----------------|---------------|------------|--|
| •                                |                                                                               | min             | max            | min             | max           |            |  |
|                                  | d Address Timing                                                              |                 |                |                 |               |            |  |
| :DLLK                            | DLL Locking time                                                              | 512             | -              | 512             | -             | nCK        |  |
| :RTP                             | Internal READ command to PRECHARGE                                            | max(4nCK,       |                | max(4nCK,       |               |            |  |
| KIP                              | Command delay                                                                 | 7.5ns)          | -              | 7.5ns)          | -             |            |  |
| WITD                             | Delay from start of internal write transaction to                             | max(4nCK,       |                | max(4nCK,       |               |            |  |
| tWTR                             | internal read command                                                         | 7.5ns)          | -              | 7.5ns)          | -             |            |  |
| tWR                              | WRITE recovery time                                                           | 15              |                | 15              | -             | ns         |  |
| MRD                              | Mode Register Set command cycle time                                          | 4               | -              | 4               | -             | nCK        |  |
|                                  |                                                                               | max(12nCK,      |                | max(12nCK,      |               |            |  |
| tMOD                             | Mode Register Set command update delay                                        | 15ns)           | -              | 15ns)           | -             |            |  |
| tCCD                             | CAS to CAS command delay                                                      | 4               |                | 4               | -             | nCK        |  |
| .000                             | CAO to CAO command delay                                                      |                 |                | 7 1             | _             | HOIX       |  |
| DAL                              | Auto Precharge write recovery + precharge time                                | WR + roundup    | (tRP/tCK(avg)) | WR + roundup (  | tRP/tCK(avg)) | nCK        |  |
| MPRR                             | End of MPR Read burst to MSR for MPR (exit)                                   | 1               | -              |                 |               | nCK        |  |
|                                  | ACTIVE to PRECHARGE command period Refer to                                   | ·               |                | 1               |               |            |  |
| RAS                              | "Standard Speed Bins"                                                         |                 |                |                 |               |            |  |
|                                  | ACTIVE to ACTIVE command period (1k page size                                 | max(4nCK,       |                | max(4nCK,       |               |            |  |
| tRRD                             | -x4/x8)                                                                       | 7.5ns)          | -              | 6ns)            | -             |            |  |
|                                  | ACTIVE to ACTIVE command period (2k page size                                 | max(4nCK,       |                | max(4nCK,       |               |            |  |
| RRD                              | -x16)                                                                         | , ,             | -              | , ,             | -             |            |  |
| E 414/                           |                                                                               | 10ns)           |                | 7.5ns)          |               |            |  |
| FAW                              | Four activate window (1k page size - x4/x8)                                   | 37.5            | -              | 30              | 0             | ns         |  |
| FAW                              | Four activate window (2k page size - x16)                                     | 50              | -              | 45              | 0             | ns         |  |
| ilS(base)                        | Command and Address setup time to CK, CK referenced Vih(ac) / Vil(ac) levels  | 125             |                | 65              |               | ps         |  |
| IH(base)                         | Command and Address hold time from CK, CK referenced Vih(ac) / Vil(ac) levels | 200             |                | 140             |               | ps         |  |
| IS(base)                         | Commad and Address setup time to CK, CK                                       |                 |                | 05.405          |               |            |  |
| AC150                            | referenced to Vih(ac) / Vil(ac) levels                                        | -               | -              | 65+125          |               | ps         |  |
| Calibration Tir                  | mina                                                                          |                 |                |                 |               |            |  |
| ZQinit                           | Power-up and RESET calibration time                                           | 512             | -              | 512             | -             | nCK        |  |
| ZQoper                           | Normal operation Full calibration time                                        | 256             | -              | 256             | -             | nCK        |  |
| ZQCS                             | normal operation Short calibration time                                       | 64              | -              | 64              | _             | nCK        |  |
| Reset Timing                     | normal operation erior calibration time                                       | 04              |                | 04              |               | HOIX       |  |
| teset riiriirig                  |                                                                               | max(5nCK,       |                | max(5nCK,       |               |            |  |
| XPR                              | Exit Reset from CKE HIGH to a valid command                                   | tRFC(min)       |                | tRFC(min)       |               |            |  |
| APK                              | Exit Reset from CRE fright to a valid command                                 | ` '             | -              | ` ′             | -             |            |  |
| 0 - 14 D - 4 1- T                | San transport                                                                 | +10ns)          |                | +10ns)          |               |            |  |
| Self RefreshT                    | imings                                                                        | /FOI/           |                | /FOI/           |               |            |  |
| \ <u>'</u> 0                     | Exit Self Refresh to Commands not requiring a                                 | max(5nCK,       |                | max(5nCK,       |               |            |  |
| XS                               | locked DLL                                                                    | tRFC(min)       | -              | tRFC(min)       | -             |            |  |
|                                  |                                                                               | +10ns)          |                | +10ns)          |               |            |  |
| XSDLL                            | Exit Self Refresh to Commands requiring a locked                              | tDLLK(min)      | -              | tDLLK(min)      | -             | nCK        |  |
| CKESR                            | Minimum CKE low width for Self Refresh entry to                               | tCKE(min)+1nC   | _              | tCKE(min)+1n    | _             |            |  |
| ONLON                            | exit timing                                                                   | K               |                | CK              | -             |            |  |
| CKSRE                            | Valid Clock Requirement after Self Refresh Entry                              | max(5nCK,       |                | max(5nCK,       |               |            |  |
| UNONE                            | (SRE) or Power Down Entry (PDE)                                               | 10ns)           |                | 10ns)           |               |            |  |
| OKODY                            | Valid Clock Requirement before Self Refresh                                   | max(5nCK,       |                | max(5nCK,       |               |            |  |
| CKSRX                            | Exit(SRX) or Power-Down Exit (PDX) or Reset Exit                              | 10ns)           | -              | 10ns)           | -             |            |  |
| Power Down                       |                                                                               | . 57.107        |                | ,               |               |            |  |
| 2                                | Exit Power Down with DLL on to any valid                                      |                 |                |                 |               |            |  |
| XP                               | command; Exit Precharge Power Down with DLL                                   | max(3nCK,       | _              | max(3nCK,       | _             |            |  |
|                                  | frozen to commands not requiring a locked DLL                                 | 7.5ns)          | -              | 6ns)            | -             |            |  |
|                                  | Exit Precharge Power Down with DLL frozen to                                  | may/10nCl/      |                | max(10nCK,      |               |            |  |
| XPDLL                            |                                                                               | max(10nCK,      | -              |                 | -             |            |  |
|                                  | commands requiring a locked DLL                                               | 24ns)           |                | 24ns)           |               |            |  |
| CKE                              | CKE minimm pulse width                                                        | max(3nCK,       | _              | max(3nCK,       | _             |            |  |
|                                  | ·                                                                             | 5.625ns)        |                | 5.625ns)        |               |            |  |
|                                  | Command Pass disable delay                                                    | 1               | -              | 1               | -             | nCK        |  |
| :CPDED                           |                                                                               | 10145           | 9tREFI         | tCKE(min)       | 9tREFI        |            |  |
|                                  | Power Down Entry to Exit Timing                                               | tCKE(min)       | SINEFI         | tore (IIIIII)   | Ottter        |            |  |
| PD                               | Power Down Entry to Exit Timing Timing of ACT command to Power Down entry     | tCKE(min)       | - SINEFI       | 1               | -             | nCK        |  |
| CPDED<br>PD<br>ACTPDEN<br>PRPDEN |                                                                               |                 | -<br>-         | 1               | -             | nCK<br>nCK |  |

| Cumbal         | Parameter                                                                                                                         | DDR3-10                 | 66 (-BE) | DDR3-13                | Unit |          |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------|------------------------|------|----------|
| Symbol         | Parameter                                                                                                                         | min                     | max      | min                    | max  |          |
| tWRPDEN        | Timing of WR command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                 | WL + 4 + (tWR/tCK(avg)) | -        | WL + 4 + (tWR/tCK(avg) | -    | nCK      |
| tWRAPDEN       | Timing of WRA command to Power Down entry (BL8OTF, BL8MRS, BC4OTF)                                                                | WL + 4 + WR +<br>1      | -        | WL + 4 + WR<br>+ 1     | -    | nCK      |
| tWRPDEN        | Timing of WR command to Power Down entry (BC4MRS)                                                                                 | WL + 2 + (tWR/tCK(avg)) | -        | WL + 2 + (tWR/tCK(avg) | -    | nCK      |
| tWRAPDEN       | Timing of WRA command to Power Down entry (BC4MRS)                                                                                | WL + 2 + WR +<br>1      | -        | WL + 2 + WR<br>+ 1     | -    | nCK      |
| tREFPDEN       | Timing of REF command to Power Down entry                                                                                         | 1                       | -        | 1                      | -    | nCK      |
| tMRSPDEN       | Timing of MRS command to Power Down entry                                                                                         | tMOD(min)               | -        | tMOD(min)              | -    |          |
| ODT Timings    |                                                                                                                                   |                         |          |                        |      |          |
| tODTH4         | ODT high time without write command or with write command and BC4                                                                 | 4                       | -        | 4                      | -    | nCK      |
| tODTH8         | ODT high time without write command oand BL8                                                                                      | 6                       | -        | 6                      | -    | nCK      |
| tAONPD         | Asynchronous RTT turn-on delay (Power-Down with DLL frozen)                                                                       | 1                       | 9        | 1                      | 9    | ns       |
| tAOFPD         | Asynchronous RTT turn-off delay (Power Down with DLL frozen)                                                                      | 1                       | 9        | 1                      | 9    | ns       |
| tAON           | RTT turn-on                                                                                                                       | -300                    | 300      | -250                   | 250  | ps       |
| tAOF           | RTT_NOM and RTT_WR turn-off time from ODTLoff reference                                                                           | 0.3                     | 0.7      | 0.3                    | 0.7  | tCK(avg) |
| tADC           | RTT dynamic change skew                                                                                                           | 0.3                     | 0.7      | 0.3                    | 0.7  | tCK(avg) |
| Write Leveling | Timings                                                                                                                           |                         |          |                        |      |          |
| tWLMRD         | First DQS/DQS rising edge after write leveling mode is programmed                                                                 | 40                      | -        | 40                     | -    | nCK      |
| tWLDQSEN       | DQS/DQS delay after write leveling mode is                                                                                        | 25                      | -        | 25                     | -    | nCK      |
| tWLS           | Write leveling setup time from rising CK, CK crossing to rising DQS, DQS crossing                                                 | 245                     | -        | 195                    | -    | ps       |
| tWLH           | Write leveling hold time from rising DQS, DQS crossing to rising CK, CK crossing                                                  | 245                     | -        | 195                    | -    | ps       |
| tWLO           | Write leveling output delay                                                                                                       | 0                       | 9        | 0                      | 9    | ns       |
| tWLOE          | Write levleing output error                                                                                                       | 0 2                     |          | 0                      | 2    | ns       |
| tRFC           | REF command to ACT or REF command time                                                                                            | 11                      | 0        | 110                    |      | ns       |
| tREFI          | Average period refresh interval (0°C≤tCASE≤85°C)                                                                                  | 7.                      | 8        | 7.8                    |      | us       |
| tREFI          | Average period refresh interval (85°C <tcase≤95°c)< td=""><td>3.</td><td>9</td><td colspan="2">3.9</td><td>us</td></tcase≤95°c)<> | 3.                      | 9        | 3.9                    |      | us       |

## **Package Dimensions**

[NT2GC64B8HC0NS, 2GB - 2 Ranks, 128Mx8 DDR3 SDRAMs]



Units: Millimeters (Inches)

Note: Device position and scale are only for reference.

## **Revision Log**

| Rev | Date    | Modification        |
|-----|---------|---------------------|
| 0.1 | 10/2009 | Preliminary Release |
| 1.0 | 12/2009 | Official Release    |

Nanya Technology Corporation Hwa Ya Technology Park 669 Fu Hsing 3rd Rd., Kueishan, Taoyuan, 333, Taiwan, R.O.C.

Tel: +886-3-328-1688

Please visit our home page for more information: www.nanya.com

Printed in Taiwan

©2009