# CSE 560 Computer Systems Architecture

Superscalar

#### Multi-Core Cost Questions

- A multi-core processor will have a lower unit manufacturing cost than a single-core processor of the same area. Explain why.
- 2. The use of multi-core also potentially lower **startup** costs. Explain how.



#### Multi-Core Cost Questions

- A multi-core processor will have a lower unit manufacturing cost than a single-core processor of the same area. Explain why.
- A: Unit cost is proportional to the number of chips per wafer that are working and can be sold. A multi-core processor with a fatal defect on one of the cores can still be sold. A single-core processor with a fatal defect cannot be.
- 2. The use of multi-core also potentially lower **startup** costs. Explain how.
- A: It takes less design effort to place additional cores on a chip than it does to design a new, larger, more powerful core.

# **Technology Scaling Question**

Q: Name one logical flaw (error) in the following argument: "As transistors get smaller, they require less power; so chips built from smaller transistors require less power than previous chips made with larger transistors."



4

# **Technology Scaling Question**

- Q: Name one logical flaw (error) in the following argument: "As transistors get smaller, they require less power; so chips built from smaller transistors require less power than previous chips made with larger transistors."
- A · Pick one
  - 1. Each transistor may require less power, but as transistors get smaller, chip designs use more and more transistors, which negates this benefit.
  - Smaller transistors can be clocked faster, and a higher frequency chip requires more power.
  - Smaller transistors on chip make for an increased power density which makes the chip hotter, and hotter transistors leak more, leading to more power loss.

#### Remainder of CSE 560: Parallelism

- Last unit: pipeline-level parallelism
  - Execute one instruction in parallel with decode of next
- Next: instruction-level parallelism (ILP)
  - Execute multiple independent instructions fully in parallel
  - · Today: multiple issue
  - In a few weeks: dynamic scheduling
    - · Extract much more ILP via out-of-order processing
- · Data-level parallelism (DLP)
  - Single-instruction, multiple data
  - Ex: one instruction, four 16-bit adds (using 64-bit registers)
- Thread-level parallelism (TLP)
  - Multiple software threads running on multiple cores

# This Unit: Superscalar Execution



- · Superscalar scaling issues
  - Multiple fetch and branch prediction
  - Dependence-checks & stall logic
  - · Wide bypassing
  - · Register file & cache bandwidth
- · Multiple-issue designs
  - Superscalar
  - VLIW and EPIC (Itanium)

# Scalar Pipeline and the Flynn Bottleneck



- So far we have looked at scalar pipelines:
  - 1 instruction per stage (+ control speculation, bypassing, etc.)
  - Performance limit (aka "Flynn Bottleneck") is CPI = IPC = 1
  - Limit is never even achieved (hazards)
  - Diminishing returns from "super-pipelining" (hazards + overhead)

8

# Multiple-Issue Pipeline



- Overcome this limit using multiple issue
  - Also called superscalar
  - Two instructions per stage at once (or 3 or 4 or 8...)
  - "Instruction-Level Parallelism (ILP)" [Fisher, IEEE TC'81]
- Today, typically "4-wide" (Intel Core 2, AMD Opteron)
  - Some more (Power5 is 5-issue; Itanium is 6-issue)
  - Some less (dual-issue is common for simple cores)

# Superscalar Pipeline Diagrams - Ideal

| scalar         |
|----------------|
| lw 0(r1)→r2    |
| lw 4(r1)→r3    |
| lw 8(r1)→r4    |
| add r14,r15→r6 |
| add r12,r13→r7 |
| add r17,r16→r8 |
| lw 0(r18)→r9   |

# 2-way superscalar 1 2 3 1w 0(r1) \$\Rightarrow\$r2 F D X 1w 4(r1) \$\Rightarrow\$r3 1w 8(r1) \$\Rightarrow\$r4 1dd r14,r15 \$\Rightarrow\$r6 add r14,r15 \$\Rightarrow\$r6 add r12,r13 \$\Rightarrow\$r7 add r17,r16 \$\Rightarrow\$r8 F U 1w 0(r18) \$\Rightarrow\$r9

2 3 4 5 6 7 8 9 10 11 12 D X M W F D X M W F D X M W F D X M W F D X M W F D X M W

10

#### Superscalar Pipeline Diagrams - Realistic

# scalar 1w 0(r1) > r2 1w 4(r1) > r3 1w 8(r1) > r4 add r4,r5 > r6 add r2,r3 > r7 add r7,r6 > r8 1w 0(r8) > r9

| 1 | 2 | 3 | 4 | 5  | 6 | 7 | 8 | 9 | 10 | 11 | 12 |
|---|---|---|---|----|---|---|---|---|----|----|----|
| F | D | Х | М | W  |   |   |   |   |    |    |    |
|   | F | D | Х | M  | W |   |   |   |    |    |    |
|   |   | F | D | Χ  | M | W |   |   |    |    |    |
|   |   |   | F | d* | D | Χ | M | W |    |    |    |
|   |   |   |   |    | F | D | Х | M | W  |    |    |
|   |   |   |   |    |   | F | D | Χ | M  | W  |    |

#### 2-way superscalar lw 0(r1)→r2

lw 4(r1) > r3 lw 8(r1) > r4 add r4,r5 > r6 add r2,r3 > r7 add r7,r6 > r8 lw 0(r8) > r9 F D X M W

1 2 3 4 5 6 7 8 9 10 11 12

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

F D X M W

# Superscalar CPI Calculations

- Base CPI for scalar pipeline is 1
- Base CPI for N-way superscalar pipeline is 1/N
  - Amplifies stall penalties
  - Assumes no data stalls (an overly optimistic assumption)
- Example: Branch penalty calculation
  - 20% branches, 75% taken, no explicit branch prediction
- Scalar pipeline

· 4-way superscalar

- 1 +  $0.2*0.75*2 = 1.3 \rightarrow 1.3/1 = 1.3 \rightarrow 30\%$  slowdown
- 2-way superscalar pipeline
   0.5 + 0.2\*0.75\*2 = 0.8 → 0.8/0.5 = 1.6 → 60% slowdown
  - $0.25 + 0.2*0.75*2 = 0.55 \rightarrow 0.55/0.25 = 2.2 \rightarrow 120\%$

slowdown

# A Typical Dual-Issue Pipeline (1)



- · Fetch an entire 16B or 32B cache block
  - 4 to 8 instructions (assuming 4-byte fixed length instructions)
  - · Predict a single branch per cycle
- · Parallel decode
  - · Need to check for conflicting instructions
  - Output of I<sub>1</sub> is an input to I<sub>2</sub>
  - · Other stalls, too (for example, load-use delay)

13

# A Typical Dual-Issue Pipeline (2)



- · Multi-ported register file
- · Larger area, latency, power, cost, complexity
- Multiple execution units
- · Simple adders are easy, but bypass paths are expensive
- · Memory unit
  - 1 load per cycle (stall at decode) probably okay for dual issue
  - · Alternative: add a read port to data cache
    - Larger area, latency, power, cost, complexity

1

# Superscalar Challenges - Front End

#### · Wide instruction fetch

- Modest: need multiple instructions per cycle
- · Aggressive: predict multiple branches

#### · Wide instruction decode

Replicate decoders

#### • Wide instruction issue

- Determine when instructions can proceed in parallel
- Not all combinations possible
- More complex stall logic order N<sup>2</sup> for *N*-wide machine

#### · Wide register read

- · One port for each register read
  - · Each port needs its own set of address and data wires
- Example, 4-wide superscalar → 8 read ports

# Superscalar Challenges - Back End

#### · Wide instruction execution

- · Replicate arithmetic units
- · Perhaps multiple cache ports

#### Wide bypass paths

- · More possible sources for data values
- Order (N<sup>2</sup> x P) for N-wide machine, execute pipeline depth P

#### Wide instruction register writeback

- One write port per instruction that writes a register
- Example, 4-wide superscalar → 4 write ports

#### • Fundamental challenge:

- · Amount of ILP (instruction-level parallelism) in the program
- Compiler must schedule code and extract parallelism

- 1

# How Much ILP is There?

- The compiler tries to "schedule" code to avoid stalls
  - Hard for scalar machines (to fill load-use delay slot)
  - Even harder to schedule multiple-issue (superscalar)
- Even given unbounded ILP, superscalar has limits
  - IPC (or CPI) vs clock frequency trade-off
  - Given these challenges, what is reasonable N? 3 or 4 today

**ILP Intutions** 

#### Which of the following statements is false?

- A. A program's ILP can be improved by the compiler.
- B. A program's ILP can be improved by the target ISA.
- C. Integer programs (run-of-the-mill, non-scientific apps) have more ILP than media programs (that process audio, video, etc.).
- D. A pointer chasing program (one that traverses linked lists) will not have much ILP.
- E. A program with short basic blocks will not have much ILP.

\*\*

#### **ILP Intutions**

#### Which of the following statements is false?

- A. A program's ILP can be improved by the compiler.
- B. A program's ILP can be improved by the target ISA.
- C. Integer programs (run-of-the-mill, non-scientific apps) have more ILP than media programs (that process audio, video, etc.).
- D. A pointer chasing program (one that traverses linked lists) will not have much ILP.
- E. A program with short basic blocks will not have much ILP.

#### Wide Decode



- What is involved in decoding multiple (N) insns per cycle?
- · Actually doing the decoding?
  - Easy if fixed length (multiple decoders), doable if variable
- · Reading input registers?
  - 2N register read ports (latency ∞ #ports)
  - + Actually < 2N, most values come from bypasses (more later)
- What about the stall logic?

20

# N<sup>2</sup> Dependence Cross-Check

- · Stall logic for 1-wide pipeline with full bypassing
  - Full bypassing → load/use stalls only
     X/M.op==LOAD && (D/X.rs1==X/M.rd || D/X.rs2==X/M.rd)
  - Two "terms": ∞ 2N
- Now: same logic for a 2-wide pipeline

 $\begin{array}{l} X/M_1.op = LOAD \&\& \ (D/X_1.rs1 = X/M_1.rd \mid \mid D/X_1.rs2 = X/M_1.rd) \mid \mid \\ X/M_1.op = LOAD \&\& \ (D/X_2.rs1 = X/M_1.rd \mid \mid D/X_2.rs2 = X/M_1.rd) \mid \mid \\ X/M_2.op = LOAD \&\& \ (D/X_1.rs1 = X/M_2.rd \mid \mid D/X_1.rs2 = X/M_2.rd) \mid \mid \\ X/M_3.op = LOAD \&\& \ (D/X_3.rs1 = X/M_2.rd \mid \mid D/X_3.rs2 = X/M_3.rd) \mid \\ X/M_3.op = LOAD \&\& \ (D/X_3.rs1 = X/M_3.rd \mid \mid D/X_3.rs2 = X/M_3.rd) \\ \end{array}$ 

- Eight "terms":  $\propto 2N^2$ 
  - N<sup>2</sup> dependence cross-check
- Not quite done, also need
  - $D/X_2.rs1 = = D/X_1.rd || D/X_2.rs2 = = D/X_1.rd$



Wide Execute

- What is involved in executing N insns per cycle?
- Multiple execution units ... N of every kind?
  - N ALUs? OK, ALUs are small
  - N FP dividers? No, FP dividers are huge,  ${\tt fdiv}$  is uncommon
  - How many branches/cycle? How many loads/stores /cycle?
  - Typically mix of functional units proportional to insn mix
    - Intel Pentium: 1 any + 1 ALU
    - Alpha 21164: 2 integer (including 2 loads) + 2 FP

22

#### Wide Memory Access



- What about multiple loads/stores per cycle?
  - Probably only necessary on processors 4-wide or wider
  - More important to support multiple loads than stores
    - Insn mix: loads (~20-25%), stores (~10-15%)
  - Alpha 21164: two loads or one store per cycle

Wide Register Read/Write



- · How many register file ports to execute N insns per cycle?
  - Nominally, 2N read + N write (2 read + 1 write per insn)
  - In reality, fewer than that
    - Read ports: many values from bypass network, immediates
- Write ports: stores, branches (35% insns) don't write registers
- Replication works great for regfiles (used in Alpha 21164)

# Wide Bypass



#### N<sup>2</sup> bypass network

- N+1 input muxes at each ALU input
- N<sup>2</sup> point-to-point connections
- Routing lengthens wires
- Expensive metal layer crossings
- And this is just one bypass stage (MX)!
  - There is also WX bypassing
     Even more for deeper pipelines
- One of the big problems of superscalar
- Implemented as bit-slicing
- 64 1-bit bypass networks
- Mitigates routing problem somewhat

#### Not All N<sup>2</sup> Created Equal

- N<sup>2</sup> bypass vs. N<sup>2</sup> stall logic & dependence cross-check
  - Which is the bigger problem?
- N<sup>2</sup> bypass ... by far
  - 32- or 64- bit quantities (vs. 5-bit)
  - Multiple bypass levels (MX, WX) vs. 1 level of stall logic
  - Must fit in one clock period with ALU (vs. not)
- Dependence cross-check not even 2nd biggest N<sup>2</sup> problem
  - Regfile also N<sup>2</sup> problem (think latency where N is #ports)
  - · And also more serious than cross-check

# Avoid N<sup>2</sup> Bypass/RegFile: Clustering

cluster 0

cluster 1



#### Clustering: group ALUs into K clusters

- Full bypassing within cluster, limited bypassing between clusters
- Get values from regfile with 1-2 cycle delay
- + N/K non-regfile inputs at each mux, N<sup>2</sup>/K point-to-point paths
- Key to performance: steering dependent insns to same cluster • Hurts IPC, helps clock frequency (or wider issue at same clock)
- Typically uses replicated register files (1 per cluster)
- Alpha 21264: 4-way superscalar, two clusters

#### Wide Non-Sequential Fetch

- · Two related questions
  - · How many branches predicted per cycle?
  - · Can we fetch across the branch if it is predicted "taken"?
- Simplest, most common organization: "1" and "No"
  - 1 prediction, discard post-branch insns if prediction is "taken"
  - Lowers effective fetch width and IPC
  - Average number of instructions per taken branch?
    - Assume: 20% branches, 50% taken  $\rightarrow$  ~10 instructions
  - Consider: 10-instruction loop body with an 8-issue processor
    - Without smarter fetch, ILP is limited to 5 (not 8)
- Compiler can help
  - Reduce taken branch frequency (e.g., unroll loops)

# Parallel Non-Sequential Fetch



- Allowing "embedded" taken branches is possible
  - · Requires smart branch predictor, multiple I\$ accesses/cycle
- · Can try pipelining branch prediction and fetch
  - Branch prediction stage only needs PC
  - · Transmits two PCs to fetch stage, next PC and next-next PC
  - Elongates pipeline, increases branch penalty
  - · Pentium II & III do something like this
- · Another option: loop cache

Multiple-issue CISC

- How do we apply superscalar techniques to CISC?
- Break "macro-ops" into "micro-ops"
  - Also called "μops" or "RISC-ops"
  - A typical CISCy instruction "add [r1], [r2] → [r3]" becomes:
    - Load [r1] → t1 (t1 = temp. register, not visible to sw)
    - Load [r2] → t2
    - Add t1, t2 → t3
    - Store t3→[r3]
  - Internal pipeline manipulates only RISC-like instructions
- But, conversion can be expensive (latency, area, power)
  - · Solution: cache converted instructions in trace cache

#### Multiple-Issue Implementations

- · Statically-scheduled (in-order) superscalar
  - + Executes unmodified sequential programs
  - Hardware must figure out what can be done in parallel
  - E.g., Pentium (2-wide), UltraSPARC (4-wide), Alpha 21164 (4-wide)
- **Very Long Instruction Word (VLIW)** 
  - + Hardware can be dumb and low power
  - Compiler must group parallel insns, requires new binaries
- E.g., TransMeta Crusoe (4-wide)
- **Explicitly Parallel Instruction Computing (EPIC)** 
  - · A compromise: compiler does some, hardware does the rest • E.g., Intel Itanium (6-wide)
- Dynamically-scheduled superscalar
- Pentium Pro/II/III (3-wide), Alpha 21264 (4-wide)
- · We've already talked about statically-scheduled superscalar

#### **VLIW**

- Hardware-centric multiple issue problems:
  - Wide fetch+ br. prediction, N<sup>2</sup> bypass, N<sup>2</sup> dependence checks
  - HW solutions: clustering, trace cache
- Software-centric: very long insn word (VLIW)
  - Effectively, a 1-wide pipeline, but unit is an N-insn group
  - · Compiler guarantees insns within group are independent
  - Gaps filled with nops · Group travels down pipeline as a unit

    - + Simplifies pipeline control (no rigid vs. fluid business)
    - + Cross-checks within a group un-necessary
    - · Downstream cross-checks still necessary
  - Typically "slotted": 1st insn must be ALU, 2nd mem, etc. + Further simplification

#### History of VLIW

- Started with "horizontal microcode"
- · Academic projects
  - Yale ELI-512 [Fisher, '85]
  - Illinois IMPACT [Hwu, '91]
- · Commercial attempts
  - Multiflow [Colwell+Fisher, '85] → failed
  - Cydrome [Rau, '85] → failed
  - Motorolla/TI embedded processors → successful
  - Intel Itanium [Fisher+Rau, '97] → ?? ⊗
  - Transmeta Crusoe [Ditzel, '99] → mostly failed

# What Does VLIW Actually Buy You?

- + Simpler I\$/branch prediction
- + Simpler dependence check logic
- · Doesn't help bypasses or regfile
  - · Which are the much bigger problems!
  - · Although clustering and replication can help VLIW, too
- Not compatible across machines of different widths
  - Is non-compatibility worth all of this?
- How did TransMeta deal with compatibility problem?
  - · Dynamically translates x86 to internal VLIW

#### Match the Problem to the Solution

#### **Problems**

- 1. Fetching in the context of branch prediction
- 2. N<sup>2</sup> bypass
- 3. Register file

#### Solutions

- A. Superscalar
- B. Replication
- C. Compiler Optimizations
- D. Trace Cache
- E. Clustering

\*\*

Match the Problem to the Solution

#### **Problems**

- 1. Fetching in the context of branch prediction → D
- 2. N² bypass → E
- 3. Register file → B

#### Solutions

- A. Superscalar
- B. Replication
- C. Compiler Optimizations
- D. Trace Cache
- E. Clustering

# Trends in Single-Processor Multiple Issue

|       | 486  | Pentium | PentiumII | Pentium4 | Itanium | ItaniumII | Core2 |
|-------|------|---------|-----------|----------|---------|-----------|-------|
| Year  | 1989 | 1993    | 1998      | 2001     | 2002    | 2004      | 2006  |
| Width | 1    | 2       | 3         | 3        | 3       | 6         | 4     |

- Issue width saturated at 4-6 for high-performance cores
  - Canceled Alpha 21464 was 8-way issue
  - · No justification for going wider
  - HW or compiler "scheduling" needed to exploit 4-6 effectively
    - Out-of-order execution (or VLIW/EPIC)
- For high-performance per watt cores, issue width is ~2
  - Advanced scheduling techniques not needed
  - · Multi-threading (a little later) helps cope with cache misses

37

#### Multiple Issue Redux

#### Which of the following statements is false?

- A. Multiple issue is needed to expose insn level parallelism (ILP) beyond pipelining
- B. Multiple issue improves performance
- C. Multiple issue improves utilization
- D. Multiple issue doesn't make sense past 6-wide
- E. Scheduling multiple issue pipelines can be via hardware or software



38

#### Multiple Issue Redux

#### Which of the following statements is false?

- A. Multiple issue is needed to expose insn level parallelism (ILP) beyond pipelining
- B. Multiple issue improves performance
- C. Multiple issue improves utilization
- D. Multiple issue doesn't make sense past 6-wide
- E. Scheduling multiple issue pipelines can be via hardware or software

- -

#### Research: Grid Processor

- Grid processor [Nagarajan+, MICRO'01]
- EDGE (Explicit Dataflow Graph Execution) execution model
- Holistic attack on many fundamental superscalar problems
  - Specifically, the nastiest one: N<sup>2</sup> bypassing
  - But also N<sup>2</sup> dependence check
  - And wide-fetch + branch prediction
- Two-dimensional VLIW
  - Horizontal dimension is insns in one parallel group
- Vertical dimension is several vertical groups
- · Executes atomic code blocks
  - Uses predication and special scheduling to avoid taken branches
- UT-Austin research project
- Fabricated an actual chip with help from IBM

40

# Grid Processor

# Components

- next block logic/predictor (NH), I\$, D\$, regfile
- NxN ALU grid: here 4x4

#### Pipeline stages

- · Fetch block to grid
- Read registers
- Execute/memory
- Cascade
- Write registers

#### Block atomic

- No intermediate regs
- Grid limits size/shape



#### Running Code Example: SAXPY

- **SAXPY** (Single-precision A X Plus Y)
- Linear algebra routine (for solving systems of equations)
- Part of early Livermore Loops benchmark suite
- floating point uses "F" registers and "F" instructions

```
for (i=0;i<N;i++)
  Z[i]=(A*X[i])+Y[i];
0: ldf X(r1)→f1
                      // loop
                                              LOAD1
1: mulf f0,f1→f2
                      // A in f0
                                             USE1
2: ldf Y(r1)→f3
                      // X,Y,Z constants
                                             LOAD2
3: addf f2.f3→f4
                                             USE2
4: stf f4→Z(r1)
5: addi r1,4→r1
                      // i in r1
6: blt r1,r2,0
                      // N*4 in r2
```

















#### **Grid Processor Redux**

- + No hardware dependence checks ... period
- Insn placement encodes dependences
- + Simple, forward only, short-wire bypassing
  - No wraparound routing or metal layer crossings, low input muxes
- Code size:
- lots of nop and pass operations
- Non-compatibility:
- code assumes horizontal and vertical grid layout
- Poor utilization:
  - overcome by multiple concurrent executing hyperblocks
- Interesting: Interesting architectural ideas, but hasn't impacted mainstream processor designs