

# ProASICPLUS Flash Family FPGAs



#### **Features and Benefits**

#### **High Capacity**

- 75,000 to 1 million System Gates
- 27k to 198kbits of Two-Port SRAM
- 66 to 712 User I/Os

## Reprogrammable Flash Technology

- 0.22µ 4LM Flash-based CMOS Process
- Live at Power Up, Single-Chip Solution
- No Configuration Device Required
- Retains Programmed Design during Power-Down/ Power-Up Cycles

#### **Performance**

- 3.3V, 32-bit PCI (up to 50 MHz)
- Two Integrated PLLs (1.5 to 240 MHz Input and 24 MHz to 240 MHz Output Ranges)
- External System Performance up to 150 MHz



#### **Secure Programming**

The Industry's Most Effective Security Key (FlashLock<sup>TM</sup>)
 Prevents Read Back of Programming Bit Stream

#### Low Power

- Low Impedance Flash Switches
- Segmented Hierarchical Routing Structure
- Small, Efficient, Configurable (Combinatorial or Sequential) Logic Cells

#### **High Performance Routing Hierarchy**

- Ultra Fast Local and Long Line Network
- High Speed Very Long Line Network

#### • High Performance, Low Skew, Splitable Global Network

• 100% Routability and Utilization

## I/O

- Schmitt-Trigger Option on Every Input
- Mixed 2.5V/3.3V Support with Individually-Selectable Voltage and Slew Rate
- Bidirectional Global I/Os
- Compliance with PCI Specification Revision 2.2
- Boundary-Scan Test IEEE Std. 1149.1 (JTAG) Compliant
- Pin Compatible Packages across ProASIC PLUS Family

## **Unique Clock Conditioning Circuitry**

- PLL with Flexible Phase, Multiply/Divide and Delay Capabilities
- Internal and/or External Dynamic PLL Configuration
- Two LVPECL Differential Pairs for Clock or Data Inputs

#### Standard FPGA and ASIC Design Flow

- Flexibility with Choice of Industry-Standard Front-End
- Efficient Design through Front-End Timing and Gate Optimization

#### **ISP Support**

• In-System Programming (ISP) via JTAG Port

## **SRAMs and FIFOs**

- ACTgen Netlist Generation Ensures Optimal Usage of Embedded Memory Blocks
- 24 SRAM and FIFO Configurations with Synchronous and Asynchronous Operation Up to 150 MHz

## ProASICPLUS Product Profile

| Device                        | APA075 | APA150   | APA300   | APA450        | APA600        | APA750   | APA1000   |
|-------------------------------|--------|----------|----------|---------------|---------------|----------|-----------|
| Maximum System Gates          | 75,000 | 150,000  | 300,000  | 450,000       | 600,000       | 750,000  | 1,000,000 |
| Maximum Registers             | 3,072  | 6,144    | 8,192    | 12,288        | 21,504        | 32,768   | 56,320    |
| Embedded RAM Bits             | 27k    | 36k      | 72k      | 108k          | 126k          | 144k     | 198k      |
| Embedded RAM Blocks (256 X 9) | 12     | 16       | 32       | 48            | 56            | 64       | 88        |
| LVPECL                        | 2      | 2        | 2        | 2             | 2             | 2        | 2         |
| PLL                           | 2      | 2        | 2        | 2             | 2             | 2        | 2         |
| Global Networks               | 4      | 4        | 4        | 4             | 4             | 4        | 4         |
| Maximum Clocks                | 24     | 32       | 32       | 48            | 56            | 64       | 88        |
| Maximum User I/Os             | 158    | 242      | 290      | 344           | 454           | 562      | 712       |
| JTAG ISP                      | Yes    | Yes      | Yes      | Yes           | Yes           | Yes      | Yes       |
| PCI                           | Yes    | Yes      | Yes      | Yes           | Yes           | Yes      | Yes       |
| Package (by pin count)        |        |          |          |               |               |          |           |
| TQFP                          | 100    | 100      |          |               |               |          |           |
| PQFP                          | 208    | 208      | 208      | 208           | 208           | 208      | 208       |
| PBGA                          |        | 456      | 456      | 456           | 456           | 456      | 456       |
| FBGA                          | 144    | 144, 256 | 144, 256 | 144, 256, 484 | 256, 484, 676 | 676, 896 | 896, 1152 |



## **General Description**

The ProASIC family of devices, Actel's second generation Flash FPGAs, offers enhanced performance over Actel's ProASIC family. It combines the advantages of ASICs with the benefits of programmable devices through nonvolatile Flash technology. This enables engineers to create high-density systems using existing ASIC or FPGA design flows and tools. In addition, the ProASIC family offers a unique clock conditioning circuit based on two on-board phase-locked loops (PLLs). The family offers up to 1 million system gates, supported with up to 198 kbits of 2-port SRAM and up to 712 user I/Os, all providing 50 MHz PCI performance.

Advantages to the designer extend beyond performance. Unlike SRAM-based FPGAs, four levels of routing hierarchy simplify routing, while the use of Flash technology allows all functionality to be live at power up. No external Boot PROM is required to support device programming. While on-board security mechanisms prevent all access to the program information, reprogramming can be performed in-system to support future design iterations and field upgrades. The device's architecture mitigates the complexity of ASIC migration at higher user volume. This makes ProASIC a cost-effective solution for applications in the networking, communications, computing, and avionics markets.

The ProASICPLUS family achieves its nonvolatility and reprogrammability through an advanced Flash-based 0.22µm LVCMOS process with four-layer metal. Standard CMOS design techniques are used to implement logic and control functions, including the PLLs and LVPECL inputs. This results in predictable performance fully compatible with gate arrays.

The ProASICPLUS architecture provides granularity comparable to gate arrays. The device core consists of a Sea-of-Tiles<sup>TM</sup>. Each tile can be configured as a flip-flop, latch, or 3-input/1-output logic function by programming the appropriate Flash switches. The combination of fine granularity, flexible routing resources, and abundant Flash switches allow 100% utilization and over 95% routability for highly congested designs. Tiles and larger functions are interconnected through a 4-level routing hierarchy.

Embedded 2-port SRAM blocks with built-in FIFO/RAM control logic can have user-defined depth and width. Users can also select programming for synchronous or asynchronous operation, as well as parity generations or checking.

The clock conditioning circuitry is unique. Devices contain two clock conditioning blocks, each with a PLL core, delay lines, phase shifts (0°, 90°, 180°, 270°), and clock multipliers/dividers, the circuitry needed to provide bidirectional access to the PLL, and operation up to 240 MHz. The PLL block contains four programmable

frequency dividers, which allow the incoming clock signal to be divided by a wide range of factors from 1 to 64. The clock conditioning circuit also delays or advances the incoming reference clock up to 4ns (in increments of 0.25ns). The PLL can be configured internally or externally during operation without redesigning or reprogramming the part. In addition to the PLL, there are two LVPECL differential input pairs to accommodate high speed clock and data inputs.

To support customers' needs for more comprehensive, lower cost board-level testing, Actel's ProASICPLUS devices are fully compatible with IEEE Standard 1149.1 for test access port and boundary-scan test architecture. For more information concerning the Flash FPGA implementation, please refer to the "Boundary Scan" section on page 12.

ProASIC<sup>PLUS</sup> devices are available in a variety of high-performance plastic packages. Those packages and the performance features discussed above are described in more detail in the following sections of this document:

- "Features and Benefits" section on page 1
- "ProASICPLUS Architecture" section on page 5
- "Routing Resources" section on page 6
- "Clock Trees" section on page 9
- "Input/Output Blocks" section on page 10
- "LVPECL Input Pads" section on page 10
- "Boundary Scan" section on page 12
- "Clock Conditioning Circuit" section on page 14
- "User Security" section on page 16
- "Embedded Memory Floorplan" section on page 16
- "Design Environment" section on page 21
- "Package Thermal Characteristics" section on page 22
- "Operating Conditions" section on page 24
- "DC Electrical Specifications ( $V_{DDP} = 2.5V \pm 0.2V$ )1" table on page 25 page 27
- "AC Specifications (3.3V PCI Revision 2.2 Operation)" table on page 28
- "Embedded Memory Specifications" section on page 34
- "Package Pin Assignments" section on page 55 page 120
- For more information concerning In-System Programming with ProASIC PLUS, refer to the application note, Performing Internal In-System Programming Using Actel's ProASIC PLUS Devices located on Actel's website.

## **Ordering Information**



## **Plastic Device Resources**

| User I/Os |                 |                 |                 |                 |                 |                 |                 |                 |                  |
|-----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|------------------|
| Device    | TQFP<br>100-Pin | PQFP<br>208-Pin | PBGA<br>456-Pin | FBGA<br>144-Pin | FBGA<br>256-Pin | FBGA<br>484-Pin | FBGA<br>676-Pin | FBGA<br>896-Pin | FBGA<br>1152-Pin |
| APA075    | 66              | 158             |                 | 100             |                 |                 |                 |                 |                  |
| APA150    | 66              | 158             | 242             | 100             | 186             |                 |                 |                 |                  |
| APA300    |                 | 158             | 290             | 100             | 186             |                 |                 |                 |                  |
| APA450    |                 | 158             | 344             | 100             | 186             | 344             |                 |                 |                  |
| APA600    |                 | 158             | 356             |                 | 186             | 370             | 454             |                 |                  |
| APA750    |                 | 158             | 356             |                 |                 |                 | 454             | 562             |                  |
| APA1000   |                 | 158             | 356             |                 |                 |                 |                 | 642             | 712              |

## Package Definitions

 $TQFP = Thin\ Quad\ Flat\ Pack,\ PQFP = Plastic\ Quad\ Flat\ Pack,\ PBGA = Plastic\ Ball\ Grid\ Array,\ FBGA = Fine\ Pitch\ Ball\ Grid\ Array$ 



## **Product Plan**

|                                            | Speed Grade                                                                              | Application                |                    |  |
|--------------------------------------------|------------------------------------------------------------------------------------------|----------------------------|--------------------|--|
|                                            | Std                                                                                      | С                          | ı                  |  |
| APA075 Device                              |                                                                                          |                            |                    |  |
| 100-Pin Thin Quad Flat Pack (TQFP)         | Р                                                                                        | PQ                         | PQ                 |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | Р                                                                                        | PQ                         | PQ                 |  |
| 144-Pin Fine Pitch Ball Grid Array (FBGA)  | Р                                                                                        | PQ                         | PQ                 |  |
| APA150 Device                              |                                                                                          |                            |                    |  |
| 100-Pin Thin Quad Flat Pack (TQFP)         | Р                                                                                        | PQ                         | PQ                 |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | V                                                                                        | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 144-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 256-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| APA300 Device                              |                                                                                          |                            |                    |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | <i>V</i>                                                                                 | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 144-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 256-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| APA450 Device                              |                                                                                          |                            |                    |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 144-Pin Fine Pitch Ball Grid Array (FBGA)  | V                                                                                        | PQ                         | PQ                 |  |
| 256-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 484-Pin Fine Pitch Ball Grid Array (FBGA)  | Р                                                                                        | PQ                         | PQ                 |  |
| APA600 Device                              |                                                                                          |                            |                    |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | · · · · · · · · · · · · · · · · · · ·                                                    | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 256-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 484-Pin Fine Pitch Ball Grid Array (FBGA)  | Р                                                                                        | PQ                         | PQ                 |  |
| 676-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| APA750 Device                              |                                                                                          |                            |                    |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | V                                                                                        | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>~</b>                                                                                 | PQ                         | PQ                 |  |
| 676-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 896-Pin Plastic Ball Grid Array (FBGA)     | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| APA1000 Device                             |                                                                                          |                            |                    |  |
| 208-Pin Plastic Quad Flat Pack (PQFP)      | V                                                                                        | PQ                         | PQ                 |  |
| 456-Pin Plastic Ball Grid Array (PBGA)     | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 896-Pin Fine Pitch Ball Grid Array (FBGA)  | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
| 1152-Pin Fine Pitch Ball Grid Array (FBGA) | <b>✓</b>                                                                                 | PQ                         | PQ                 |  |
|                                            | nned<br>ding Qualification<br>vited Availability – Contact your Actel Sa<br>information. | les representative for the | latest availabilit |  |

## ProASICPLUS Architecture

The proprietary ProASICPLUS architecture provides granularity comparable to gate arrays.

The ProASICPLUS device core consists of a Sea-of-Tiles (Figure 1). Each tile can be configured as a 3-input logic NAND gate, D-Flip-Flop, etc.) by function (e.g., programming the appropriate Flash switch interconnections (Figure 2 on page 6 and Figure 3 on page 6). Tiles and larger functions are connected with any of the four levels of routing hierarchy. Flash cells are distributed throughout the device to provide nonvolatile, reconfigurable interconnect programming. Flash switches are programmed to connect signal lines to the appropriate logic cell inputs and outputs. Dedicated high-performance lines are connected as needed for fast, low-skew global signal distribution throughout the core. Maximum core utilization is possible for virtually any design.

ProASICPLUS devices also contain embedded two-port SRAM blocks with built-in FIFO/RAM control logic. Programming options include synchronous or asynchronous operation, two-port RAM configurations, user defined depth and width, and parity generation or checking. Please see

the "Embedded Memory Configurations" section on page 16 for more information.

#### Flash Switch

Unlike SRAM FPGAs, ProASICPLUS uses a live on power-up ISP Flash switch as its programming element.

In the ProASIC PLUS Flash switch, two transistors share the floating gate, which stores the programming information. One is the sensing transistor, which is only used for writing and verification of the floating gate voltage. The other is the switching transistor. It can be used in the architecture to connect/separate routing nets or to configure logic. It is also used to erase the floating gate (Figure 2 on page 6).

### **Logic Tile**

The logic tile cell (Figure 3 on page 6) has three inputs (any or all of which can be inverted) and one output (which can connect to both ultra fast local and efficient long line routing resources). Any three-input, one-output logic function (except a three input XOR) can be configured as one tile. The tile can be configured as a latch with clear or set or as a flip-flop with clear or set. Thus, the tiles can flexibly map logic and sequential gates of a design.



Figure 1 • The ProASIC PLUS Device Architecture





Figure 2 • Flash Switch



Figure 3 • Core Logic Tile

## **Routing Resources**

The routing structure of the ProASIC PLUS devices is designed to provide high performance through a flexible four-level hierarchy of routing resources: ultra fast local resources, efficient long line resources, high speed very long line resources, and high performance global networks.

The ultra-fast local resources are dedicated lines that allow the output of each tile to connect directly to every input of the eight surrounding tiles (Figure 4 on page 7).

The efficient long line resources provide routing for longer distances and higher fanout connections. These resources vary in length (spanning 1, 2, or 4 tiles), run both vertically and horizontally, and cover the entire ProASIC PLUS device (Figure 5 on page 7). Each tile can drive signals onto the efficient long line resources, which can, in turn, access every input of every tile. Active buffers are inserted automatically by routing software to limit the loading effects due to distance and fanout.

The high-speed very long line resources which span the entire device with minimal delay, are used to route very long or very high fanout nets. (Figure 6 on page 8).

The high-performance global networks are low skew, high fanout nets that are accessible from external pins or from internal logic (Figure 7 on page 9). These nets are typically used to distribute clocks, resets, and other high fanout nets requiring a minimum skew. The global networks are implemented as clock trees, and signals can be introduced at any junction. These can be employed hierarchically, with signals accessing every input on all tiles.



Figure 4 • Ultra Fast Local Resources



Figure 5 • Efficient Long Line Resources





 $\textbf{\textit{Figure 6}} \ \bullet \ \textit{High Speed Very Long Line Resources}$ 

8

#### **Clock Resources**

The ProASIC PLUS family offers powerful and flexible control of circuit timing through the use of analog circuitry. Each chip has two clock conditioning blocks containing a 240 MHz phase-locked loop (PLL) core, delay lines, phase shifter (0°, 90°, 180°, 270°), clock multiplier/dividers and all the circuitry needed for the selection and interconnection of inputs to the global network (thus providing bidirectional access to the PLL). This permits the PLL block to drive inputs and/or outputs via the two global lines on each side of the chip (four total lines). This circuitry is discussed in more detail in the "Clock Conditioning Circuit" section on page 14.

#### **Clock Trees**

One of the main architectural benefits of ProASIC<sup>PLUS</sup> is the set of power and delay friendly global networks. ProASIC<sup>PLUS</sup> offers 4 global trees. Each of these trees is based on a network of spines and ribs that reach all the tiles in their regions (Figure 7). This flexible clock tree architecture allows users to map up to 88 different internal/external clocks in an APA1000 device. Details on the clock spines and various numbers of the family are given in Table 1 on page 10.

The flexible use of the ProASIC PLUS clock spine allows the designer to cope with several design requirements. Users implementing clock resource intensive applications can easily route external or gated internal clocks using global routing spines. Users can also drastically reduce delay penalties and save buffering resources by mapping critical high-fanout nets to spines. For design hints on using these features, refer to Actel's Efficient Use of ProASIC Clock Trees application note.



Figure 7 • High Performance Global Network

Advanced v0.7



Table 1 • Clock Spines

|                               | APA075 | APA150 | APA300 | APA450 | APA600 | APA750 | APA1000 |
|-------------------------------|--------|--------|--------|--------|--------|--------|---------|
| Top Spine Height Tiles        | 16     | 24     | 32     | 32     | 48     | 64     | 80      |
| Tiles in Each Top Spine       | 512    | 768    | 1,024  | 1,024  | 1,536  | 2,048  | 2,560   |
| Bottom Spine Height           | 16     | 24     | 32     | 32     | 48     | 64     | 80      |
| Tiles in Each Bottom Spine    | 512    | 768    | 1,024  | 1,024  | 1,536  | 2,048  | 2,560   |
| Global Clock Networks (Trees) | 4      | 4      | 4      | 4      | 4      | 4      | 4       |
| Clock Spines/Tree             | 6      | 8      | 8      | 12     | 14     | 16     | 22      |
| Total Spines                  | 24     | 32     | 32     | 48     | 56     | 64     | 88      |
| Total Tiles                   | 3,072  | 6,144  | 8,192  | 12,288 | 21,504 | 32,768 | 56,320  |

#### Input/Output Blocks

To meet complex system demands, the ProASIC PLUS family offers devices with a large number of user I/O pins, up to 712 on the APA1000. If the I/O pad powers  $V_{DDP}$  at 3.3V, each I/O can be selectively configured at the 2.5V and 3.3V threshold levels. Table 2 shows the available supply voltage configurations (the PLL block uses an independent 2.5V supply on the AVDD and AGND pins). All I/Os include ESD protection circuits. Each I/O has been tested to 2000V to the human body model (per MIL-STD-883, Method 3015).

Six or seven standard I/O pads are grouped with a GND pad and either a  $V_{DD}$  or  $V_{DDP}$  pad. Two reference bias signals ring the chip. One protects the cascaded output drivers while the other creates a virtual  $V_{DD}$  supply for the I/O ring.

I/O pads are fully configurable to provide the maximum flexibility and speed. Each pad can be configured as an input, an output, a tristate driver, or a bidirectional buffer (Figure 8 and Table 3 on page 11).

**Table 2** • ProASIC<sup>PLUS</sup> Power Supply Voltages

|                     | V <sub>DDP</sub> |            |  |
|---------------------|------------------|------------|--|
|                     | 2.5V             | 3.3V       |  |
| Input Compatibility | 2.5V             | 3.3V, 2.5V |  |
| Output Drive        | 2.5V             | 3.3V, 2.5V |  |

## Notes:

- 1.  $V_{DD}$  is always 2.5V.
- There is no requirement for power-supply sequencing for ProASIC<sup>PLUS</sup> devices.



Figure 8 • I/O Block Schematic Representation

#### **LVPECL Input Pads**

In addition to standard I/O pads and power pads, ProASIC devices have a LVPECL input pad on the east and west sides of the device, along with AVDD and AGND pins to power the PLL block. The LVPECL input pad cell is different from the standard I/O cell. It is operated from  $V_{\rm DD}$  only. Since it is exclusively an input, it requires no output signal, output enable signal or output configuration bits. As a special high-speed differential input, it also does not require pull ups.

The LVPECL pad cell consists of an input buffer (containing a low voltage differential amplifier), and a signal and its complement, PPECL (I/P) (PECLN) and NPECL (PECLREF) Recommended termination for LVPECL inputs is shown in Figure 9 on page 11. The LVPECL pad cell compares voltages on the PPECL (I/P) pad and the NPECL pad and sends the results to the global MUX (Figure 12 on page 15). This high speed, low skew output essentially controls the clock conditioning circuit.

LVPECLs are designed to meet LVPECL JEDEC receiver standard levels (Table 4 on page 11).

**Table 3 ●** I/O Features

| Function                                                                  | Description                                                                                                                                                                                                                                                                                                                                         |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I/O pads configured as inputs have                                        | Individually selectable 2.5V or 3.3V threshold levels                                                                                                                                                                                                                                                                                               |
| the following features:                                                   | Optional pull-up resistor                                                                                                                                                                                                                                                                                                                           |
| I/O pads configured as outputs have the following features:               | <ul> <li>Individually selectable 2.5V or 3.3V compliant output signals. If pads are configured<br/>for 2.5V operation, they are compliant with 2.5V level signals as defined by JEDEC<br/>JESD 8-5. If pads are configured for 3.3V operation, they are compliant with the<br/>standard as defined by JEDEC JESD 8-A (LVTTL and LVCMOS).</li> </ul> |
|                                                                           | 3.3V PCI compliant                                                                                                                                                                                                                                                                                                                                  |
|                                                                           | Ability to drive LVTTL and LVCMOS levels                                                                                                                                                                                                                                                                                                            |
|                                                                           | Selectable drive strengths                                                                                                                                                                                                                                                                                                                          |
|                                                                           | Selectable slew rates                                                                                                                                                                                                                                                                                                                               |
|                                                                           | Tristate                                                                                                                                                                                                                                                                                                                                            |
| I/O pads configured as bidirectional buffers have the following features: | <ul> <li>Individually selectable 2.5V or 3.3V output signals and threshold levels. If pads are configured for 2.5V operation, they are compliant with 2.5V level signals as defined by JEDEC JESD 8-5. If pads are configured for 3.3V operation, they are compliant with the standard as defined by JEDEC JESD 8-A (LVTTL and LVCMOS).</li> </ul>  |
|                                                                           | 3.3V PCI compliant                                                                                                                                                                                                                                                                                                                                  |
|                                                                           | Optional pull-up resistor                                                                                                                                                                                                                                                                                                                           |
|                                                                           | <ul> <li>Optionally configurable as Schmitt trigger input. The Schmitt trigger input option can<br/>be configured as an input only, not a bidirectional buffer. This input type may be<br/>slower than a standard input under certain conditions and has typical hysteresis of<br/>about ±0.3V.</li> </ul>                                          |
|                                                                           | Selectable drive strengths                                                                                                                                                                                                                                                                                                                          |
|                                                                           | Selectable slew rates                                                                                                                                                                                                                                                                                                                               |
|                                                                           | Tristate                                                                                                                                                                                                                                                                                                                                            |



 $\textbf{\textit{Figure 9}} \, \bullet \, \textit{Recommended Termination for LVPECL Inputs}$ 

**Table 4** • LVPECL Receiver Specifications

| Symbol          | Parameter                  | Min  | Max      | Units |
|-----------------|----------------------------|------|----------|-------|
| V <sub>IH</sub> | Input High Voltage         | 1.49 | 2.72     | V     |
| $V_{IL}$        | Input Low Voltage          | 0.86 | 2.125    | V     |
| $V_{ID}$        | Differential Input Voltage | 0.3  | $V_{DD}$ | V     |



#### **Boundary Scan**

ProASIC PLUS devices are compatible with IEEE Standard 1149.1, which defines a set of hardware architecture and mechanisms for cost-effective board-level testing. The basic ProASIC PLUS boundary-scan logic circuit is composed of the TAP (test access port), TAP controller, test data registers, and instruction register (Figure 10). This circuit supports all mandatory IEEE 1149.1 instructions (EXTEST, SAMPLE/PRELOAD and BYPASS), the optional IDCODE instructions and private instructions used for device programming and factory testing.

Each test section is accessed through the TAP, which has five associated pins: TCK (test clock input), TDI and TDO (test data input and output), TMS (test mode selector) and TRST (test reset input). TMS, TDI and TRST are equipped with pull-up resistors to ensure proper operation when no input data is supplied to them. These pins are dedicated for boundary-scan test usage.

The TAP controller is a four-bit state machine (16 states) that operates as shown in Figure 11 on page 13. The '1's and '0's represent the values that must be present at TMS at a rising edge of TCK for the given state transition to occur. IR and DR indicate that the instruction register or the data register is operating in that state.



Figure 10 • ProASIC PLUS JTAG Boundary Scan Test Logic Circuit

12 Advanced v0.7

The TAP controller receives two control inputs (TMS and TCK) and generates control and clock signals for the rest of the test logic architecture. On power up, the TAP controller enters the Test-Logic-Reset state. To guarantee a reset of the controller from any of the possible states, TMS must remain high for five TCK cycles. The TRST pin may also be used to asynchronously place the TAP controller in the Test-Logic-Reset state.

ProASIC<sup>PLUS</sup> devices support three types of test data registers: bypass, device identification, and boundary scan. The bypass register is selected when no other register needs to be accessed in a device. This speeds up test data transfer to other devices in a test data path. The 32-bit device

identification register is a shift register with four fields (LSB, ID number, part number and version). The boundary-scan register observes and controls the state of each I/O pin.

Each I/O cell has three boundary-scan register cells, each with a serial-in, serial-out, parallel-in, and parallel-out pins. The serial pins are used to serially connect all the boundary-scan register cells in a device into a boundary scan register chain, which starts at the TDI pin and ends at the TDO pin. The parallel ports are connected to the internal core logic tile and the input, output, and control ports of an I/O buffer to capture and load data into the register to control or observe the logic state of each I/O.



Figure 11 • TAP Controller State Diagram



## **Timing Control and Characteristics**

### **Clock Conditioning Circuit**

ProASIC PLUS devices provide designers with very flexible clocking capabilities. Each side of the chip contains a clock conditioning circuit based upon a 240 MHz phase-locked loop (PLL) block (Figure 12 on page 15). The PLL features low power-consumption of 4.75µW typical, 6.9µW maximum. Two global multiplexed lines extend along each side of the chip to provide bidirectional access to the PLL on that side (neither MUX can be connected to the opposite side's PLL). Each global line has optional LVPECL input pads (described below). The global lines may be driven by either the LVPECL global input pad or the outputs from the PLL block or both. Each global line can be driven by a different output from the PLL.

The two signals available to drive the global networks are as follows:

#### Global A:

- Output from Global MUX A
- Conditioned version of PLL output (f<sub>OUT</sub>)
  - Delayed or advanced
  - $-0^{\circ}$ ,  $90^{\circ}$ ,  $180^{\circ}$ , and  $270^{\circ}$  phase shift (with optional time advance)
- Divided version of either of the above
- Delayed version of either of the above (0.25ns, 0.50ns, or 4.00ns delay)<sup>1</sup>

## Global B:

- Output from Global MUX B
- Delayed or advanced version of f<sub>OUT</sub>
- · Divided version of either of the above
- Delayed version of either of the above (0.25ns, 0.50ns, or 4.00ns delay)<sup>1</sup>

Each PLL block contains four programmable dividers as shown in Figure 12 on page 15. The first (n) provides all integer divisors from 1 to 16. The second and third (u and v) permit the signal applied to the global network to be further divided by integer factors ranging from 1 to 4. The fourth divider (m, located in the direct feedback path) is controlled by 6 bits, allowing the incoming clock signal to be multiplied by integer factors ranging from 1 to 64. The implementations  $m/(n^*u)$  and  $m/(n^*v)$  enable the user to define a wide range of multiplier and divisor factors.

The clock conditioning circuit can advance or delay the clock up to 4ns (in increments of 0.25ns) relative to the positive edge of the incoming reference clock. The system also allows for the selection of output frequency clock phases of  $0^{\circ}$ ,  $90^{\circ}$ ,  $180^{\circ}$ , and  $270^{\circ}$ . A "lock" signal (Active

High) is provided (using the ACTgen PLL development tool) to indicate that the PLL has locked to the incoming signal.

Prior to the application of signals to the rib drivers, they pass through programmable delay units, one per global network. These units permit the delaying of global signals relative to other signals to assist in the control of input set-up times. Not all possible combinations of input and output mode can be used. The degrees of freedom available in the bidirectional global pad system and in the clock conditioning circuit have been restricted. This avoids unnecessary and unwieldy design kit and software work.

The PLL can be configured internally during design (via Flash-configuration bits set in the programming bitstream) or externally during operation. Refer to Actel's *ProASICPLUS PLL Dynamic Reconfiguration Using JTAG* application note for more information. This is done through a simple, dynamically accessible asynchronous interface – a dedicated register file, which allows user signals to initiate parameter changes, such as PLL divide/multiply ratios.

For information on the clock conditioning circuit, refer to the, Actel's *Using ProASIC* <u>PLUS</u> <u>Clock Conditioning Circuits</u> application note.

## **Logic Tile Timing Characteristics**

Timing characteristics for ProASICPLUS devices fall into three categories: family dependent, device dependent, and design dependent. The input and output buffer characteristics are common to all ProASICPLUS family members. Internal routing delays are device dependent. Design dependency means that actual delays are not determined until after placement and routing of the user's design are complete. Delay values may then be determined by using the Timer utility or performing simulation with post-layout delays.

## **Critical Nets and Typical Nets**

Propagation delays are expressed only for typical nets, which are used for initial design performance evaluation. Critical net delays can then be applied to the most timing critical paths. Critical nets are determined by net property assignment prior to placement and routing. Refer to the Actel *Designer User's Guide* for details on using constraints.

## **Timing Derating**

Since ProASICPLUS devices are manufactured with a CMOS process, device performance will vary with temperature, voltage, and process. Minimum timing parameters reflect maximum operating voltage, minimum operating temperature, and optimal process variations. Maximum timing parameters reflect minimum operating voltage, maximum operating temperature, and worst-case process variations (within process specifications).

<sup>1.</sup> This mode is available through the delay feature of the Global MUX driver.



Figure 12 • PLL Block - Top-Level View and Detailed PLL Block Diagram



## F

#### **User Security**

The ProASICPLUS devices have FlashLock protections bits that, once programmed, block the entire programmed contents from being read externally. If locked, the user can only reprogram the device using the user-defined security key. This protects the device from being read back and duplicated. Since programmed data is stored in nonvolatile memory cells (which are actually very small capacitors), rather than in the wiring, physical deconstruction cannot be used to compromise data. This approach is further hampered by the placement of the memory cells beneath the four metal layers (whose removal cannot be accomplished without disturbing the charge in the capacitor). This is the highest security provided in the industry. For more information, refer to Actel's Design Security in Nonvolatile Flash and Antifuse FPGAs white paper.

### **Embedded Memory Floorplan**

The embedded memory is located across the top and bottom of the device (see Figure 1 on page 5) in 256x9 blocks. Depending upon the device, up to 88 blocks are available to support a variety of memory configurations. Each block can be programmed as an independent memory or combined (using dedicated memory routing resources) to form larger, more complex memories. A single memory configuration cannot include blocks from both the top and bottom memory locations.

## **Embedded Memory Configurations**

The embedded memory in the ProASIC PLUS family provides great configuration flexibility (Table 5). Unlike many other programmable vendors each ProASIC PLUS block is designed and optimized as a two-port memory (1 read, 1 write). This provides 198 kbits of total memory for two-port and single port usage in the APA1000 device.

Each memory can be configured as FIFO or SRAM, with independent selection of synchronous or asynchronous read and write ports (Table 6). Additional characteristics include programmable flags as well as parity checking and generation. Figure 13 on page 18 and Figure 14 on page 19 show the block diagrams of the basic SRAM and FIFO blocks. Table 7 on page 18 and Table 8 on page 19 describe memory block SRAM and FIFO interface signals, respectively. These memories are designed to operate at up to 150 MHz when operated individually. Each block contains a 256 word, 9-bit wide (1 read port, 1 write port) memory. The memory blocks may be combined in parallel to form wider memories or stacked to form deeper memories (Figure 15 on page 20). This provides optimal bit widths of 9 (1 block), 18, 36, and 72, and optimal depths of 256, 512, 768, and 1024. Refer to Actel's A Guide to ACTgen Macros for more information.

Figure 16 on page 20 gives an example of optimal memory usage. Ten blocks with 23,040 bits have been used to generate three memories of various widths and depths. Figure 17 on page 20 shows how memory can be used in parallel to create extra read ports. In this example, using only 10 of the 88 available blocks of the APA1000 yields an effective 6,912 bits of multiple port memories. The Actel ACTgen software facilitates building wider and deeper memories for optimal memory usage.

**Table 5** • ProASIC Memory Configurations by Device

|         |        |     | Wide Max | imum Size | Deep Maximum Size |   |
|---------|--------|-----|----------|-----------|-------------------|---|
| Device  | Bottom | Тор | D        | W         | D                 | W |
| APA075  | 0      | 6   | 256      | 54        | 1,536             | 9 |
| APA150  | 0      | 16  | 256      | 144       | 2,048             | 9 |
| APA300  | 16     | 16  | 256      | 144       | 2,048             | 9 |
| APA450  | 24     | 24  | 256      | 216       | 3,072             | 9 |
| APA600  | 28     | 28  | 256      | 252       | 3,584             | 9 |
| APA750  | 32     | 32  | 256      | 288       | 4,096             | 9 |
| APA1000 | 44     | 44  | 256      | 396       | 5,632             | 9 |

 $\textbf{\textit{Table 6} \bullet \textit{Basic Memory Configurations}}$ 

| Туре | Write Access | Read Access             | Parity    | Library Cell Name |
|------|--------------|-------------------------|-----------|-------------------|
| RAM  | Asynchronous | Asynchronous            | Checked   | RAM256x9AA        |
| RAM  | Asynchronous | Asynchronous            | Generated | RAM256x9AAP       |
| RAM  | Asynchronous | Synchronous Transparent | Checked   | RAM256x9AST       |
| RAM  | Asynchronous | Synchronous Transparent | Generated | RAM256x9ASTP      |
| RAM  | Asynchronous | Synchronous Pipelined   | Checked   | RAM256x9ASR       |
| RAM  | Asynchronous | Synchronous Pipelined   | Generated | RAM256x9ASRP      |
| RAM  | Synchronous  | Asynchronous            | Checked   | RAM256x9SA        |
| RAM  | Synchronous  | Asynchronous            | Generated | RAM256xSAP        |
| RAM  | Synchronous  | Synchronous Transparent | Checked   | RAM256x9SST       |
| RAM  | Synchronous  | Synchronous Transparent | Generated | RAM256x9SSTP      |
| RAM  | Synchronous  | Synchronous Pipelined   | Checked   | RAM256x9SSR       |
| RAM  | Synchronous  | Synchronous Pipelined   | Generated | RAM256x9SSRP      |
| FIFO | Asynchronous | Asynchronous            | Checked   | FIFO256x9AA       |
| FIFO | Asynchronous | Asynchronous            | Generated | FIFO256x9AAP      |
| FIFO | Asynchronous | Synchronous Transparent | Checked   | FIFO256x9AST      |
| FIFO | Asynchronous | Synchronous Transparent | Generated | FIFO256x9ASTP     |
| FIFO | Asynchronous | Synchronous Pipelined   | Checked   | FIFO256x9ASR      |
| FIFO | Asynchronous | Synchronous Pipelined   | Generated | FIFO256x9ASRP     |
| FIFO | Synchronous  | Asynchronous            | Checked   | FIFO256x9SA       |
| FIFO | Synchronous  | Asynchronous            | Generated | FIFO256x9SAP      |
| FIFO | Synchronous  | Synchronous Transparent | Checked   | FIFO256x9SST      |
| FIFO | Synchronous  | Synchronous Transparent | Generated | FIFO256x9SSTP     |
| FIFO | Synchronous  | Synchronous Pipelined   | Checked   | FIFO256x9SSR      |
| FIFO | Synchronous  | Synchronous Pipelined   | Generated | FIFO256x9SSRP     |





Note: To save area while using embedded memories, the memory blocks contain multiplexers (called DMUX) for each output signal. These DMUX cells do not consume any core logic tiles and connect directly to high speed routing resources between the memory blocks. They are used when memories are cascaded and are automatically inserted by the software tools.

Figure 13 • Example SRAM Block Diagrams

**Table 7 ●** Memory Block SRAM Interface Signals

| SRAM Signal | Bits | In/Out | Description                                                   |
|-------------|------|--------|---------------------------------------------------------------|
| WCLKS       | 1    | IN     | Write clock used on synchronization on write side             |
| RCLKS       | 1    | IN     | Read clock used on synchronization on read side               |
| RADDR<0:7>  | 8    | IN     | Read address                                                  |
| RBLKB       | 1    | IN     | Negative true read block select                               |
| RDB         | 1    | IN     | Negative true read pulse                                      |
| WADDR<0:7>  | 8    | IN     | Write address                                                 |
| WBLKB       | 1    | IN     | Negative true write block select                              |
| DI<0:8>     | 9    | IN     | Input data bits <0:8>, <8> can be used for parity in          |
| WRB         | 1    | IN     | Negative true write pulse                                     |
| DO<0:8>     | 9    | OUT    | Output data bits <0:8>, <8> can be used for parity out        |
| RPE         | 1    | OUT    | Read parity error                                             |
| WPE         | 1    | OUT    | Write parity error                                            |
| PARODD      | 1    | IN     | Selects odd parity generation/detect when high, even when low |

Note: Not all signals shown are used in all modes.



Note: To save area while using embedded memories, the memory blocks contain multiplexers (called DMUX) for each output signal. These DMUX cells do not consume any core logic tiles and connect directly to high speed routing resources between the memory blocks. They are used when memories are cascaded and are automatically inserted by the software tools.

Figure 14 • Basic FIFO Block Diagrams

**Table 8** • Memory Block FIFO Interface Signals

| FIFO Signal | Bits | In/Out | Description                                                                                                                                 |
|-------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| WCLKS       | 1    | IN     | Write clock used for synchronization on write side                                                                                          |
| RCLKS       | 1    | IN     | Read clock used for synchronization on read side                                                                                            |
| LEVEL <0:7> | 8    | IN     | Direct configuration implements static flag logic                                                                                           |
| RBLKB       | 1    | IN     | Negative true read block select                                                                                                             |
| RDB         | 1    | IN     | Negative true read pulse                                                                                                                    |
| RESET       | 1    | IN     | Negative true reset for FIFO pointers                                                                                                       |
| WBLKB       | 1    | IN     | Negative true write block select                                                                                                            |
| DI<0:8>     | 9    | IN     | Input data bits <0:8>, <8> will be generated if PARGEN is true                                                                              |
| WRB         | 1    | IN     | Negative true write pulse                                                                                                                   |
| FULL, EMPTY | 2    | OUT    | FIFO flags. FULL prevents write and EMPTY prevents read                                                                                     |
| EQTH, GEQTH | 2    | OUT    | EQTH is true when the FIFO holds the number of words specified by the LEVEL signal. GEQTH is true when the FIFO holds (LEVEL) words or more |
| DO<0:8>     | 9    | OUT    | Output data bits <0:8>                                                                                                                      |
| RPE         | 1    | OUT    | Read parity error                                                                                                                           |
| WPE         | 1    | OUT    | Write parity error                                                                                                                          |
| LGDEP <0:2> | 3    | IN     | Configures DEPTH of the FIFO to 2 (LGDEP+1)                                                                                                 |
| PARODD      | 1    | IN     | Selects odd parity generation/detect when high, even when low                                                                               |





 $\textbf{\textit{Figure 15}} \, \bullet \, \textit{APA1000 Memory Block Architecture}$ 



1,024 words x 9 bits, 1 read, 1 write

Total Memory Blocks Used = 10 Total Memory Bits = 23,040

Figure 16 • Example Showing Memories with Different Widths and Depths



Figure 17 • Multiport Memory Usage

20 Advanced v0.7

## **Design Environment**

ProASICPLUS devices are supported by Actel's Designer Series, as well as third party CAE tools. The ASIC-like design flow ensures a seamless transition to an ASIC implementation, if desired (Figure 18).

ACTgen, included in Actel's Designer Series, can be used to automatically generate memories based on user inputs. The design engineer can select the depth and width, usage of parity generation or check, and synchronous or asynchronous functionality of the ports. For a synchronous read port, the user can choose whether the output is pipelined or transparent. When an intermediate bit width, such as 16 bits, is chosen, the remaining two bits are not accessible for other memories. Actel's Designer software also enables optimal memory stacking in 256-word increments. ACTgen also allows the user to generate distributed memory.

Place and route by Actel's Designer software is available for UNIX workstations and PC platforms. Designer software accepts standard netlists in Verilog, VHDL, and EDIF formats, performs place and route of the design into the selected device, and provides post-layout delay information for back-annotated simulation and static timing analysis.

ACTgen provides all the software needed for configuration of the PLL clock conditioning circuit. While the PLL has no placement mobility, ACTgen allows users to employ placement and routing floorplan constraints hierarchically, in order to more easily and efficiently explore floorplan alternatives. This allows the power of the PLL circuitry to be utilized with minimal top level timing loop iterations. Details can be found in *A Guide to ACTgen Macros*.

Actel's Designer Series can also generate the BSDL (boundary-scan description language) files required for documenting the IEEE 1149.1 components, which can be used by automatic test equipment software.

Actel's Designer software also contains the necessary information for the placing, routing, and configuration of the clock conditioning circuit.

Once the design is finalized, the programming bitstream or staple file is downloaded into the device programmer for programming the ProASICPLUS part. ProASICPLUS devices can be programmed with the Silicon Sculptor II and Flash Pro programmers. Additionally, in-system programming is available. For details on ProASICPLUS programming, refer to the application note, *Performing Internal In-System Programming Using Actel's ProASICPLUS Devices*.



Figure 18 • Design Flow



Package Thermal Characteristics The  $ProASIC^{\underline{PLUS}}$  family is available in several package types with a range of pin counts. Actel has selected packages based on high pin count, reliability factors, and superior thermal characteristics.

Thermal resistance defines the ability of a package to conduct heat away from the silicon, through the package to the surrounding air. Junction-to-ambient thermal resistance is measured in degrees Celsius/Watt and is represented as Theta ja  $(\Theta_{ia})$ . The lower the thermal resistance, the more efficiently a package will dissipate heat.

A package's maximum allowed power (P) is a function of maximum junction temperature (T<sub>J</sub>), maximum ambient operating temperature (TA), and junction-to-ambient thermal resistance  $\Theta_{ia}$ . Maximum junction temperature is the maximum allowable temperature on the active surface of the IC and is 110° C. P is defined as:

$$P = \frac{T_J - T_A}{\Theta_{ia}}$$

 $\Theta_{ia}$  is a function of the rate (in linear feet per minute – lfpm) of airflow in contact with the package. When the estimated power consumption exceeds the maximum allowed power, other means of cooling, such as increasing the airflow rate, must be used.

| Package Type                      | Pin Count | $\Theta_{jc}$ | Θ <sub>ja</sub> Still Air | ⊖ <sub>ja</sub> 300 ft./min | Units |
|-----------------------------------|-----------|---------------|---------------------------|-----------------------------|-------|
| Thin Quad Flat Pack (TQFP)        | 100       | 14            | 51.2                      | 35                          | °C/W  |
| Plastic Quad Flat Pack (PQFP)     | 208       | 8             | 30                        | 23                          | °C/W  |
| PQFP with Heatspreader            | 208       | 3.8           | 20                        | 17                          | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 144       | 3             | 38.8                      | 26.7                        | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 256       | 3             | 30                        | 25                          | °C/W  |
| Plastic Ball Grid Array (PBGA)    | 456       | 3             | 13.9                      | 11.1                        | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 484       | 3             | 22                        | 18                          | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 676       | 3             | 15                        | 11.5                        | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 896       | 3             | 13.2                      | 10                          | °C/W  |
| Fine Pitch Ball Grid Array (FBGA) | 1152      | 3             | 12.6                      | 9.9                         | °C/W  |

## **Calculating Power Dissipation**

ProASIC PLUS device power is calculated with both a static and an active component. The active component is a function of both the number of tiles utilized and the system speed. Power dissipation can be calculated using the following formula:

$$P_{total} = P_{dc} + P_{ac}$$

where:

•  $P_{dc} = 10 \text{ mW}$ 

•  $P_{ac} = P_{clock} + P_{storage} + P_{logic} + P_{ios} + P_{memorv}$ 

• PLL = 10mW

 $P_{\rm clock},$  the clock component of power dissipation, is given by

$$P_{clock} = (P1 + P2 * s) * Fs$$

where:

• P1 = 2,500 μW/MHz is the basic power consumption of the clock tree normalized per MHz of the clock.

 P2 = 1.0 μW/MHz is the incremental power consumption of the clock tree per storage tile – also normalized per MHz of the clock

• s = the number of storage tiles clocked by this clock

• Fs = the clock frequency

 $P_{storage},$  the storage-tile component of AC power dissipation, is given by

$$P_{\text{storage}} = P5 * ms * Fs$$

where:

•  $P5 = 1.0 \,\mu\text{W/MHz}$  is the average power consumption of a storage-tile normalized per MHz of its output frequency

 ms = the number of storage tiles switching during each Fs cycle

• Fs = the clock frequency

 $P_{logic}\!,$  the logic-tile component of AC power dissipation, is given by

$$P_{logic} = P3 * mc * Fs$$

where:

 P3 = 3.0 µW/MHz, is the average power consumption of a logic-tile normalized per MHz of its output frequency

• mc = the number of logic tiles switching during each Fs cycle

• Fs = the clock frequency

 $P_{ios},$  the I/O component of AC power dissipation, is given by  $P_{ios} = (P4 + C_{load} * V_{DDP} ^2) * p * Fp$ 

where

• P4 =  $60.0 \,\mu\text{W/MHz}$  is the average power consumption of an output pad normalized per MHz of its output frequency (internal power-load is not included)

•  $C_{load}$  = the output load

• p = the number of outputs

• Fp = the average output frequency

Finally,  $P_{memory}$ , the memory component of AC power consumption, is given by

$$P_{memory} = P6 * N_{memory} * F_{memory}$$

where:

• P6 = 100.0 μW/MHz is the average power consumption of a memory block normalized per MHz of the clock

• N<sub>memory</sub> = the number of RAM/FIFO blocks (1 block = 256 words \* 9 bits)

•  $F_{memory}$  = the clock frequency of the memory

The following is an APA750 example using a shift register design with 13,440 storage tiles and 0 logic tiles. This design has one clock at 10 MHz, and 24 outputs toggling at 5 MHz. We then calculate the various components as follows:

## $P_{clock}$

• Fs = 10 MHz

• s = 13,440

$$=> P_{clock} = (P1 + P2 * s) * Fs = 159.4 \text{ mW}$$

## P<sub>storage</sub>

 ms = 13,440 (in a shift register 100% of storage-tiles are toggling at each clock cycle and Fs = 10 MHz)

• mc = 0 (no logic tile in this shift-register)

$$=> P_{storage} = P5 * ms * Fs = 134.4 \text{ mW}$$

P<sub>logic</sub>

•  $C_{load} = 40 \text{ pF}$ 

•  $V_{DDP} = 3.3 \text{ V}$ 

• p = 24

$$=>$$
  $P_{logic} = 0 \text{ mW}$ 

Pios

• Fp = 5 MHz

$$=> P_{ios} = (P4 + Cload * V_{ddp}^2) * p * Fp = 54.1 \text{ mW}$$

P<sub>memory</sub>

 $N_{memory} = 0$  (no RAM/FIFO in this shift-register)

$$>$$
  $P_{memory} = 0 \text{ mW}$ 

Pac

P<sub>total</sub>

$$P_{dc} + P_{ac} = 357 \text{ mW}$$

#### ISP

ProASIC<sup>PLUS</sup> Devices can be programmed in situ. For more information on ISP of ProASIC<sup>PLUS</sup> devices, please refer to the *Performing Internal In-System Programming Using Actel's ProASIC*<sup>PLUS</sup> Devices.



## **Operating Conditions**

## **Absolute Maximum Ratings\***

| Parameter                                   | Condition                                | Minimum | Maximum                | Units |
|---------------------------------------------|------------------------------------------|---------|------------------------|-------|
| Supply Voltage Core (V <sub>DD</sub> )      |                                          | -0.3    | 3.0                    | V     |
| Supply Voltage I/O Ring (V <sub>DDP</sub> ) |                                          | -0.3    | 4.0                    | V     |
| DC Input Voltage                            |                                          | -0.3    | V <sub>DDP</sub> + 0.3 | V     |
| PCI DC Input Voltage                        |                                          | -1.0    | V <sub>DDP</sub> + 1.0 | V     |
| PCI DC Input Clamp Current (absolute)       | $V_{IN} < -1$ or $V_{IN} = V_{DDP} + 1V$ | 10      |                        | mA    |
| LVPECL Input Voltage                        |                                          | -0.3    | V <sub>DDP</sub> + 0.5 | V     |
| GND                                         |                                          | 0       | 0                      | V     |

Note: \* Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. Devices should not be operated outside the Recommended Operating Conditions.

## **Programming and Storage and Operating Temperature Limits**

|               |                    |                   | Storage Temperature |       | Operating                                     |
|---------------|--------------------|-------------------|---------------------|-------|-----------------------------------------------|
| Product Grade | Programming Cycles | Program Retention | Min.                | Max.  | T <sub>J</sub> Max<br>Junction<br>Temperature |
| Commercial    | 100                | 20 years          | –55°C               | 110°C | 110°C                                         |
| Industrial    | 100                | 20 years          | −55°C               | 110°C | 110°C                                         |

#### **Supply Voltages**

| Mode           | V <sub>DD</sub> | V <sub>DDP</sub> |
|----------------|-----------------|------------------|
| Single Voltage | 2.5V            | 2.5V             |
| Mixed Voltage  | 2.5V            | 3.3V             |

| Parameter | Condition          | Minimum         | Maximum  | Units |
|-----------|--------------------|-----------------|----------|-------|
| .,        | During Programming | 0               | 16.5     | V     |
| $V_{PP}$  | Normal Operation*  | 0               | 16.5     | V     |
| .,        | During Programming | -13.8           | 0        | V     |
| $V_{PN}$  | Normal Operation*  | -13.8           | 0        | V     |
| AVDD      |                    | V <sub>DD</sub> | $V_{DD}$ | V     |
| AGND      |                    | GND             | GND      | V     |

## Notes:

- 1. Please refer to the " $V_{PP}$  Programming Supply Pin" section on page 53 for more information.
- 2. Please refer to the " $V_{PN}$  Programming Supply Pin" section on page 53 for more information.

## **Recommended Operating Conditions**

| Parameter                                 | Symbol                              | Limits                             |                                    |  |
|-------------------------------------------|-------------------------------------|------------------------------------|------------------------------------|--|
|                                           |                                     | Commercial                         | Industrial                         |  |
| DC Supply Voltage (2.5V I/Os)             | V <sub>DD</sub> & V <sub>DDP</sub>  | 2.5V ± 0.2V                        | 2.5V ± 0.2V                        |  |
| DC Supply Voltage (Mixed 2.5V, 3.3V I/Os) | V <sub>DDP</sub><br>V <sub>DD</sub> | $3.3V \pm 0.3V$<br>$2.5V \pm 0.2V$ | $3.3V \pm 0.3V$<br>$2.5V \pm 0.2V$ |  |
| Operating Ambient Temperature Range       | T <sub>A</sub>                      | 0°C to 70°C                        | -40°C to 85°C                      |  |
| Maximum Operating Junction Temperature    | T <sub>J</sub>                      | 110°C                              | 110°C                              |  |

## DC Electrical Specifications (V<sub>DDP</sub> = 2.5V $\pm$ 0.2V)<sup>1</sup>

| Symbol                  | Parameter                                                    | Conditions                                                                                                                                         | Min.              | Тур. | Max.                                   | Units |
|-------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------------------------------|-------|
| V <sub>OH</sub>         | Output High Voltage<br>High Drive (OB25LPH)                  | $I_{OH} = -6 \text{ mA}$<br>$I_{OH} = -12 \text{ mA}$<br>$I_{OH} = -24 \text{ mA}$                                                                 | 2.1<br>2.0<br>1.7 |      |                                        | ٧     |
|                         | Low Drive (OB25LPL)                                          | $I_{OH} = -4 \text{ mA}$<br>$I_{OH} = -6 \text{ mA}$<br>$I_{OH} = -10 \text{ mA}$                                                                  | 2.1<br>2.0<br>1.7 |      |                                        | v     |
| V <sub>OL</sub>         | Output Low Voltage High Drive (OB25LPH)  Low Drive (OB25LPL) | $I_{OL} = 8 \text{ mA}$ $I_{OL} = 15 \text{ mA}$ $I_{OL} = 24 \text{ mA}$ $I_{OL} = 4 \text{ mA}$ $I_{OL} = 8 \text{ mA}$ $I_{OL} = 15 \text{ mA}$ |                   |      | 0.2<br>0.4<br>0.7<br>0.2<br>0.4<br>0.7 | V     |
| V <sub>IH</sub>         | Input High Voltage                                           |                                                                                                                                                    | 1.7               |      | V <sub>DDP</sub> + 0.3                 | V     |
| V <sub>IL</sub>         | Input Low Voltage                                            |                                                                                                                                                    | -0.3              |      | 0.7                                    | V     |
| R <sub>WEAKPULLUP</sub> | Weak Pull-up Resistance<br>(OTB25LPU)                        | V <sub>IN</sub> ≥ 1.25V                                                                                                                            | 10                |      | 30                                     | kΩ    |
| 1                       | Innut Current                                                | with pull up (V <sub>IN</sub> = GND)                                                                                                               | -250              |      | - 80                                   | μΑ    |
| I <sub>IN</sub>         | Input Current                                                | without pull up $(V_{IN} = GND \text{ or } V_{DD})$                                                                                                | -10               |      | 10                                     | μΑ    |
| I <sub>DDQ</sub>        | Quiescent Supply Current (standby)                           | $V_{IN} = GND^2$ or $V_{DD}$                                                                                                                       |                   | 5.0  | 10                                     | mA    |
| I <sub>OZ</sub>         | 3-State Output Leakage Current                               | $V_{OH} = GND \text{ or } V_{DD}$                                                                                                                  | -10               |      | 10                                     | μΑ    |
| C <sub>I/O</sub>        | I/O Pad Capacitance                                          |                                                                                                                                                    |                   |      | 10                                     | pF    |
| C <sub>CLK</sub>        | Clock Input Pad Capacitance                                  |                                                                                                                                                    |                   |      | 10                                     | pF    |

<sup>1.</sup> All process conditions. Junction Temperature: -40 to +110 °C.

<sup>2.</sup> No pull-up resistor.



## DC Electrical Specifications (V<sub>DDP</sub> = 3.3V $\pm$ 0.3V and V<sub>DD</sub> 2.5V $\pm$ 0.2V)<sup>1</sup>

| Symbol                  | Parameter                                                                              | Conditions                                                                           | Min.                        | Тур. | Max.                                             | Units    |
|-------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------|------|--------------------------------------------------|----------|
|                         | Output High Voltage<br>3.3V I/O, High Drive (OB33P)                                    | I <sub>OH</sub> = -15 mA<br>I <sub>OH</sub> = -30 mA                                 | 0.9*V <sub>DDP</sub><br>2.4 |      |                                                  | V        |
|                         | 3.3V I/O, Low Drive (OB33L)                                                            | I <sub>OH</sub> = -7 mA<br>I <sub>OH</sub> = -14 mA                                  | 0.9*V <sub>DDP</sub><br>2.4 |      |                                                  | V        |
| V <sub>OH</sub>         | Output High Voltage<br>2.5V I/O, High Drive (OB25H)                                    | $I_{OH} = -0.1 \text{ mA}$<br>$I_{OH} = -0.5 \text{ mA}$<br>$I_{OH} = -4 \text{ mA}$ | 2.1<br>2.0<br>1.7           |      |                                                  | V        |
|                         | 2.5V I/O, Low Drive (OB25L)                                                            | I <sub>OH</sub> = -0.1 mA<br>I <sub>OH</sub> = -0.5 mA<br>I <sub>OH</sub> = -2.5 mA  | 2.1<br>2.0<br>1.7           |      |                                                  | V        |
|                         | Output Low Voltage<br>3.3V I/O, High Drive (OB33P)                                     | I <sub>OL</sub> = 15 mA<br>I <sub>OL</sub> = 20 mA<br>I <sub>OL</sub> = 28 mA        |                             |      | 0.1V <sub>DDP</sub><br>0.4<br>0.7                | V        |
| V <sub>OL</sub>         | 3.3V I/O, Low Drive (OB33L)                                                            | I <sub>OL</sub> = 7 mA<br>I <sub>OL</sub> = 10 mA<br>I <sub>OL</sub> = 15 mA         |                             |      | 0.1V <sub>DDP</sub><br>0.4<br>0.7                | -        |
| VOL                     | Output Low Voltage<br>2.5V I/O, High Drive (OB25H)                                     | I <sub>OL</sub> = 7 mA<br>I <sub>OL</sub> = 14 mA<br>I <sub>OL</sub> = 28 mA         |                             |      | 0.2<br>0.4<br>0.7                                | V        |
|                         | 2.5V I/O, Low Drive (OB25L)                                                            | I <sub>OL</sub> = 5 mA<br>I <sub>OL</sub> = 10 mA<br>I <sub>OL</sub> = 15 mA         |                             |      | 0.2<br>0.4<br>0.7                                | V        |
| V <sub>IH</sub>         | Input High Voltage<br>3.3V LVTTL/LVCMOS<br>2.5V Mode                                   |                                                                                      | 2<br>1.7                    |      | V <sub>DDP</sub> + 0.3<br>V <sub>DDP</sub> + 0.3 | V        |
| $V_{IL}$                | Input Low Voltage<br>3.3V LVTTL/LVCMOS<br>2.5V Mode                                    |                                                                                      | 0.3<br>0.3                  |      | 0.8<br>0.7                                       | V        |
| R <sub>WEAKPULLUP</sub> | Weak Pull-up Resistance (OTB33U)                                                       | V <sub>IN</sub> ≥ 1.5V                                                               | 15V                         |      | 25                                               | kΩ       |
| R <sub>WEAKPULLUP</sub> | Weak Pull-up Resistance<br>(OTB25U)                                                    | V <sub>IN</sub> ≥ 1.5V                                                               | 10V                         |      | 20                                               | kΩ       |
| I <sub>IN</sub>         | Input Current                                                                          | with pull up ( $V_{IN} = GND$ )<br>without pull up ( $V_{IN} = GND$ or $V_{DD}$ )    | -300<br>-10                 |      | -80<br>10                                        | μA<br>μA |
| I <sub>DDQ</sub>        | Quiescent Supply Current (standby)                                                     | $V_{IN} = GND^2 \text{ or } V_{DD}$                                                  |                             | 5.0  | 10                                               | mA       |
| l <sub>OZ</sub>         | 3-State Output Leakage Current                                                         | $V_{OH} = GND \text{ or } V_{DD}$                                                    | -10                         |      | 10                                               | μA       |
| I <sub>OSH</sub>        | Output Short Circuit Current High<br>3.3V High Drive (OB33P)<br>3.3V Low Drive (OB33L) | V <sub>IN</sub> = GND<br>V <sub>IN</sub> = GND                                       |                             |      | 200<br>100                                       | mΛ       |
| Notes:                  | 2.5V High Drive (OB25H)<br>2.5V Low Drive (OB25L)                                      | $V_{IN} = GND$<br>$V_{IN} = GND$                                                     |                             |      | 20<br>10                                         | mA       |

- $1. \quad \textit{All process conditions. Junction Temperature:} -40\ to\ +110°C.$
- 2. No pull-up resistor.

## DC Electrical Specifications (V<sub>DDP</sub> = 3.3V $\pm$ 0.3V and V<sub>DD</sub> 2.5V $\pm$ 0.2V) $^{1}$ (Continued)

| Symbol           | Parameter                                                                                      | Conditions                                                              | Min. | Тур. | Max.                     | Units |
|------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------|------|--------------------------|-------|
| I <sub>OSL</sub> | Output Short Circuit Current Low 3.3V High Drive 3.3V Low Drive 2.5V High Drive 2.5V Low Drive | $V_{IN} = V_{DD}$ $V_{IN} = V_{DD}$ $V_{IN} = V_{DD}$ $V_{IN} = V_{DD}$ |      |      | 200<br>100<br>200<br>100 | mA    |
| C <sub>I/O</sub> | I/O Pad Capacitance                                                                            |                                                                         |      |      | 10                       | pF    |
| C <sub>CLK</sub> | Clock Input Pad Capacitance                                                                    |                                                                         |      |      | 10                       | pF    |

#### DC Specifications (3.3V PCI Operation)

| Symbol           | Parameter                          | Condition                              | Min.                | Max.                   | Units |
|------------------|------------------------------------|----------------------------------------|---------------------|------------------------|-------|
| V <sub>DD</sub>  | Supply Voltage for Core            |                                        | 2.3                 | 2.7                    | V     |
| V <sub>DDP</sub> | Supply Voltage for I/O Ring        |                                        | 3.0                 | 3.6                    | V     |
| V <sub>IH</sub>  | Input High Voltage                 |                                        | 0.5V <sub>DPP</sub> | V <sub>DPP</sub> + 0.5 | V     |
| V <sub>IL</sub>  | Input Low Voltage                  |                                        | -0.5                | 0.3V <sub>DDP</sub>    | V     |
| I <sub>IPU</sub> | Input Pull-up Voltage <sup>1</sup> |                                        | 0.7V <sub>DDP</sub> |                        | V     |
| I <sub>IL</sub>  | Input Leakage Current <sup>2</sup> | 0 < V <sub>IN</sub> < V <sub>CCI</sub> | -10                 | +10                    | μΑ    |
| V <sub>OH</sub>  | Output High Voltage                | I <sub>OUT</sub> = -500 μA             | 0.9V <sub>DPP</sub> |                        | V     |
| V <sub>OL</sub>  | Output Low Voltage                 | I <sub>OUT</sub> = 1500 μA             |                     | 0.1V <sub>DPP</sub>    | V     |
| C <sub>IN</sub>  | Input Pin Capacitance <sup>3</sup> |                                        |                     | 10                     | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance                |                                        | 5                   | 12                     | pF    |

<sup>1.</sup> This specification is guaranteed by design. It is the minimum voltage to which pull-up resistors are calculated to pull a floated network. Applications sensitive to static power utilization should assure that the input buffer is conducting minimum current at this input voltage.

<sup>2.</sup> Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.

<sup>3.</sup> Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).



## AC Specifications (3.3V PCI Revision 2.2 Operation)

| Symbol              | Parameter              | Condition                                                      | Min.                                                | Max.                                                                       | Units |
|---------------------|------------------------|----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------|-------|
|                     |                        | 0 < V <sub>OUT</sub> ≤ 0.3V <sub>CCI</sub> *                   | -12V <sub>CCI</sub>                                 |                                                                            | mA    |
|                     | Switching Current High | 0.3V <sub>CCI</sub> ≤ V <sub>OUT</sub> < 0.9V <sub>CCI</sub> * | (-17.1 + (V <sub>DDP</sub> - V <sub>OUT</sub> ))    |                                                                            | mA    |
| I <sub>OH(AC)</sub> |                        | 0.7V <sub>CCI</sub> < V <sub>OUT</sub> < V <sub>CCI</sub> *    |                                                     | See equation C – page 124<br>of the PCI Specification<br>document rev. 2.2 |       |
|                     | (Test Point)           | V <sub>OUT</sub> = 0.7VCC *                                    |                                                     | -32V <sub>CCI</sub>                                                        | mA    |
|                     |                        | V <sub>CCI</sub> > V <sub>OUT</sub> ≥ 0.6V <sub>CCI</sub> *    | 16V <sub>DDP</sub>                                  |                                                                            | mA    |
|                     | Switching Current Low  | 0.6V <sub>CCI</sub> > V <sub>OUT</sub> > 0.1V <sub>CCI</sub> 1 | (26.7V <sub>OUT</sub> )                             |                                                                            | mA    |
| I <sub>OL(AC)</sub> |                        | 0.18V <sub>CCI</sub> > V <sub>OUT</sub> > 0 *                  |                                                     | See equation D – page 124<br>of the PCI Specification<br>document rev. 2.2 |       |
|                     | (Test Point)           | V <sub>OUT</sub> = 0.18V <sub>CC</sub> *                       |                                                     | 38V <sub>CCI</sub>                                                         | mA    |
| I <sub>CL</sub>     | Low Clamp Current      | -3 < V <sub>IN</sub> ≤ -1                                      | -25 + (V <sub>IN</sub> + 1)/0.015                   |                                                                            | mA    |
| I <sub>CH</sub>     | High Clamp Current     | $V_{CCI} + 4 > V_{IN} \ge V_{CCI} + 1$                         | 25 + (V <sub>IN</sub> – V <sub>DDP</sub> – 1)/0.015 |                                                                            | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate  | 0.2V <sub>CCI</sub> to 0.6V <sub>CCI</sub> load *              | 1                                                   | 4                                                                          | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate  | 0.6V <sub>CCI</sub> to 0.2V <sub>CCI</sub> load *              | 1                                                   | 4                                                                          | V/ns  |

Note: \* Refer to the PCI Specification document rev. 2.2.





## **Tristate Buffer Delays**



## **Tristate Buffer Delays**

(Worst-Case Commercial Conditions,  $V_{DDP}$  = 3.0V,  $V_{DD}$  = 2.3V, 35 pF load,  $T_{J}$  = 70°C)

| Macro Type | Description                                             | Max<br>t <sub>DLH</sub> | Max<br>t <sub>DHL</sub> | Max<br>t <sub>ENZH</sub> | Max<br>t <sub>ENZL</sub> | Units |
|------------|---------------------------------------------------------|-------------------------|-------------------------|--------------------------|--------------------------|-------|
| ОТВ33РН    | 3.3V, PCI Output Current, High Slew Rate                | 2.4                     | 2.2                     | 4.4                      | 3.7                      | ns    |
| OTB33PN    | 3.3V, PCI Output Current, Nominal Slew Rate             | 2.9                     | 2.7                     | 5.0                      | 5.5                      | ns    |
| OTB33PL    | 3.3V, PCI Output Current, Low Slew Rate                 | 3.5                     | 3.4                     | 5.5                      | 6.9                      | ns    |
| OTB33LH    | 3.3V, Low Output Current, High Slew Rate                | 3.4                     | 3.8                     | 6.2                      | 6.1                      | ns    |
| OTB33LN    | 3.3V, Low Output Current, Nominal Slew Rate             | 4.3                     | 4.5                     | 7.0                      | 9.3                      | ns    |
| OTB33LL    | 3.3V, Low Output Current, Low Slew Rate                 | 4.9                     | 6.3                     | 7.8                      | 12.3                     | ns    |
| OTB25HH    | 2.5V, High Output Current, High Slew Rate               | 2.7                     | 2.2                     | 7.2                      | 3.5                      | ns    |
| OTB25HN    | 2.5V, High Output Current, Nominal Slew Rate            | 3.5                     | 3.2                     | 7.5                      | 5.1                      | ns    |
| OTB25HL    | 2.5V, High Output Current, Low Slew Rate                | 4.2                     | 3.6                     | 8.5                      | 6.4                      | ns    |
| OTB25LH    | 2.5V, Low Output Current, High Slew Rate                | 3.9                     | 4.9                     | 10.8                     | 5.4                      | ns    |
| OTB25LN    | 2.5V, Low Output Current, Nominal Slew Rate             | 5.7                     | 4.6                     | 11.5                     | 8.4                      | ns    |
| OTB25LL    | 2.5V, Low Output Current, Low Slew Rate                 | 7.1                     | 6.0                     | 12.4                     | 11.1                     | ns    |
| OTB25LPHH  | 2.5V, Low Power, High Output Current, High Slew Rate    | 6.0                     | 1.9                     | 5.3                      | 4.6                      | ns    |
| OTB25LPHN  | 2.5V, Low Power, High Output Current, Nominal Slew Rate | 5.9                     | 2.8                     | 6.2                      | 7.7                      | ns    |
| OTB25LPHL  | 2.5V, Low Power, High Output Current, Low Slew Rate     | 5.9                     | 4.3                     | 7.1                      | 9.7                      | ns    |
| OTB25LPLH  | 2.5V, Low Power, Low Output Current, High Slew Rate     | 9.2                     | 2.7                     | 7.7                      | 8.1                      | ns    |
| OTB25LPLN  | 2.5V, Low Power, Low Output Current, Nominal Slew Rate  | 9.2                     | 3.8                     | 8.9                      | 12.8                     | ns    |
| OTB25LPLL  | 2.5V, Low Power, Low Output Current, Low Slew Rate      | 9.2                     | 5.4                     | 10.2                     | 17.4                     | ns    |

- 1.  $t_{DLH} = Data-to-Pad\ HIGH$
- 2.  $t_{DHL} = Data$ -to-Pad LOW
- 3.  $t_{ENZH} = Enable$ -to-Pad, Z to HIGH
- 4.  $t_{ENZL} = Enable$ -to-Pad, Z to LOW



## **Output Buffer Delays**



## **Output Buffer Delays**

## (Worst-Case Commercial Conditions, $V_{DDP}$ = 3.0V, $V_{DD}$ = 2.3V, 35 pF load, $T_J$ = 70°C)

| Macro Type | Description                                             | Max<br>t <sub>DLH</sub> | Max<br>t <sub>DHL</sub> | Max<br>t <sub>ENZH</sub> | Max<br>t <sub>ENZL</sub> | Units |
|------------|---------------------------------------------------------|-------------------------|-------------------------|--------------------------|--------------------------|-------|
| ОТВ33РН    | 3.3V, PCI Output Current, High Slew Rate                | 2.4                     | 2.2                     | 2.6                      | 2.7                      | ns    |
| OTB33PN    | 3.3V, PCI Output Current, Nominal Slew Rate             | 2.9                     | 2.7                     | 3.1                      | 3.3                      | ns    |
| OTB33PL    | 3.3V, PCI Output Current, Low Slew Rate                 | 3.5                     | 3.4                     | 3.7                      | 3.9                      | ns    |
| OTB33LH    | 3.3V, Low Output Current, High Slew Rate                | 3.4                     | 3.8                     | 3.6                      | 4.3                      | ns    |
| OTB33LN    | 3.3V, Low Output Current, Nominal Slew Rate             | 4.3                     | 4.5                     | 4.5                      | 5.1                      | ns    |
| OTB33LL    | 3.3V, Low Output Current, Low Slew Rate                 | 4.9                     | 6.3                     | 5.1                      | 6.8                      | ns    |
| OTB25HH    | 2.5V, High Output Current, High Slew Rate               | 2.7                     | 2.2                     | 2.9                      | 2.8                      | ns    |
| OTB25HN    | 2.5V, High Output Current, Nominal Slew Rate            | 3.5                     | 3.2                     | 3.7                      | 3.8                      | ns    |
| OTB25HL    | 2.5V, High Output Current, Low Slew Rate                | 4.2                     | 3.6                     | 4.4                      | 4.1                      | ns    |
| OTB25LH    | 2.5V, Low Output Current, High Slew Rate                | 3.9                     | 4.9                     | 4.1                      | 5.4                      | ns    |
| OTB25LN    | 2.5V, Low Output Current, Nominal Slew Rate             | 5.7                     | 4.6                     | 5.9                      | 5.2                      | ns    |
| OTB25LL    | 2.5V, Low Output Current, Low Slew Rate                 | 7.1                     | 6.0                     | 7.4                      | 6.5                      | ns    |
| OTB25LPHH  | 2.5V, Low Power, High Output Current, High Slew Rate    | 6.0                     | 1.9                     | 6.2                      | 2.4                      | ns    |
| OTB25LPHN  | 2.5V, Low Power, High Output Current, Nominal Slew Rate | 5.9                     | 2.8                     | 6.1                      | 3.4                      | ns    |
| OTB25LPHL  | 2.5V, Low Power, High Output Current, Low Slew Rate     | 5.9                     | 4.3                     | 6.1                      | 4.9                      | ns    |
| OTB25LPLH  | 2.5V, Low Power, Low Output Current, High Slew Rate     | 9.2                     | 2.7                     | 9.4                      | 3.2                      | ns    |
| OTB25LPLN  | 2.5V, Low Power, Low Output Current, Nominal Slew Rate  | 9.2                     | 3.8                     | 9.4                      | 4.3                      | ns    |
| OTB25LPLL  | 2.5V, Low Power, Low Output Current, Low Slew Rate      | 9.2                     | 5.4                     | 9.4                      | 5.9                      | ns    |

Advanced v0.7

- 1.  $t_{DLH} = Data$ -to-Pad HIGH
- 2.  $t_{DHL} = Data$ -to-Pad LOW
- 3.  $t_{ENZH} = Enable$ -to-Pad, Z to HIGH
- 4.  $t_{ENZL} = Enable$ -to-Pad, Z to LOW

## **Input Buffer Delays**



## **Input Buffer Delays**

## (Worst-Case Commercial Conditions, $V_{DDP} = 3.0V$ , $V_{DD} = 2.3V$ , $T_{J} = 70^{\circ}C$

| Macro Type | Description                                                                 | Max.<br>t <sub>INYH</sub> 1 | Max.<br>t <sub>INYL</sub> 2 | Units |
|------------|-----------------------------------------------------------------------------|-----------------------------|-----------------------------|-------|
| IB25       | 2.5V, CMOS Input Levels <sup>3</sup> , No Pull-up Resistor                  | 0.5                         | 0.8                         | ns    |
| IB25S      | 2.5V, CMOS Input Levels <sup>3</sup> , No Pull-up Resistor, Schmitt Trigger | 0.8                         | 8.0                         | ns    |
| IB25LP     | 2.5V, CMOS Input Levels <sup>3</sup> , Low Power                            | 1.1                         | 0.7                         | ns    |
| IB25LPS    | 2.5V, CMOS Input Levels <sup>3</sup> , Low Power, Schmitt Trigger           | 0.9                         | 0.9                         | ns    |
| IB33       | 3.3V, CMOS Input Levels <sup>3</sup> , No Pull-up Resistor                  | 0.9                         | 0.6                         | ns    |
| IB33S      | 3.3V, CMOS Input Levels <sup>3</sup> , No Pull-up Resistor, Schmitt Trigger | 1.2                         | 0.5                         | ns    |

#### Notes:

- 1.  $t_{INYH} = Input Pad-to-YHIGH$
- 2.  $t_{INYL} = Input Pad-to-YLOW$
- 3. LVTTL delays are the same as CMOS delays.

## **Global Input Buffer Delays**

## (Worst-Case Commercial Conditions, $V_{DDP}$ = 3.0V, $V_{DD}$ = 2.3V, $T_{J}$ = 70°)

| Macro Type | Description             | Max.<br>t <sub>INYH</sub> | Max.<br>t <sub>INYL</sub> | Units |
|------------|-------------------------|---------------------------|---------------------------|-------|
| GL25       | 2.5V, CMOS Input Levels | 1.9                       | 1.6                       | ns    |
| GL25S      | 2.5V, CMOS Input Levels | 1.8                       | 1.8                       | ns    |
| GL25LP     | 2.5V, CMOS Input Levels | 1.7                       | 2.2                       | ns    |
| GL25LPS    | 2.5V, CMOS Input Levels | 1.9                       | 1.9                       | ns    |
| GL33       | 3.3V, CMOS Input Levels | 1.9                       | 1.6                       | ns    |
| GL33S      | 3.3V, CMOS Input Levels | 2.2                       | 1.5                       | ns    |
| PECL       | 3.3V CMOS Input Levels  | 2.65                      | 2.22                      | ns    |

## **Predicted Global Routing Delay\***

## (Worst-Case Commercial Conditions, $V_{DDP}$ = 3.0V, $V_{DD}$ = 2.3V, $T_{J}$ = 70°C)

| Parameter         | arameter Description                     |     | Units |
|-------------------|------------------------------------------|-----|-------|
| t <sub>RCKH</sub> | Input Low to High (fully loaded row)     | 1.2 | ns    |
| t <sub>RCKL</sub> | Input High to Low (fully loaded row)     | 1.1 | ns    |
| t <sub>RCKH</sub> | Input Low to High (minimally loaded row) |     | ns    |
| t <sub>RCKL</sub> | Input High to Low (minimally loaded row) | 0.9 | ns    |

<sup>\*</sup> The timing delay difference between tile locations is less than 15ps.

#### **Global Routing Skew**

## (Worst-Case Commercial Conditions, $V_{DDP} = 3.0V$ , $V_{DD} = 2.3V$ , $T_{J} = 70^{\circ}C$ )

| Parameter           | Description              |     | Units |
|---------------------|--------------------------|-----|-------|
| t <sub>RCKSWH</sub> | Maximum Skew Low to High | 0.3 | ns    |
| t <sub>RCKSHH</sub> | Maximum Skew High to Low | 0.3 | ns    |



## **Module Delays**



## Sample Macrocell Library Listing\*

## (Worst-Case Commercial Conditions, $V_{DD} = 2.3V$ , $T_{J} = 70^{\circ}$ C)

| Cell Name | Description                                      | Maximum<br>Intrinsic Delay | Minimum<br>Setup/Hold                           | Units |
|-----------|--------------------------------------------------|----------------------------|-------------------------------------------------|-------|
| NAND2     | 2-Input NAND                                     | 0.4                        |                                                 | ns    |
| AND2      | 2-Input AND                                      | 0.4                        |                                                 | ns    |
| NOR3      | 3-Input NOR                                      | 0.4                        |                                                 | ns    |
| MUX2L     | 2-1 Mux with Active Low Select                   | 0.4                        |                                                 | ns    |
| OA21      | 2-Input OR into a 2-Input AND                    | 0.4                        |                                                 | ns    |
| XOR2      | 2-Input Exclusive OR                             | 0.3                        |                                                 | ns    |
| LDL       | Active Low Latch (LH/HL)                         | D: 0.3/0.2                 | t <sub>setup</sub> 0.5<br>t <sub>hold</sub> 0.2 | ns    |
| DFFL      | Negative Edge-Triggered D-type Flip-Flop (LH/HL) | CLK-Q:<br>0.4/0.4          | t <sub>setup</sub> 0.4<br>t <sub>hold</sub> 0.2 | ns    |

Note: \*Assumes fanout of two.

## **Recommended Operating Conditions**

| Parameter                        | Symbol                         | Lii        | Limits     |  |  |
|----------------------------------|--------------------------------|------------|------------|--|--|
|                                  |                                | Commercial | Industrial |  |  |
| Maximum Clock Frequency          | fclock                         | 240 MHz    | 240 MHz    |  |  |
| Maximum RAM Frequency            | f <sub>RAM</sub>               | 150 MHz    | 150 MHz    |  |  |
| Maximum Rise/Fall Time on Inputs |                                |            |            |  |  |
| Schmitt Mode                     | t <sub>R</sub> /t <sub>F</sub> | 100 ns     | 100 ns     |  |  |
| Non-schmitt Mode                 | t <sub>R</sub> /t <sub>F</sub> | 10 ns      | 10 ns      |  |  |
| Maximum LVPECL Frequency         |                                | 240 MHz    | 240 MHz    |  |  |

## Slew Rates Measured at C = 10pF, Nominal Power Supplies and 25°C

| Туре     | Trig. Lev. | Rising Edge | Slew Rate | Falling Edge | Slew Rate |
|----------|------------|-------------|-----------|--------------|-----------|
|          |            | pS          | V/nS      | pS           | V/nS      |
| OB33PH   | 20%-60%    | 397         | 3.33      | 390          | -3.38     |
| OB33PN   | 20%-60%    | 463         | 2.85      | 450          | -2.93     |
| OB33PL   | 20%-60%    | 567         | 2.33      | 527          | -2.51     |
| OB33LH   | 20%-60%    | 467         | 2.83      | 700          | -1.89     |
| OB33LN   | 20%-60%    | 620         | 2.13      | 767          | -1.72     |
| OB33LL   | 20%-60%    | 813         | 1.62      | 1100         | -1.20     |
| OB25HH   | 20%-60%    | 750         | 1.33      | 310          | -3.23     |
| OB25HN   | 20%-60%    | 850         | 1.18      | 390          | -2.56     |
| OB25HL   | 20%-60%    | 1310        | 0.76      | 510          | -1.96     |
| OB25LH   | 20%-60%    | 793         | 1.26      | 430          | -2.33     |
| OB25LN   | 20%-60%    | 870         | 1.15      | 730          | -1.37     |
| OB25LL   | 20%-60%    | 1287        | 0.78      | 1037         | -0.96     |
| OB25LPHH | 20%-60%    | 470         | 2.13      | 433          | -2.31     |
| OB25LPHN | 20%-60%    | 533         | 1.81      | 527          | -1.90     |
| OB25LPHL | 20%-60%    | 770         | 1.30      | 753          | -1.33     |
| OB25LPLH | 20%-60%    | 597         | 1.68      | 707          | -1.42     |
| OB25LPLN | 20%-60%    | 873         | 1.15      | 760          | -1.32     |
| OB25LPLL | 20%-60%    | 1153        | 0.87      | 1563         | -0.54     |



## **Embedded Memory Specifications**

This section discusses ProASIC SRAM/FIFO embedded memory and its interface signals, including timing diagrams that show the relationships of signals as they pertain to single embedded memory blocks (Table 9). Table 6 on page 17 shows basic SRAM and FIFO configurations. Simultaneous Read and Write to the same location must be done with care. On such accesses the DI bus is output to the DO bus.

### **Enclosed Timing Diagrams—SRAM Mode:**

- Synchronous SRAM Read, Access Timed Output Strobe (Synchronous Transparent)
- Synchronous SRAM Read, Pipeline Mode Outputs (Synchronous Pipelined)
- Asynchronous SRAM Write
- Asynchronous SRAM Read, Address Controlled, RDB=0
- Asynchronous SRAM Read, RDB Controlled
- Synchronous SRAM Write
- Embedded Memory Specifications

Table 9 • Memory Block SRAM Interface Signals

The difference between synchronous transparent and pipeline modes is the timing of all the output signals from the memory. In transparent mode, the outputs will change within the same clock cycle to reflect the data requested by the currently valid access to the memory. If clock cycles are short (high clock speed), the data requires most of the clock cycle to change to valid values (stable signals). Processing of this data in the same clock cycle is thus nearly impossible. Most designers add registers at all outputs of the memory to push the data processing into the next clock cycle. An entire clock cycle can then be used to process the data. To simplify use of this memory setup, suitable registers have been implemented as part of the memory primitive and are available to the user in the synchronous pipeline mode. In this mode, the output signals will change shortly after the second rising edge, following the initiation of the read access.

| SRAM Signal | Bits | In/Out | Description                                                   |
|-------------|------|--------|---------------------------------------------------------------|
| WCLKS       | 1    | IN     | Write clock used on synchronization on write side             |
| RCLKS       | 1    | IN     | Read clock used on synchronization on read side               |
| RADDR<0:7>  | 8    | IN     | Read address                                                  |
| RBLKB       | 1    | IN     | Negative true read block select                               |
| RDB         | 1    | IN     | Negative true read pulse                                      |
| WADDR<0:7>  | 8    | IN     | Write address                                                 |
| WBLKB       | 1    | IN     | Negative true write block select                              |
| DI<0:8>     | 9    | IN     | Input data bits <0:8>, <8> can be used for parity in          |
| WRB         | 1    | IN     | Negative true write pulse                                     |
| DO<0:8>     | 9    | OUT    | Output data bits <0:8>, <8> can be used for parity out        |
| RPE         | 1    | OUT    | Read parity error                                             |
| WPE         | 1    | OUT    | Write parity error                                            |
| PARODD      | 1    | IN     | Selects odd parity generation/detect when high, even when low |

**Note:** Not all signals shown are used in all modes.

## Synchronous SRAM Read, Access Timed Output Strobe (Synchronous Transparent)



**Note:** The plot shows the normal operation status.

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                 | Min. | Max. | Units | Notes |
|-------------------------|-----------------------------|------|------|-------|-------|
| CCYC                    | Cycle time                  | 7.5  |      | ns    |       |
| СМН                     | Clock high phase            | 3.0  |      | ns    |       |
| CML                     | Clock low phase             | 3.0  |      | ns    |       |
| OCA                     | New DO access from RCLKS ↑  | 7.5  |      | ns    |       |
| OCH                     | Old DO valid from RCLKS ↑   |      | 3.0  | ns    |       |
| RACH                    | RADDR hold from RCLKS ↑     | 0.5  |      | ns    |       |
| RACS                    | RADDR setup to RCLKS ↑      | 1.0  |      | ns    |       |
| RDCH                    | RDB hold from RCLKS ↑       | 0.5  |      | ns    |       |
| RDCS                    | RDB setup to RCLKS ↑        | 1.0  |      | ns    |       |
| RPCA                    | New RPE access from RCLKS ↑ | 9.5  |      | ns    |       |
| RPCH                    | Old RPE valid from RCLKS ↑  |      | 3.0  | ns    |       |



## Synchronous SRAM Read, Pipeline Mode Outputs (Synchronous Pipelined)



Note: The plot shows the normal operation status.

 $T_{J} = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                 | Min. | Max. | Units | Notes |
|-------------------------|-----------------------------|------|------|-------|-------|
| CCYC                    | Cycle time                  | 7.5  |      | ns    |       |
| СМН                     | Clock high phase            | 3.0  |      | ns    |       |
| CML                     | Clock low phase             | 3.0  |      | ns    |       |
| OCA                     | New DO access from RCLKS ↑  | 2.0  |      | ns    |       |
| OCH                     | Old DO valid from RCLKS ↑   |      | 0.75 | ns    |       |
| RACH                    | RADDR hold from RCLKS ↑     | 0.5  |      | ns    |       |
| RACS                    | RADDR setup to RCLKS ↑      | 1.0  |      | ns    |       |
| RDCH                    | RDB hold from RCLKS ↑       | 0.5  |      | ns    |       |
| RDCS                    | RDB setup to RCLKS ↑        | 1.0  |      | ns    |       |
| RPCA                    | New RPE access from RCLKS ↑ | 4.0  |      | ns    |       |
| RPCH                    | Old RPE valid from RCLKS ↑  |      | 1.0  | ns    |       |

# **Asynchronous SRAM Write**



**Note:** The plot shows the normal operation status.

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description          | Min. | Max. | Units | Notes                |
|-------------------------|----------------------|------|------|-------|----------------------|
| AWRH                    | WADDR hold from WB ↑ | 1.0  |      | ns    |                      |
| AWRS                    | WADDR setup to WB ↓  | 0.5  |      | ns    |                      |
| DWRH                    | DI hold from WB ↑    | 1.5  |      | ns    |                      |
| DWRS                    | DI setup to WB ↑     | 0.5  |      | ns    | PARGEN is inactive   |
| DWRS                    | DI setup to WB ↑     | 2.5  |      | ns    | PARGEN is active     |
| WPDA                    | WPE access from DI   | 3.0  |      | ns    | WPE is invalid while |
| WPDH                    | WPE hold from DI     |      | 1.0  | ns    | PARGEN is active     |
| WRCYC                   | Cycle time           | 7.5  |      | ns    |                      |
| WRMH                    | WB high phase        | 3.0  |      | ns    | Inactive             |
| WRML                    | WB low phase         | 3.0  |      | ns    | Active               |



# Asynchronous SRAM Read, Address Controlled, RDB=0



**Note:** The plot shows the normal operation status.

 $T_J = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                      | Min. | Max. | Units | Notes |
|-------------------------|----------------------------------|------|------|-------|-------|
| ACYC                    | Read cycle time                  | 7.5  |      | ns    |       |
| OAA                     | New DO access from RADDR stable  | 7.5  |      | ns    |       |
| OAH                     | Old DO hold from RADDR stable    |      | 3.0  | ns    |       |
| RPAA                    | New RPE access from RADDR stable | 10.0 |      | ns    |       |
| RPAH                    | Old RPE hold from RADDR stable   |      | 3.0  | ns    |       |

# **Asynchronous SRAM Read, RDB Controlled**



**Note:** The plot shows the normal operation status.

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description              | Min. | Max. | Units | Notes                       |
|-------------------------|--------------------------|------|------|-------|-----------------------------|
| ORDA                    | New DO access from RB ↓  | 7.5  |      | ns    |                             |
| ORDH                    | Old DO valid from RB ↓   |      | 3.0  | ns    |                             |
| RDCYC                   | Read cycle time          | 7.5  |      | ns    |                             |
| RDMH                    | RB high phase            | 3.0  |      | ns    | Inactive setup to new cycle |
| RDML                    | RB low phase             | 3.0  |      | ns    | Active                      |
| RPRDA                   | New RPE access from RB ↓ | 9.5  |      | ns    |                             |
| RPRDH                   | Old RPE valid from RB ↓  |      | 3.0  | ns    |                             |



# **Synchronous SRAM Write**



Note: The plot shows the normal operation status.

 $T_J = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                   | Min. | Max. | Units | Notes                |
|-------------------------|-------------------------------|------|------|-------|----------------------|
| CCYC                    | Cycle time                    | 7.5  |      | ns    |                      |
| СМН                     | Clock high phase              | 3.0  |      | ns    |                      |
| CML                     | Clock low phase               | 3.0  |      | ns    |                      |
| DCH                     | DI hold from WCLKS ↑          | 0.5  |      | ns    |                      |
| DCS                     | DI setup to WCLKS ↑           | 1.0  |      | ns    |                      |
| WACH                    | WADDR hold from WCLKS ↑       | 0.5  |      | ns    |                      |
| WDCS                    | WADDR setup to WCLKS ↑        | 1.0  |      | ns    |                      |
| WPCA                    | New WPE access from WCLKS ↑   | 3.0  |      | ns    | WPE is invalid while |
| WPCH                    | Old WPE valid from WCLKS ↑    |      | 0.5  | ns    | PARGEN is active     |
| WRCH,<br>WBCH           | WRB & WBLKB hold from WCLKS ↑ | 0.5  |      | ns    |                      |
| WRCS,<br>WBCS           | WRB & WBLKB setup to WCLKS ↑  | 1.0  |      | ns    |                      |

Note: On simultaneous read and write accesses to the same location DI is output to DO.

#### Synchronous Write and Read to the Same Location



<sup>\*</sup> New data is read if WCLKS ↑ occurs before setup time. The data stored is read if WCLKS ↑ occurs after hold time.

Note: The plot shows the normal operation status.

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                   | Min.  | Max. | Units | Notes                 |
|-------------------------|-------------------------------|-------|------|-------|-----------------------|
| CCYC                    | Cycle time                    | 7.5   |      | ns    |                       |
| СМН                     | Clock high phase              | 3.0   |      | ns    |                       |
| CML                     | Clock low phase               | 3.0   |      | ns    |                       |
| WCLKRCLKS               | WCLKS ↑ to RCLKS ↑ setup time | - 0.1 |      | ns    |                       |
| WCLKRCLKH               | WCLKS ↑ to RCLKS ↑ hold time  |       | 7.0  | ns    |                       |
| OCH                     | Old DO valid from RCLKS ↑     |       | 3.0  | ns    | OCA/OCH displayed for |
| OCA                     | New DO valid from RCLKS ↑     | 7.5   |      | ns    | Access Timed Output   |

- 1. This behavior is valid for Access Timed Output and Pipelined Mode Output. The table shows the timings of an Access Timed Output.
- 2. During synchronous write and synchronous read access to the same location, the new write data will be read out if the active write clock edge occurs before or at the same time as the active read clock edge. The negative setup time insures this behavior for WCLKS and RCLKS driven by the same design signal.
- 3. If WCLKS changes after the hold time, the data will be read.
- 4. A setup or hold time violation will result in unknown output data.



#### Asynchronous Write and Synchronous Read to the Same Location



<sup>\*</sup> New data is read if WB ↓ occurs before setup time.

The stored data is read if WB  $\downarrow$  occurs after hold time.

Note: The plot shows the normal operation status.

 $T_{J} = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol $t_{xxx}$ | Description                | Min. | Max. | Units | Notes                 |  |
|------------------|----------------------------|------|------|-------|-----------------------|--|
| CCYC             | Cycle time                 | 7.5  |      | ns    |                       |  |
| CMH              | Clock high phase           | 3.0  |      | ns    |                       |  |
| CML              | Clock low phase            | 3.0  |      | ns    |                       |  |
| WBRCLKS          | WB ↓ to RCLKS ↑ setup time | -0.1 |      | ns    |                       |  |
| WBRCLKH          | WB ↓ to RCLKS ↑ hold time  |      | 7.0  | ns    |                       |  |
| OCH              | Old DO valid from RCLKS ↑  |      | 3.0  | ns    | OCA/OCH displayed for |  |
| OCA              | New DO valid from RCLKS ↑  | 7.5  |      | ns    | Access Timed Output   |  |
| DWRRCLKS         | DI to RCLKS ↑ setup time   | 0    |      | ns    |                       |  |
| DWRH             | DI to WB ↑ hold time       |      | 1.5  | ns    |                       |  |

- $1. \quad \textit{This behavior is valid for Access Timed Output and Pipelined Mode Output. The table shows the timings of an Access Timed Output.}$
- 2. In asynchronous write and synchronous read access to the same location, the new write data will be read out if the active write signal edge occurs before or at the same time as the active read clock edge. If WB changes to low after hold time, the data will be read.
- 3. A setup or hold time violation will result in unknown output data.

# **Asynchronous Write and Read to the Same Location**



**Note:** The plot shows the normal operation status.

 $T_{J} = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                                   | Min. | Max. | Units | Notes |
|-------------------------|-----------------------------------------------|------|------|-------|-------|
| ORDA                    | New DO access from RB ↓                       | 7.5  |      | ns    |       |
| ORDH                    | Old DO valid from RB ↓                        |      | 3.0  | ns    |       |
| OWRA                    | New DO access from WB ↑                       | 3.0  |      | ns    |       |
| OWRH                    | Old DO valid from WB ↑                        |      | 0.5  | ns    |       |
| RAWRS                   | RB $\downarrow$ or RADDR from WB $\downarrow$ | 5.0  |      | ns    |       |
| RAWRH                   | RB ↑ or RADDR from WB ↑                       | 5.0  |      | ns    |       |

- 1. During an asynchronous read cycle, each write operation (synchronous or asynchronous) to the same location will automatically trigger a read operation which updates the read data.
- 2. Violation or RAWRS will disturb access to the OLD data.
- 3. Violation of RAWRH will disturb access to the NEWER data.



# Synchronous Write and Asynchronous Read to the Same Location



Note: The plot shows the normal operation status.

 $T_{J} = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| -                       |                            |      |      |       |       |
|-------------------------|----------------------------|------|------|-------|-------|
| Symbol t <sub>xxx</sub> | Description                | Min. | Max. | Units | Notes |
| ORDA                    | New DO access from RB ↓    | 7.5  |      | ns    |       |
| ORDH                    | Old DO valid from RB ↓     |      | 3.0  | ns    |       |
| OWRA                    | New DO access from WCLKS ↓ | 3.0  |      | ns    |       |
| OWRH                    | Old DO valid from WCLKS ↓  |      | 0.5  | ns    |       |
| RAWCLKS                 | RB ↓ or RADDR from WCLKS ↑ | 5.0  |      | ns    |       |
| RAWCLKH                 | RB ↑ or RADDR from WCLKS ↓ | 5.0  |      | ns    |       |

- During an asynchronous read cycle, each write operation (synchronous or asynchronous) to the same location will automatically trigger a read operation which updates the read data.
- $2. \quad \textit{Violation of RAWCLKS will disturb access to OLD data}.$
- 3. Violation of RAWCLKH will disturb access to NEWER data.

#### **Asynchronous FIFO Full and Empty Transitions**

The asynchronous FIFO accepts writes and reads while not full or not empty. When the FIFO is full, all writes are inhibited. Conversely, when the FIFO is empty, all reads are inhibited. A problem is created if the FIFO is written during the transition out of full to not full or read during the transition out of empty to not empty. The exact time at which the write (read) operation changes from inhibited to accepted after the read (write) signal which causes the transition from full (empty) to not full (empty) is indeterminate. This indeterminate period starts 1 ns after the RB (WB) transition, which deactivates full (not empty) and ends 3 ns after the RB (WB) transition for slow cycles. For fast cycles, the indeterminate period ends 3 ns (7.5 ns – RDL (WRL)) after the RB (WB) transition, whichever is later (Table 10).

The timing diagram for write is shown in Figure 19 on page 46. The timing diagram for read is shown in Figure 20 on page 46. For basic SRAM configurations, see Table 7 on page 18.

#### **Enclosed Timing Diagrams – FIFO Mode:**

- Asynchronous FIFO Read
- Asynchronous FIFO Write
- Synchronous FIFO Read, Access Timed Output Strobe (Synchronous Transparent)
- Synchronous FIFO Read, Pipeline Mode Outputs (Synchronous Pipelined)
- Synchronous FIFO Write
- FIFO Reset

Table 10 • Memory Block FIFO Interface Signals

| FIFO Signal | Bits | In/Out | Description                                                                                                                                 |
|-------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|
| WCLKS       | 1    | IN     | Write clock used for synchronization on write side                                                                                          |
| RCLKS       | 1    | IN     | Read clock used for synchronization on read side                                                                                            |
| LEVEL <0:7> | 8    | IN     | Direct configuration implements static flag logic                                                                                           |
| RBLKB       | 1    | IN     | Negative true read block select                                                                                                             |
| RDB         | 1    | IN     | Negative true read pulse                                                                                                                    |
| RESET       | 1    | IN     | Negative true reset for FIFO pointers                                                                                                       |
| WBLKB       | 1    | IN     | Negative true write block select                                                                                                            |
| DI<0:8>     | 9    | IN     | Input data bits <0:8>, <8> will be generated if PARGEN is true                                                                              |
| WRB         | 1    | IN     | Negative true write pulse                                                                                                                   |
| FULL, EMPTY | 2    | OUT    | FIFO flags. FULL prevents write and EMPTY prevents read                                                                                     |
| EQTH, GEQTH | 2    | OUT    | EQTH is true when the FIFO holds the number of words specified by the LEVEL signal. GEQTH is true when the FIFO holds (LEVEL) words or more |
| DO<0:8>     | 9    | OUT    | Output data bits <0:8>                                                                                                                      |
| RPE         | 1    | OUT    | Read parity error                                                                                                                           |
| WPE         | 1    | OUT    | Write parity error                                                                                                                          |
| LGDEP <0:2> | 3    | IN     | Configures DEPTH of the FIFO to 2 (LGDEP+1)                                                                                                 |
| PARODD      | 1    | IN     | Selects odd parity generation/detect when high, even when low                                                                               |





Figure 19 • Write Timing Diagram



Figure 20 • Read Timing Diagram

# **Asynchronous FIFO Read**



 $\textbf{\textit{Note:}} \quad \textit{The plot shows the normal operation status.}$ 

 $T_J = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                                             | Min.             | Max. | Units | Notes                                                                               |
|-------------------------|---------------------------------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------|
| ERDH,<br>FRDH,<br>THRDH | Old EMPTY, FULL, EQTH, & GETH valid hold time from RB ↑ |                  | 0.5  | ns    | Empty/full/thresh are invalid from the end of hold until the new access is complete |
| ERDA                    | New EMPTY access from RB ↑                              | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| FRDA                    | FULL↓ access from RB ↑                                  | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| ORDA                    | New DO access from RB ↓                                 | 7.5              |      | ns    |                                                                                     |
| ORDH                    | Old DO valid from RB ↓                                  |                  | 3.0  | ns    |                                                                                     |
| RDCYC                   | Read cycle time                                         | 7.5              |      | ns    |                                                                                     |
| RDWRS                   | WB ↑, clearing EMPTY, setup to                          | $3.0^{2}$        |      | ns    | Enabling the read operation                                                         |
|                         | RB↓                                                     |                  | 1.0  | ns    | Inhibiting the read operation                                                       |
| RDH                     | RB high phase                                           | 3.0              |      | ns    | Inactive                                                                            |
| RDL                     | RB low phase                                            | 3.0              |      | ns    | Active                                                                              |
| RPRDA                   | New RPE access from RB ↓                                | 9.5              |      | ns    |                                                                                     |
| RPRDH                   | Old RPE valid from RB ↓                                 |                  | 4.0  | ns    |                                                                                     |
| THRDA                   | EQTH or GETH access from RB↑                            | 4.5              |      | ns    |                                                                                     |

- 1. At fast cycles, ERDA & FRDA = MAX(7.5 ns RDL), 3.0 ns
- 2. At fast cycles, RDWRS (for enabling read) = MAX(7.5 ns WRL), 3.0 ns



#### **Asynchronous FIFO Write**



 $\textbf{\textit{Note:}} \quad \textit{The plot shows the normal operation status.}$ 

 $T_{J} = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                                              | Min.             | Max. | Units | Notes                                                                               |
|-------------------------|----------------------------------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------|
| DWRH                    | DI hold from WB ↑                                        | 1.5              |      | ns    |                                                                                     |
| DWRS                    | DI setup to WB ↑                                         | 0.5              |      | ns    | PARGEN is inactive                                                                  |
| DWRS                    | DI setup to WB ↑                                         | 2.5              |      | ns    | PARGEN is active                                                                    |
| EWRH,<br>FWRH,<br>THWRH | Old EMPTY, FULL, EQTH, & GETH valid hold time after WB 1 |                  | 0.5  | ns    | Empty/full/thresh are invalid from the end of hold until the new access is complete |
| EWRA                    | EMPTY ↓ access from WB ↑                                 | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| FWRA                    | New FULL access from WB ↑                                | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| THWRA                   | EQTH or GETH access from WB ↑                            | 4.5              |      | ns    |                                                                                     |
| WPDA                    | WPE access from DI                                       | 3.0              |      | ns    | WPE is invalid while                                                                |
| WPDH                    | WPE hold from DI                                         |                  | 1.0  | ns    | PARGEN is active                                                                    |
| WRCYC                   | Cycle time                                               | 7.5              |      | ns    |                                                                                     |
| WRRDS                   | RB ↑, clearing FULL, setup to                            | $3.0^{2}$        |      | ns    | Enabling the write operation                                                        |
|                         | WB↓                                                      |                  | 1.0  |       | Inhibiting the write operation                                                      |
| WRH                     | WB high phase                                            | 3.0              |      | ns    | Inactive                                                                            |
| WRL                     | WB low phase                                             | 3.0              |      | ns    | Active                                                                              |

- 1. At fast cycles, EWRA, FWRA = MAX(7.5 ns WRL), 3.0 ns
- 2. At fast cycles, WRRDS (for enabling write) = MAX(7.5 ns RDL), 3.0 ns



Synchronous FIFO Read, Access Timed Output Strobe (Synchronous Transparent)

**Note:** The plot shows the normal operation status.

 $T_J = 0^{\circ}C$  to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                                                | Min.             | Max. | Units | Notes                                                                               |
|-------------------------|------------------------------------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------|
| CCYC                    | Cycle time                                                 | 7.5              |      | ns    |                                                                                     |
| СМН                     | Clock high phase                                           | 3.0              |      | ns    |                                                                                     |
| CML                     | Clock low phase                                            | 3.0              |      | ns    |                                                                                     |
| ECBA                    | New EMPTY access from RCLKS ↓                              | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| FCBA                    | FULL ↓ access from RCLKS ↓                                 | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| ECBH,<br>FCBH,<br>THCBH | Old EMPTY, FULL, EQTH, & GETH valid hold time from RCLKS ↓ |                  | 1.0  | ns    | Empty/full/thresh are invalid from the end of hold until the new access is complete |
| OCA                     | New DO access from RCLKS ↑                                 | 7.5              |      | ns    |                                                                                     |
| OCH                     | Old DO valid from RCLKS ↑                                  |                  | 3.0  | ns    |                                                                                     |
| RDCH                    | RDB hold from RCLKS ↑                                      | 0.5              |      | ns    |                                                                                     |
| RDCS                    | RDB setup to RCLKS ↑                                       | 1.0              |      | ns    |                                                                                     |
| RPCA                    | New RPE access from RCLKS ↑                                | 9.5              |      | ns    |                                                                                     |
| RPCH                    | Old RPE valid from RCLKS ↑                                 |                  | 3.0  | ns    |                                                                                     |
| HCBA                    | EQTH or GETH access from RCLKS ↓                           | 4.5              |      | ns    |                                                                                     |

tCCYC -

Note:

1. At fast cycles, ECBA & FCBA = MAX(7.5 ns - CMH), 3.0 ns



# Synchronous FIFO Read, Pipeline Mode Outputs (Synchronous Pipelined)



**Note:** The plot shows the normal operation status.

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                                                           | Min.             | Max. | Units | Notes                                                                               |
|-------------------------|-----------------------------------------------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------|
| CCYC                    | Cycle time                                                            | 7.5              |      | ns    |                                                                                     |
| CMH                     | Clock high phase                                                      | 3.0              |      | ns    |                                                                                     |
| CML                     | Clock low phase                                                       | 3.0              |      | ns    |                                                                                     |
| ECBA                    | New EMPTY access from RCLKS ↓                                         | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| FCBA                    | FULL ↓ access from RCLKS ↓                                            | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| ECBH, FCBH,<br>THCBH    | Old EMPTY, FULL, EQTH, & GETH valid hold time from RCLKS $\downarrow$ |                  | 1.0  | ns    | Empty/full/thresh are invalid from the end of hold until the new access is complete |
| OCA                     | New DO access from RCLKS ↑                                            | 2.0              |      | ns    |                                                                                     |
| OCH                     | Old DO valid from RCLKS ↑                                             |                  | 0.75 | ns    |                                                                                     |
| RDCH                    | RDB hold from RCLKS ↑                                                 | 0.5              |      | ns    |                                                                                     |
| RDCS                    | RDB setup to RCLKS ↑                                                  | 1.0              |      | ns    |                                                                                     |
| RPCA                    | New RPE access from RCLKS ↑                                           | 4.0              |      | ns    |                                                                                     |
| RPCH                    | Old RPE valid from RCLKS ↑                                            |                  | 1.0  | ns    |                                                                                     |
| HCBA                    | EQTH or GETH access from RCLKS ↓                                      | 4.5              |      | ns    |                                                                                     |

Note:

1. At fast cycles, ECBA & FCBA = MAX (7.5 ns - CMS), 3.0 ns

# **Synchronous FIFO Write**



 $\textbf{\textit{Note:}} \quad \textit{The plot shows the normal operation status.}$ 

 $T_J$  = 0°C to 110°C;  $V_{DD}$  = 2.3V to 2.7V

| Symbol t <sub>xxx</sub> | Description                                                | Min.             | Max. | Units | Notes                                                                               |
|-------------------------|------------------------------------------------------------|------------------|------|-------|-------------------------------------------------------------------------------------|
| CCYC                    | Cycle time                                                 | 7.5              |      | ns    |                                                                                     |
| СМН                     | Clock high phase                                           | 3.0              |      | ns    |                                                                                     |
| CML                     | Clock low phase                                            | 3.0              |      | ns    |                                                                                     |
| DCH                     | DI hold from WCLKS ↑                                       | 0.5              |      | ns    |                                                                                     |
| DCS                     | DI setup to WCLKS ↑                                        | 1.0              |      | ns    |                                                                                     |
| FCBA                    | New FULL access from WCLKS ↓                               | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| ECBA                    | EMPTY↓ access from WCLKS ↓                                 | 3.0 <sup>1</sup> |      | ns    |                                                                                     |
| ECBH,<br>FCBH,<br>HCBH  | Old EMPTY, FULL, EQTH, & GETH valid hold time from WCLKS ↓ |                  | 1.0  | ns    | Empty/full/thresh are invalid from the end of hold until the new access is complete |
| HCBA                    | EQTH or GETH access from WCLKS ↓                           | 4.5              |      | ns    |                                                                                     |
| WPCA                    | New WPE access from WCLKS ↑                                | 3.0              |      | ns    | WPE is invalid while                                                                |
| WPCH                    | Old WPE valid from WCLKS ↑                                 |                  | 0.5  | ns    | PARGEN is active                                                                    |
| WRCH,<br>WBCH           | WRB & WBLKB hold from WCLKS ↑                              | 0.5              |      | ns    |                                                                                     |
| WRCS,<br>WBCS           | WRB & WBLKB setup to WCLKS ↑                               | 1.0              |      | ns    |                                                                                     |

<sup>1.</sup> At fast cycles, ECBA & FCBA = MAX(7.5 ns - CMH), 3.0 ns



#### **FIFO Reset**



 $\textbf{\textit{Note:}} \quad \ \ ^*\textit{The plot shows the normal operation status.}$ 

 $T_J = 0$ °C to 110°C;  $V_{DD} = 2.3V$  to 2.7V

| Symbol t <sub>xxx</sub> | Description                         | Min. | Max. | Units | Notes                  |
|-------------------------|-------------------------------------|------|------|-------|------------------------|
| CBRSH                   | WCLKS or RCLKS ↑ hold from RESETB ↑ | 1.5  |      | ns    | Synchronous mode only  |
| CBRSS                   | WCLKS or RCLKS ↓ setup to RESETB ↑  | 1.5  |      | ns    | Synchronous mode only  |
| ERSA                    | New EMPTY ↑ access from RESETB ↓    | 3.0  |      | ns    |                        |
| FRSA                    | FULL ↓ access from RESETB ↓         | 3.0  |      | ns    |                        |
| RSL                     | RESETB low phase                    | 7.5  |      | ns    |                        |
| THRSA                   | EQTH or GETH access from RESETB ↓   | 4.5  |      | ns    |                        |
| WBRSH                   | WB ↓ hold from RESETB ↑             | 1.5  |      | ns    | Asynchronous mode only |
| WBRSS                   | WB ↑ setup to RESETB ↑              | 1.5  |      | ns    | Asynchronous mode only |

# **Pin Description**

#### I/O User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with standard LVTTL and LVCMOS specifications. Unused I/O pins are configured as inputs with pull-up resistors.

#### NC No Connect

To maintain compatibility with other Actel ProASIC PLUS products it is recommended that this pin not be connected to the circuitry on the board.

#### GL Global Pin

Low skew input pin for clock or other global signals. This pin can be configured with a pull-up resistor.

#### GND Ground

Common ground supply voltage.

# **V<sub>DD</sub> Logic Array Power Supply Pin** 2.5V supply voltage.

**V<sub>DDP</sub>** I/O Pad Power Supply Pin 2.5V or 3.3V supply voltage.

#### TMS Test Mode Select

The TMS pin controls the use of boundary-scan circuitry. This pin has an internal pull-up resistor.

#### TCK Test Clock

Clock input pin for boundary scan.

### TDI Test Data In

Serial input for boundary scan. A dedicated pull-up resistor is included to pull this pin high when not being driven.

#### TDO Test Data Out

Serial output for boundary scan.

#### TRST Test Reset Input

Asynchronous, active low input pin for resetting boundary-scan circuitry. This pin has an internal pull-up resistor.

#### RCK Running Clock

A free running clock is needed during programming if the programmer cannot guarantee that TCK will be uninterrupted.

#### NPECL PECL Negative Input

Provides high speed clock or data signals to the PLL block. If unused, leave the pin unconnected.

# PPECL (I/P) PECL Positive input

Provides high speed clock or data signals to the PLL block. If unused, leave the pin unconnected.

#### AVDD PLL Power Supply

Analog  $V_{DD}$  should be  $V_{DD}$  (core voltage) 2.5V (nominal) and be decoupled from ground with suitable decoupling capacitors to reduce noise. For more information, refer to the Actel's *Using ProASIC* Clock Conditioning Circuits application note.

#### AGND PLL Power Ground

Analog GND should be 0V and be decoupled from GND with suitable decoupling capacitors to reduce noise. For more information, refer to the Actel's *Using ProASIC PLUS Clock Conditioning Circuits* application note.

# V<sub>PP</sub> Programming Supply Pin

This pin may be connected to any voltage between GND and 16.5V during normal operation, or it can be left unconnected. For information on using this pin during programming, see the *Performing Internal In-System Programming Using Actel's ProASIC* Devices application note. Actel recommends floating the pin or connecting it to  $V_{\rm DDP}$ .

# V<sub>PN</sub> Programming Supply Pin

This pin may be connected to any voltage between GND and  $-13.8\mathrm{V}$  during normal operation, or it can be left unconnected.<sup>3</sup> For information on using this pin during programming, see the *Performing Internal In-System Programming Using Actel's ProASICPLUS Devices* application note. Actel recommends floating the pin or connecting it to GND.

# Recommended Design Practice for VPN/VPP

Bypass capacitors **are required** from V<sub>PP</sub> to GND and V<sub>PN</sub> to GND for all ProASIC devices during programming.

During the erase cycle, the ProASIC devices may have current surges on the  $V_{PP}$  and  $V_{PN}$  power supplies. The only way to maintain the integrity of the power distribution to the Pro device during these current surges is to counteract the inductance of the finite length conductors that distribute the power to the device. This can be accomplished by providing a sufficient amount of bypass capacitance between the  $V_{PP}$  and  $V_{PN}$  pins and GND (using the shortest paths possible). Without sufficient bypass capacitance to counteract the inductance, the  $V_{PP}$  and  $V_{PN}$  pins may incur a voltage spike beyond the voltage that the device can withstand. This issue applies to all programming configurations.

The power supply voltage limits are defined in the datasheet and application notes. The solution will prevent spikes from damaging the ProASICPLUS devices. Bypass capacitors are

<sup>2.</sup> There is a nominal 40 k $\Omega$  pull-up resistor on  $V_{PP}$ .

<sup>3.</sup> There is a nominal 40 k  $\Omega$  pull-down resistor on  $V_{PN}$ 



required for the  $V_{PP}$  and  $V_{PN}$  pads. The capacitors should be placed directly next to the device to be effective. To filter low frequency noise, use a 4.7µF (low ESR, <1Ω, tantalum, 25V or greater rating) capacitor. To filter high frequency noise, use a  $0.01\mu F$  to  $0.1\mu F$  ceramic capacitor with a 25V or greater rating. The smaller high frequency capacitor should

be placed closer to the device pins than the larger low frequency capacitor. The capacitors should be located as close to the device pins as possible (within 2.5cm, if possible). The same dual capacitor circuit should be used on both the  $V_{PP}$  and  $V_{PN}$  pins (Figure 21).



Figure 21 • ProASIC  $^{PLUS}$   $V_{PP}$  and  $V_{PN}$  Capacitor Requirements

54 Advanced v0.7

# **Package Pin Assignments**

# 100-Pin TQFP





# 100-Pin TQFP

33

34

35

36

37

38

39

#### APA150 Function Pin **APA075** Number **Function** GND GND 1 2 I/O I/O 3 I/O I/O 4 I/O I/O 5 I/O I/O 6 I/O I/O 7 I/O I/O 8 I/O I/O 9 **GND GND** I/O I/O 10 GL GL 11 12 AGND AGND **NPECL NPECL** 13 14 **AVDD AVDD** 15 PPECL (I/P) PPECL (I/P) GL GL 16 17 $V_{DD}$ $V_{DD}$ I/O I/O 18 19 I/O I/O 20 I/O I/O 21 I/O I/O 22 I/O I/O 23 I/O I/O I/O 24 I/O 25 GND **GND** 26 $V_{DDP}$ $V_{\mathsf{DDP}}$ 27 I/O I/O I/O 28 I/O 29 I/O I/O 30 I/O I/O 31 I/O I/O 32 I/O I/O

100-Pin TQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function |  |  |  |  |  |
|---------------|--------------------|--------------------|--|--|--|--|--|
|               |                    |                    |  |  |  |  |  |
| 40            | GND                | GND                |  |  |  |  |  |
| 41            | I/O                | I/O                |  |  |  |  |  |
| 42            | 1/0                | I/O                |  |  |  |  |  |
| 43            | I/O                | I/O                |  |  |  |  |  |
| 44            | I/O                | I/O                |  |  |  |  |  |
| 45            | I/O                | I/O                |  |  |  |  |  |
| 46            | I/O                | I/O                |  |  |  |  |  |
| 47            | TCK                | TCK                |  |  |  |  |  |
| 48            | TDI                | TDI                |  |  |  |  |  |
| 49            | TMS                | TMS                |  |  |  |  |  |
| 50            | V <sub>DDP</sub>   | V <sub>DDP</sub>   |  |  |  |  |  |
| 51            | GND                | GND                |  |  |  |  |  |
| 52            | VPP                | VPP                |  |  |  |  |  |
| 53            | VPN                | VPN                |  |  |  |  |  |
| 54            | TDO                | TDO                |  |  |  |  |  |
| 55            | TRST               | TRST               |  |  |  |  |  |
| 56            | RCK                | RCK                |  |  |  |  |  |
| 57            | I/O                | I/O                |  |  |  |  |  |
| 58            | I/O                | I/O                |  |  |  |  |  |
| 59            | I/O                | I/O                |  |  |  |  |  |
| 60            | GL                 | GL                 |  |  |  |  |  |
| 61            | PPECL (I/P)        | PPECL (I/P)        |  |  |  |  |  |
| 62            | AVDD               | AVDD               |  |  |  |  |  |
| 63            | NPECL              | NPECL              |  |  |  |  |  |
| 64            | AGND               | AGND               |  |  |  |  |  |
| 65            | GL                 | GL                 |  |  |  |  |  |
| 66            | I/O                | I/O                |  |  |  |  |  |
| 67            | GND                | GND                |  |  |  |  |  |
| 68            | $V_{DD}$           | $V_{DD}$           |  |  |  |  |  |
| 69            | I/O                | I/O                |  |  |  |  |  |
| 70            | I/O                | I/O                |  |  |  |  |  |
| 71            | I/O                | I/O                |  |  |  |  |  |
| 72            | I/O                | I/O                |  |  |  |  |  |
| 73            | I/O                | I/O                |  |  |  |  |  |
| 74            | I/O                | I/O                |  |  |  |  |  |
| 75            | GND                | GND                |  |  |  |  |  |
| 76            | $V_{DDP}$          | $V_{DDP}$          |  |  |  |  |  |
| 77            | I/O                | I/O                |  |  |  |  |  |
| 78            | I/O                | I/O                |  |  |  |  |  |

56 Advanced v0.7

I/O

I/O

I/O

I/O

 $V_{\text{DD}}$ 

GND

 $V_{DDP}$ 

I/O

I/O

I/O

I/O

 $V_{DD}$ 

GND

 $V_{DDP}$ 

100-Pin TQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function |
|---------------|--------------------|--------------------|
| 79            | I/O                | I/O                |
| 80            | I/O                | I/O                |
| 81            | I/O                | I/O                |
| 82            | I/O                | I/O                |
| 83            | I/O                | I/O                |
| 84            | I/O                | I/O                |
| 85            | I/O                | I/O                |
| 86            | GND                | GND                |
| 87            | $V_{DDP}$          | $V_{DDP}$          |
| 88            | GND                | GND                |
| 89            | $V_{DD}$           | $V_{DD}$           |
| 90            | I/O                | I/O                |
| 91            | I/O                | I/O                |
| 92            | I/O                | I/O                |
| 93            | I/O                | I/O                |
| 94            | I/O                | I/O                |
| 95            | I/O                | I/O                |
| 96            | I/O                | I/O                |
| 97            | I/O                | I/O                |
| 98            | I/O                | I/O                |
| 99            | I/O                | I/O                |
| 100           | $V_{DDP}$          | $V_{DDP}$          |



# Package Pin Assignments (Continued)

#### 208-Pin PQFP



208-Pin PQFP

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 1             | GND                 |
| 2             | I/O                 |
| 3             | I/O                 |
| 4             | I/O                 |
| 5             | I/O                 |
| 6             | I/O                 |
| 7             | I/O                 |
| 8             | I/O                 |
| 9             | I/O                 |
| 10            | I/O                 |
| 11            | I/O                 |
| 12            | I/O                 |
| 13            | I/O                 |
| 14            | I/O                 |
| 15            | I/O                 |
| 16            | $V_{DD}$            |
| 17            | GND                 |
| 18            | I/O                 |
| 19            | I/O                 |
| 20            | I/O                 |
| 21            | I/O                 |
| 22            | $V_{DDP}$           |
| 23            | I/O                 |
| 24            | GL                  |
| 25            | AGND                |
| 26            | NPECL               |
| 27            | AVDD                |
| 28            | PPECL (I/P)        | PPECL (I/F          |
| 29            | GND                 |
| 30            | GL                  |
| 31            | I/O                 |
| 32            | I/O                 |
| 33            | I/O                 |
| 34            | I/O                 |
| 35            | I/O                 |
| 36            | $V_{DD}$            |
| 37            | I/O                 |
| 38            | I/O                 |
| 39            | I/O                 |



# 208-Pin PQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 40            | $V_{DDP}$           |
| 41            | GND                 |
| 42            | I/O                 |
| 43            | I/O                 |
| 44            | I/O                 |
| 45            | I/O                 |
| 46            | I/O                 |
| 47            | I/O                 |
| 48            | I/O                 |
| 49            | I/O                 |
| 50            | I/O                 |
| 51            | I/O                 |
| 52            | GND                 |
| 53            | $V_{DDP}$           |
| 54            | I/O                 |
| 55            | I/O                 |
| 56            | I/O                 |
| 57            | I/O                 |
| 58            | I/O                 |
| 59            | I/O                 |
| 60            | I/O                 |
| 61            | I/O                 |
| 62            | I/O                 |
| 63            | I/O                 |
| 64            | I/O                 |
| 65            | GND                 |
| 66            | I/O                 |
| 67            | I/O                 |
| 68            | I/O                 |
| 69            | I/O                 |
| 70            | I/O                 |
| 71            | $V_{DD}$            |
| 72            | $V_{DDP}$           |
| 73            | I/O                 |
| 74            | I/O                 |
| 75            | I/O                 |
| 76            | I/O                 |
| 77            | I/O                 |
| 78            | I/O                 |

208-Pin PQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 79            | I/O                 |
| 80            | I/O                 |
| 81            | GND                 |
| 82            | I/O                 |
| 83            | I/O                 |
| 84            | I/O                 |
| 85            | I/O                 |
| 86            | I/O                 |
| 87            | I/O                 |
| 88            | $V_{DD}$            |
| 89            | $V_{DDP}$           |
| 90            | I/O                 |
| 91            | I/O                 |
| 92            | I/O                 |
| 93            | I/O                 |
| 94            | I/O                 |
| 95            | I/O                 |
| 96            | I/O                 |
| 97            | GND                 |
| 98            | I/O                 |
| 99            | I/O                 |
| 100           | I/O                 |
| 101           | TCK                 |
| 102           | TDI                 |
| 103           | TMS                 |
| 104           | $V_{DDP}$           |
| 105           | GND                 |
| 106           | $V_{PP}$            |
| 107           | $V_{PN}$            |
| 108           | TDO                 |
| 109           | TRST                |
| 110           | RCK                 |
| 111           | I/O                 |
| 112           | I/O                 |
| 113           | I/O                 |
| 114           | I/O                 |
| 115           | I/O                 |
| 116           | I/O                 |
| 117           | I/O                 |



# 208-Pin PQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 118           | I/O                 |
| 119           | I/O                 |
| 120           | I/O                 |
| 121           | I/O                 |
| 122           | GND                 |
| 123           | $V_{DDP}$           |
| 124           | I/O                 |
| 125           | I/O                 |
| 126           | $V_{DD}$            |
| 127           | I/O                 |
| 128           | GL                  |
| 129           | PPECL (I/P)        | PPECL (I/F          |
| 130           | GND                 |
| 131           | AVDD                |
| 132           | NPECL               |
| 133           | AGND                |
| 134           | GL                  |
| 135           | I/O                 |
| 136           | I/O                 |
| 137           | I/O                 |
| 138           | $V_{DDP}$           |
| 139           | I/O                | I/O                | 1/0                | I/O                | I/O                | 1/0                | I/O                 |
| 140           | I/O                 |
| 141           | GND                 |
| 142           | $V_{DD}$            |
| 143           | I/O                 |
| 144           | I/O                 |
| 145           | I/O                 |
| 146           | I/O                 |
| 147           | I/O                 |
| 148           | I/O                 |
| 149           | I/O                 |
| 150           | I/O                 |
| 151           | I/O                 |
| 152           | I/O                 |
| 153           | I/O                 |
| 154           | I/O                 |
| 155           | I/O                 |
| 156           | GND                 |

208-Pin PQFP (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 157           | V <sub>DDP</sub>    |
| 158           | I/O                 |
| 159           | I/O                 |
| 160           | I/O                 |
| 161           | I/O                 |
| 162           | GND                 |
| 163           | I/O                 |
| 164           | I/O                 |
| 165           | I/O                 |
| 166           | I/O                 |
| 167           | I/O                 |
| 168           | I/O                 |
| 169           | I/O                 |
| 170           | $V_{DDP}$           |
| 171           | $V_{DD}$            |
| 172           | I/O                 |
| 173           | I/O                 |
| 174           | I/O                 |
| 175           | I/O                 |
| 176           | I/O                 |
| 177           | I/O                 |
| 178           | GND                 |
| 179           | I/O                 |
| 180           | I/O                 |
| 181           | I/O                 |
| 182           | I/O                 |
| 183           | I/O                 |
| 184           | I/O                 |
| 185           | I/O                 |
| 186           | $V_{DDP}$           |
| 187           | $V_{DD}$            |
| 188           | I/O                 |
| 189           | I/O                 |
| 190           | I/O                 |
| 191           | I/O                 |
| 192           | I/O                 |
| 193           | I/O                 |
| 194           | I/O                 |
| 195           | GND                 |



# 208-Pin PQFP (Continued)

| Pin<br>Number | APA075<br>Function  | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|---------------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| 196           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 197           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 198           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 199           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 200           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 201           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 202           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 203           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 204           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 205           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 206           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 207           | I/O                 | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| 208           | $V_{DDP}$ $V_{DDP}$ |                    | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |

# Package Pin Assignments (Continued)

# 456-Pin PBGA (Bottom View)

|   |            |         |                       |    |    |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   |         | Δ1 P          | all F         | Pad (         | Corne                     |        |
|---|------------|---------|-----------------------|----|----|----|----|--------|---------------|---------------|---------------|----|---------|---------|------------|---------|----|---|---------------|---|---|---------|---------------|---------------|---------------|---------------------------|--------|
|   |            |         |                       |    |    |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | ,       | \             | an i          | au            | COITICI                   |        |
|   | 26         | 25 2    | 24                    | 23 | 22 | 21 | 20 | 19     | 18            | 17            | 16            | 15 | 14      | 13      | 12         | 11      | 10 | 9 | 8             | 7 | 6 | 5       | 4             | 3             | 2             | 1                         |        |
| ٢ |            | 0       | 0                     | 0  | 0  | 0  | 0  | 0      | 0             | 0             | 0             | 0  | 0       | 0       | 0          | 0       | 0  | 0 | 0             | 0 | 0 | 0       | 0             | 0             | 0             | 0                         | Α      |
|   | 0          | 0       | $\circ$               | 0  | 0  | 0  | 0  | 0      | 0             | 0             | 0             | 0  | 0       | 0       | 0          | 0       | 0  | 0 | 0             | 0 | 0 | 0       | 0             | 0             | 0             | 0                         | В      |
|   | 0          | 0       | C                     | 0  | 0  | 0  | 0  | 0      | 0             | 0             | 0             | 0  | 0       | 0       | 0          | 0       | 0  | 0 | 0             | 0 | 0 | 0       | 0             | 0             | 0             | 0                         | С      |
|   | 0          | 0       | <u> </u>              | Ō  | Ō  | _  | Ō  | _      | _             | _             | Ō             | _  | _       | -       | _          | -       | -  | - | -             | _ | - | Ō       | $\overline{}$ | $\overline{}$ | Ō             | _                         | D      |
|   |            | -       | -                     | _  | Ō  | O  | O  | O      | O             | O             | 0             | O  | O       | O       | O          | O       | O  | O | O             | O | O | Ō       |               |               | Õ             | _                         | Е      |
|   | _          | 0       | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | 0             | _             | _             | $\circ$                   | F      |
|   |            | 00      |                       |    |    |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   |         | 0             |               | 0             | 00                        | G      |
|   | _          | O(      | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | _             | _             | 0             | _                         | H<br>J |
|   | _          | O(      | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | _             | _             | _             | $\stackrel{\circ}{\circ}$ | K      |
|   | _          | ŏ       | _                     | _  | _  |    |    |        |               |               | $\circ$       | 0  | $\circ$ | $\circ$ | $\bigcirc$ | $\circ$ |    |   |               |   |   | _       | _             | _             | ŏ             | ~                         | L      |
|   | Ö          | Ō(      | Ō                     | Ŏ  | Ö  |    |    |        |               |               | _             | Ŏ  | _       | _       | _          | _       |    |   |               |   |   | Ō       | Ŏ             | Ŏ             | Ō             | Ö                         | М      |
|   | 0          | 0       | $\supset$             | 0  | 0  |    |    |        |               |               | 0             | 0  | 0       | 0       | 0          | 0       |    |   |               |   |   | 0       | 0             | 0             | Ο             | 0                         | N      |
|   | Ō          | Ō (     | _                     | Ξ  | _  |    |    |        |               |               | 0             | Ō  | _       | _       | Ō          | Ō       |    |   |               |   |   | Ō       | _             | Õ             | _             | 0                         | Р      |
|   | _          | $\circ$ | _                     | _  | _  |    |    |        |               |               | _             | 0  | _       | _       | _          | _       |    |   |               |   |   | $\circ$ | _             | _             | 0             | _                         | R      |
|   |            | 00      |                       |    |    |    |    |        |               |               | O             | 0  | O       | O       | O          | O       |    |   |               |   |   | 0       | _             | _             | 0             | _                         | T      |
|   | _          | O(      | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | _             | _             | Ö             | -                         | U<br>V |
|   | _          | O(      | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | _             | _             | ŏ             | -                         | W      |
|   | _          | Õ       | _                     | _  | _  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | _       | _             | _             | ŏ             | _                         | Y      |
|   | 0          | Ō (     | O                     | Ō  | Ō  |    |    |        |               |               |               |    |         |         |            |         |    |   |               |   |   | Ō       | Ō             | Ō             | Ō             | 0                         | AA     |
|   | 0          | 0       | C                     | 0  | 0  | 0  | 0  | 0      | 0             | 0             | 0             | 0  | 0       | 0       | 0          | 0       | 0  | 0 | 0             | 0 | 0 | 0       | 0             | 0             | 0             | 0                         | AB     |
|   | 0          | 0       | $\supset$             | 0  | 0  | 0  | 0  | 0      | 0             | 0             | 0             | 0  | 0       | 0       | 0          | 0       | 0  | 0 | 0             | 0 | 0 | 0       | 0             | 0             | 0             | 0                         | AC     |
|   | 0          | 0       | Э                     | Ō  | 0  | 0  | O  | 0      | 0             | 0             | 0             | 0  | Ō       | Ō       | Ō          | 0       | Ō  | O | 0             | Ō | O | 0       | 0             | O             | Ō             | 0                         | AD     |
|   | _          | 0       | $\tilde{\mathcal{O}}$ | Õ  | Ó  | Ó  | Õ  | $\sim$ | $\overline{}$ | $\overline{}$ | $\overline{}$ | Õ  | ~       | _       | ~          | _       | _  | _ | $\overline{}$ | Õ | Õ | Ō       | Ō             | $\overline{}$ | $\overline{}$ | 0                         | AE     |
| L | $^{\circ}$ | 0       | $\mathcal{O}$         | O  | O  | O  | O  | O      | O             | O             | O             | O  | O       | O       | O          | O       | O  | O | O             | O | O | O       | O             | O             | O             | لر٥                       | AF     |



#### 456-Pin PBGA

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| A1            | $V_{\mathrm{DDP}}$ | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| A2            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| А3            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A4            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A5            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A6            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A7            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A8            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A9            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A10           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A11           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A12           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A13           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A14           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A15           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A16           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A17           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A18           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A19           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| A20           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A21           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A22           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A23           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A24           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| A25           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| A26           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| B1            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| B2            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| В3            | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| B4            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B5            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B6            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B7            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B8            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| В9            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B10           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B11           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B12           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B13           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| B14           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B15           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B16           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B17           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B18           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B19           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| B20           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B21           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B22           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B23           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B24           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| B25           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| B26           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| C1            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| C2            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C3            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| C4            | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| C5            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| C6            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| C7            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C8            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C9            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C10           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C11           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C12           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C13           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C14           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C15           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C16           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C17           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C18           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C19           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C20           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| C21           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| C22           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| C23           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| C24           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| C25           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| C26           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| D1            | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| D2            | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| D3            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D4            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| D5            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| D6            | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| D7            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D8            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D9            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D10           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D11           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D12           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D13           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D14           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D15           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D16           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D17           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D18           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D19           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D20           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D21           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D22           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| D23           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| D24           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| D25           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| D26           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| E1            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E2            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E3            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E4            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E6            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E7            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E8            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E9            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E10           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E11           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E12           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E13           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |

456-Pin PBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| E14           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E15           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E16           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E17           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E18           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E19           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E20           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E21           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| E23           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E24           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E25           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| E26           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F1            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F2            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F3            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F4            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| F22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| F23           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F24           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F25           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| F26           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G3            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G4            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| G22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| G23           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G24           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G25           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| G26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| H22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| H23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| H26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| J26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| K26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L11           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| L22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| L25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| L26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M1            | GL                 | GL                 | GL                 | GL                 | GL                 | GL                  |
| M2            | GL                 | GL                 | GL                 | GL                 | GL                 | GL                  |
| M3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M11           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| M22           | GL                 | GL                 | GL                 | GL                 | GL                 | GL                  |
| M23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| M26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| N1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| N2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| N3            | AGND               | AGND               | AGND               | AGND               | AGND               | AGND                |
| N4            | PPECL (I/P)        | PPECL (I/P          |
| N5            | AVDD               | AVDD               | AVDD               | AVDD               | AVDD               | AVDD                |
| N11           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| N22           | NPECL              | NPECL              | NPECL              | NPECL              | NPECL              | NPECL               |
| N23           | GL                 | GL                 | GL                 | GL                 | GL                 | GL                  |
| N24           | AVDD               | AVDD               | AVDD               | AVDD               | AVDD               | AVDD                |
| N25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| N26           | AGND               | AGND               | AGND               | AGND               | AGND               | AGND                |
| P1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P5            | NPECL              | NPECL              | NPECL              | NPECL              | NPECL              | NPECL               |
| P11           | GND                | GND                | GND                | GND                | GND                | GND                 |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| P12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| P13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| P14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| P15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| P16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| P22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| P26           | PPECL (I/P)        | PPECL (I/P          |
| R1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R11           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| R22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| R26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Т3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T11           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T12           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T13           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T14           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T15           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T16           | GND                | GND                | GND                | GND                | GND                | GND                 |
| T22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |

456-Pin PBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| T24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| T26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| U26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V5            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V22           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| V26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W4            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| W22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| W23           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W24           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W25           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| W26           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y1            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y2            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y3            | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y4            | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| Y22           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| Y23           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y24           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y25           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| Y26           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA1           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA2           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA3           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA4           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA5           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AA22          | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AA23          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA24          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA25          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AA26          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB1           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB2           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB3           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB4           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB5           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB6           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB7           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB8           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB9           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB10          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB11          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB12          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB13          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB14          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB15          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB16          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB17          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB18          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB19          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB20          | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB21          | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB22          | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$            |
| AB23          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB24          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AB25          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |

456-Pin PBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| AB26          | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| AC1           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC2           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC3           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC4           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AC5           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AC6           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC7           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC8           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC9           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC10          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC11          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC12          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC13          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC14          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC15          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC16          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC17          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC18          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC19          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC20          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AC21          | TMS                | TMS                | TMS                | TMS                | TMS                | TMS                 |
| AC22          | TDO                | TDO                | TDO                | TDO                | TDO                | TDO                 |
| AC23          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AC24          | RCK                | RCK                | RCK                | RCK                | RCK                | RCK                 |
| AC25          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AC26          | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD1           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| AD2           | NC                 | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD3           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AD4           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AD5           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AD6           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AD7           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD8           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD9           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD10          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD11          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD12          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| AD13          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD14          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD15          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD16          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD17          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD18          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD19          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AD20          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AD21          | TCK                | TCK                | TCK                | TCK                | TCK                | TCK                 |
| AD22          | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$            |
| AD23          | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| AD24          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AD25          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AD26          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE1           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AE2           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AE3           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE4           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE5           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE6           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE7           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE8           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE9           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE10          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE11          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE12          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE13          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE14          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE15          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE16          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE17          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE18          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE19          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AE20          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE21          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE22          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AE23          | $V_{\sf PN}$       | $V_{\sf PN}$       | $V_{PN}$           | $V_{PN}$           | $V_{PN}$           | $V_{PN}$            |
| AE24          | TRST               | TRST               | TRST               | TRST               | TRST               | TRST                |
| AE25          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|--------------------|---------------------|
| AE26          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | V <sub>DDP</sub>    |
| AF1           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AF2           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AF3           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF4           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF5           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF6           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF7           | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF8           | NC                 | NC                 | NC                 | I/O                | I/O                | I/O                 |
| AF9           | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF10          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF11          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF12          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF13          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF14          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF15          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF16          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF17          | I/O                | I/O                | I/O                | I/O                | I/O                | I/O                 |
| AF18          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF19          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF20          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF21          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF22          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF23          | TDI                | TDI                | TDI                | TDI                | TDI                | TDI                 |
| AF24          | NC                 | NC                 | I/O                | I/O                | I/O                | I/O                 |
| AF25          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |
| AF26          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$           |



#### Package Assignments (Continued)

#### 144-FBGA (Bottom View)



#### 144-FBGA Pin

#### Pin **APA075 APA150 APA300** APA450 **Number Function Function Function Function** Α1 I/O I/O I/O I/O I/O I/O I/O A2 I/O А3 I/O I/O I/O I/O Α4 I/O I/O I/O I/O A5 I/O I/O I/O I/O **GND GND GND GND** A6 I/O I/O I/O I/O A7 Α8 $V_{DD}$ $V_{DD}$ $V_{DD}$ $V_{DD}$ I/O I/O I/O I/O Α9 I/O I/O I/O I/O A10 I/O A11 I/O I/O I/O I/O A12 I/O I/O I/O В1 I/O I/O I/O I/O B2 **GND GND GND GND** В3 I/O I/O I/O I/O В4 I/O I/O I/O I/O B5 I/O I/O I/O I/O В6 I/O I/O I/O I/O B7 I/O I/O I/O I/O B8 I/O I/O I/O I/O I/O I/O I/O B9 I/O B10 I/O I/O I/O I/O B11 **GND GND GND GND** I/O I/O I/O B12 I/O I/O I/O C1 I/O I/O GL C2 GL GL GL I/O I/O I/O C3 I/O C4 $V_{DD}$ $V_{DD}$ $V_{DD}$ $V_{DD}$ C5 I/O I/O I/O I/O C6 I/O I/O I/O I/O C7 I/O I/O I/O I/O C8 I/O I/O I/O I/O C9 I/O I/O I/O I/O C10 I/O I/O I/O I/O C11 I/O I/O I/O I/O I/O I/O C12 I/O I/O D1 I/O I/O I/O I/O D2 I/O I/O I/O I/O D3 I/O I/O I/O I/O

#### 144-FBGA Pin (Continued)

|               |                    | an i iii (continuou) |                    |                    |  |  |  |  |
|---------------|--------------------|----------------------|--------------------|--------------------|--|--|--|--|
| Pin<br>Number | APA075<br>Function | APA150<br>Function   | APA300<br>Function | APA450<br>Function |  |  |  |  |
| D4            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D5            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D6            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D7            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D8            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D9            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D10           | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D11           | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| D12           | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| E1            | $V_{DD}$           | $V_{DD}$             | $V_{DD}$           | $V_{DD}$           |  |  |  |  |
| E2            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| E3            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| E4            | $V_{DDP}$          | $V_{DDP}$            | $V_{DDP}$          | $V_{DDP}$          |  |  |  |  |
| E5            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| E6            | $V_{DDP}$          | $V_{DDP}$            | $V_{DDP}$          | $V_{DDP}$          |  |  |  |  |
| E7            | $V_{DDP}$          | $V_{DDP}$            | $V_{DDP}$          | $V_{DDP}$          |  |  |  |  |
| E8            | AVDD               | AVDD                 | AVDD               | AVDD               |  |  |  |  |
| E9            | $V_{DDP}$          | $V_{DDP}$            | $V_{DDP}$          | $V_{DDP}$          |  |  |  |  |
| E10           | $V_{DD}$           | $V_{DD}$             | $V_{DD}$           | $V_{DD}$           |  |  |  |  |
| E11           | NPECL              | NPECL                | NPECL              | NPECL              |  |  |  |  |
| E12           | AGND               | AGND                 | AGND               | AGND               |  |  |  |  |
| F1            | GL                 | GL                   | GL                 | GL                 |  |  |  |  |
| F2            | AGND               | AGND                 | AGND               | AGND               |  |  |  |  |
| F3            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| F4            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| F5            | GND                | GND                  | GND                | GND                |  |  |  |  |
| F6            | GND                | GND                  | GND                | GND                |  |  |  |  |
| F7            | GND                | GND                  | GND                | GND                |  |  |  |  |
| F8            | I/O                | I/O                  | I/O                | I/O                |  |  |  |  |
| F9            | GL                 | GL                   | GL                 | GL                 |  |  |  |  |
| F10           | GND                | GND                  | GND                | GND                |  |  |  |  |
| F11           | PPECL (I/P)        | PPECL (I/P)          | PPECL (I/P)        | PPECL (I/P)        |  |  |  |  |
| F12           | GL                 | GL                   | GL                 | GL                 |  |  |  |  |
| G1            | PPECL (I/P)        | PPECL (I/P)          | PPECL (I/P)        | PPECL (I/P)        |  |  |  |  |
| G2            | GND                | GND                  | GND                | GND                |  |  |  |  |
| G3            | AVDD               | AVDD                 | AVDD               | AVDD               |  |  |  |  |
| G4            | NPECL              | NPECL                | NPECL              | NPECL              |  |  |  |  |
| G5            | GND                | GND                  | GND                | GND                |  |  |  |  |
| G6            | GND                | GND                  | GND                | GND                |  |  |  |  |



| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| G7            | GND                | GND                | GND                | GND                |
| G8            | I/O                | I/O                | I/O                | I/O                |
| G9            | I/O                | I/O                | I/O                | I/O                |
| G10           | I/O                | I/O                | I/O                | I/O                |
| G11           | I/O                | I/O                | I/O                | I/O                |
| G12           | I/O                | I/O                | I/O                | I/O                |
| H1            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| H2            | I/O                | I/O                | I/O                | I/O                |
| Н3            | I/O                | I/O                | I/O                | I/O                |
| H4            | I/O                | I/O                | I/O                | I/O                |
| H5            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| H6            | I/O                | I/O                | I/O                | I/O                |
| H7            | I/O                | I/O                | I/O                | I/O                |
| H8            | I/O                | I/O                | I/O                | I/O                |
| H9            | I/O                | I/O                | I/O                | I/O                |
| H10           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| H11           | I/O                | I/O                | I/O                | I/O                |
| H12           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| J1            | I/O                | I/O                | I/O                | I/O                |
| J2            | I/O                | I/O                | I/O                | I/O                |
| J3            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| J4            | I/O                | I/O                | I/O                | I/O                |
| J5            | I/O                | I/O                | I/O                | I/O                |
| J6            | I/O                | I/O                | I/O                | I/O                |
| J7            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| J8            | TCK                | TCK                | TCK                | TCK                |
| J9            | I/O                | I/O                | I/O                | I/O                |
| J10           | TDO                | TDO                | TDO                | TDO                |
| J11           | I/O                | I/O                | I/O                | I/O                |
| J12           | I/O                | I/O                | I/O                | I/O                |
| K1            | I/O                | I/O                | I/O                | I/O                |
| K2            | I/O                | I/O                | I/O                | I/O                |
| K3            | I/O                | I/O                | I/O                | I/O                |
| K4            | I/O                | I/O                | I/O                | I/O                |
| K5            | I/O                | I/O                | I/O                | I/O                |
| K6            | I/O                | I/O                | I/O                | I/O                |
| K7            | GND                | GND                | GND                | GND                |
| K8            | I/O                | I/O                | I/O                | I/O                |
| K9            | I/O                | I/O                | I/O                | I/O                |

144-FBGA Pin (Continued)

| Pin<br>Number | APA075<br>Function | APA150<br>Function | APA300<br>Function | APA450<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| K10           | GND                | GND                | GND                | GND                |
| K11           | I/O                | I/O                | I/O                | I/O                |
| K12           | I/O                | I/O                | I/O                | I/O                |
| L1            | GND                | GND                | GND                | GND                |
| L2            | I/O                | I/O                | I/O                | I/O                |
| L3            | I/O                | I/O                | I/O                | I/O                |
| L4            | I/O                | I/O                | I/O                | I/O                |
| L5            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| L6            | I/O                | I/O                | I/O                | I/O                |
| L7            | I/O                | I/O                | I/O                | I/O                |
| L8            | I/O                | I/O                | I/O                | I/O                |
| L9            | TMS                | TMS                | TMS                | TMS                |
| L10           | RCK                | RCK                | RCK                | RCK                |
| L11           | I/O                | I/O                | I/O                | I/O                |
| L12           | TRST               | TRST               | TRST               | TRST               |
| M1            | I/O                | I/O                | I/O                | I/O                |
| M2            | I/O                | I/O                | I/O                | I/O                |
| М3            | I/O                | I/O                | I/O                | I/O                |
| M4            | I/O                | I/O                | I/O                | I/O                |
| M5            | I/O                | I/O                | I/O                | I/O                |
| M6            | I/O                | I/O                | I/O                | I/O                |
| M7            | I/O                | I/O                | I/O                | I/O                |
| M8            | I/O                | I/O                | I/O                | I/O                |
| M9            | TDI                | TDI                | TDI                | TDI                |
| M10           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| M11           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           |
| M12           | $V_{PN}$           | $V_{PN}$           | $V_{PN}$           | $V_{PN}$           |

## Package Assignments (Continued)

## 256-FBGA (Bottom View)

|        | _          |         | 13 | 12 | 11 | 40 |   |   |   | , , |   | un i | uu |   | rner         |   |
|--------|------------|---------|----|----|----|----|---|---|---|-----|---|------|----|---|--------------|---|
|        | _          |         | 13 | 12 | 11 | 40 |   |   |   |     |   |      |    |   |              |   |
| _      | $\bigcirc$ | _       |    |    |    | 10 | 9 | 8 | 7 | 6   | 5 | 4    | 3  | 2 | 1            | × |
| Š      |            | $\circ$ | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | $O_{\Delta}$ | Α |
| _      | Ō          | Ô       | Ô  | Ō  | Ō  | Ō  | Ō | Ō | Ō | Ō   | Ō | Ō    | Ō  | Ō | Ō            | В |
| Č      | Ŏ          | Ŏ       | Ŏ  | Ŏ  | Ŏ  | Ŏ  | Ŏ | Ŏ | Ŏ | Ŏ   | Ŏ | Ŏ    | Ŏ  | Ŏ | Ŏ            | С |
| Č      | Ō          | Ō       | 0  | Ō  | Ō  | Ō  | Ō | Ō | Ō | Ō   | Ō | Ō    | Ō  | Ō | Ō            | D |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | Ε |
| Ō      | Ō          | Ō       | O  | Ō  | Ō  | Ō  | Ō | Ō | Ō | Ō   | Ō | Ō    | Ō  | Ō | O            | F |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | G |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | Н |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | J |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | K |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | L |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | М |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | N |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | Р |
| C      | 0          | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | R |
| $\neg$ | $\bigcirc$ | 0       | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0   | 0 | 0    | 0  | 0 | 0            | Т |
|        |            |         |    |    |    |    |   |   |   |     |   |      |    |   |              |   |



#### 256-Pin FBGA

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| A1            | GND                | GND                | GND                | GND                |
| A2            | I/O                | I/O                | I/O                | I/O                |
| A3            | I/O                | I/O                | I/O                | I/O                |
| A4            | I/O                | I/O                | I/O                | I/O                |
| A5            | I/O                | I/O                | I/O                | I/O                |
| A6            | I/O                | I/O                | I/O                | I/O                |
| A7            | I/O                | I/O                | I/O                | I/O                |
| A8            | I/O                | I/O                | I/O                | I/O                |
| A9            | I/O                | I/O                | I/O                | I/O                |
| A10           | I/O                | I/O                | I/O                | I/O                |
| A11           | I/O                | I/O                | I/O                | I/O                |
| A12           | I/O                | I/O                | I/O                | I/O                |
| A13           | I/O                | I/O                | I/O                | I/O                |
| A14           | I/O                | I/O                | I/O                | I/O                |
| A15           | I/O                | I/O                | I/O                | I/O                |
| A16           | GND                | GND                | GND                | GND                |
| B1            | I/O                | I/O                | I/O                | I/O                |
| B2            | I/O                | I/O                | I/O                | I/O                |
| В3            | I/O                | I/O                | I/O                | I/O                |
| B4            | I/O                | I/O                | I/O                | I/O                |
| B5            | I/O                | I/O                | I/O                | I/O                |
| B6            | I/O                | I/O                | I/O                | I/O                |
| B7            | I/O                | I/O                | I/O                | I/O                |
| B8            | I/O                | I/O                | I/O                | I/O                |
| B9            | I/O                | I/O                | I/O                | I/O                |
| B10           | I/O                | I/O                | I/O                | I/O                |
| B11           | I/O                | I/O                | I/O                | I/O                |
| B12           | I/O                | I/O                | I/O                | I/O                |
| B13           | I/O                | I/O                | I/O                | I/O                |
| B14           | I/O                | I/O                | I/O                | I/O                |
| B15           | I/O                | I/O                | I/O                | I/O                |
| B16           | I/O                | I/O                | I/O                | I/O                |
| C1            | I/O                | I/O                | I/O                | I/O                |
| C2            | I/O                | I/O                | I/O                | I/O                |
| C3            | I/O                | I/O                | I/O                | I/O                |
| C4            | I/O                | I/O                | I/O                | I/O                |
| C5            | I/O                | I/O                | I/O                | I/O                |
| C6            | I/O                | I/O                | I/O                | I/O                |
| C7            | I/O                | I/O                | I/O                | I/O                |

256-Pin FBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| C8            | I/O                | I/O                | I/O                | I/O                |
| C9            | I/O                | I/O                | I/O                | I/O                |
| C10           | I/O                | I/O                | I/O                | I/O                |
| C11           | I/O                | I/O                | I/O                | I/O                |
| C12           | I/O                | I/O                | I/O                | I/O                |
| C13           | I/O                | I/O                | I/O                | I/O                |
| C14           | I/O                | I/O                | I/O                | I/O                |
| C15           | I/O                | I/O                | I/O                | I/O                |
| C16           | I/O                | I/O                | I/O                | I/O                |
| D1            | I/O                | I/O                | I/O                | I/O                |
| D2            | I/O                | I/O                | I/O                | I/O                |
| D3            | I/O                | I/O                | I/O                | I/O                |
| D4            | I/O                | I/O                | I/O                | I/O                |
| D5            | I/O                | I/O                | I/O                | I/O                |
| D6            | I/O                | I/O                | I/O                | I/O                |
| D7            | I/O                | I/O                | I/O                | I/O                |
| D8            | I/O                | I/O                | I/O                | I/O                |
| D9            | I/O                | I/O                | I/O                | I/O                |
| D10           | I/O                | I/O                | I/O                | I/O                |
| D11           | I/O                | I/O                | I/O                | I/O                |
| D12           | I/O                | I/O                | I/O                | I/O                |
| D13           | I/O                | I/O                | I/O                | I/O                |
| D14           | I/O                | I/O                | I/O                | I/O                |
| D15           | I/O                | I/O                | I/O                | I/O                |
| D16           | I/O                | I/O                | I/O                | I/O                |
| E1            | I/O                | I/O                | I/O                | I/O                |
| E2            | I/O                | I/O                | I/O                | I/O                |
| E3            | I/O                | I/O                | I/O                | I/O                |
| E4            | I/O                | I/O                | I/O                | I/O                |
| E5            | I/O                | I/O                | I/O                | I/O                |
| E6            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| E7            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| E8            | I/O                | I/O                | I/O                | I/O                |
| E9            | I/O                | I/O                | I/O                | I/O                |
| E10           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| E11           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| E12           | I/O                | I/O                | I/O                | I/O                |
| E13           | I/O                | I/O                | I/O                | I/O                |
| E14           | I/O                | I/O                | I/O                | I/O                |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| E15           | I/O                | I/O                | I/O                | I/O                |
| E16           | I/O                | I/O                | I/O                | I/O                |
| F1            | I/O                | I/O                | I/O                | I/O                |
| F2            | I/O                | I/O                | I/O                | I/O                |
| F3            | I/O                | I/O                | I/O                | I/O                |
| F4            | I/O                | I/O                | I/O                | I/O                |
| F5            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| F6            | GND                | GND                | GND                | GND                |
| F7            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| F8            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| F9            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| F10           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| F11           | GND                | GND                | GND                | GND                |
| F12           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| F13           | I/O                | I/O                | I/O                | I/O                |
| F14           | I/O                | I/O                | I/O                | I/O                |
| F15           | I/O                | I/O                | I/O                | I/O                |
| F16           | I/O                | I/O                | I/O                | I/O                |
| G1            | I/O                | I/O                | I/O                | I/O                |
| G2            | I/O                | I/O                | I/O                | I/O                |
| G3            | I/O                | I/O                | I/O                | I/O                |
| G4            | I/O                | I/O                | I/O                | I/O                |
| G5            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| G6            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| G7            | GND                | GND                | GND                | GND                |
| G8            | GND                | GND                | GND                | GND                |
| G9            | GND                | GND                | GND                | GND                |
| G10           | GND                | GND                | GND                | GND                |
| G11           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| G12           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| G13           | I/O                | I/O                | I/O                | I/O                |
| G14           | I/O                | I/O                | I/O                | I/O                |
| G15           | I/O                | I/O                | I/O                | I/O                |
| G16           | I/O                | I/O                | I/O                | I/O                |
| H1            | GL                 | GL                 | GL                 | GL                 |
| H2            | NPECL              | NPECL              | NPECL              | NPECL              |
| НЗ            | I/O                | I/O                | I/O                | I/O                |
| H4            | AGND               | AGND               | AGND               | AGND               |
| H5            | I/O                | I/O                | I/O                | I/O                |

256-Pin FBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| H6            | $V_{DD}$           | V <sub>DD</sub>    | V <sub>DD</sub>    | $V_{DD}$           |
| H7            | GND                | GND                | GND                | GND                |
| H8            | GND                | GND                | GND                | GND                |
| H9            | GND                | GND                | GND                | GND                |
| H10           | GND                | GND                | GND                | GND                |
| H11           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| H12           | I/O                | I/O                | I/O                | I/O                |
| H13           | I/O                | I/O                | I/O                | I/O                |
| H14           | NPECL              | NPECL              | NPECL              | NPECL              |
| H15           | AGND               | AGND               | AGND               | AGND               |
| H16           | GL                 | GL                 | GL                 | GL                 |
| J1            | GL                 | GL                 | GL                 | GL                 |
| J2            | PPECL (I/P)        | PPECL (I/P)        | PPECL (I/P)        | PPECL (I/P)        |
| J3            | AVDD               | AVDD               | AVDD               | AVDD               |
| J4            | I/O                | I/O                | I/O                | I/O                |
| J5            | I/O                | I/O                | I/O                | I/O                |
| J6            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| J7            | GND                | GND                | GND                | GND                |
| J8            | GND                | GND                | GND                | GND                |
| J9            | GND                | GND                | GND                | GND                |
| J10           | GND                | GND                | GND                | GND                |
| J11           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| J12           | I/O                | I/O                | I/O                | I/O                |
| J13           | PPECL (I/P)        | PPECL (I/P)        | PPECL (I/P)        | PPECL (I/P)        |
| J14           | I/O                | I/O                | I/O                | I/O                |
| J15           | AVDD               | AVDD               | AVDD               | AVDD               |
| J16           | GL                 | GL                 | GL                 | GL                 |
| K1            | I/O                | I/O                | I/O                | I/O                |
| K2            | I/O                | I/O                | I/O                | I/O                |
| K3            | I/O                | I/O                | I/O                | I/O                |
| K4            | I/O                | I/O                | I/O                | I/O                |
| K5            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| K6            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| K7            | GND                | GND                | GND                | GND                |
| K8            | GND                | GND                | GND                | GND                |
| K9            | GND                | GND                | GND                | GND                |
| K10           | GND                | GND                | GND                | GND                |
| K11           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| K12           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| K13           | I/O                | I/O                | I/O                | I/O                |
| K14           | I/O                | I/O                | I/O                | I/O                |
| K15           | I/O                | I/O                | I/O                | I/O                |
| K16           | I/O                | I/O                | I/O                | I/O                |
| L1            | I/O                | I/O                | I/O                | I/O                |
| L2            | I/O                | I/O                | I/O                | I/O                |
| L3            | I/O                | I/O                | I/O                | I/O                |
| L4            | I/O                | I/O                | I/O                | I/O                |
| L5            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| L6            | GND                | GND                | GND                | GND                |
| L7            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| L8            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| L9            | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| L10           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           | $V_{DD}$           |
| L11           | GND                | GND                | GND                | GND                |
| L12           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| L13           | I/O                | I/O                | I/O                | I/O                |
| L14           | I/O                | I/O                | I/O                | I/O                |
| L15           | I/O                | I/O                | I/O                | I/O                |
| L16           | I/O                | I/O                | I/O                | I/O                |
| M1            | I/O                | I/O                | I/O                | I/O                |
| M2            | I/O                | I/O                | I/O                | I/O                |
| M3            | I/O                | I/O                | I/O                | I/O                |
| M4            | I/O                | I/O                | I/O                | I/O                |
| M5            | I/O                | I/O                | I/O                | I/O                |
| M6            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| M7            | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| M8            | I/O                | I/O                | I/O                | I/O                |
| M9            | I/O                | I/O                | I/O                | I/O                |
| M10           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| M11           | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          | $V_{DDP}$          |
| M12           | I/O                | I/O                | I/O                | I/O                |
| M13           | I/O                | I/O                | I/O                | I/O                |
| M14           | I/O                | I/O                | I/O                | I/O                |
| M15           | I/O                | I/O                | I/O                | I/O                |
| M16           | I/O                | I/O                | I/O                | I/O                |
| N1            | I/O                | I/O                | I/O                | I/O                |
| N2            | I/O                | I/O                | I/O                | I/O                |
| N3            | I/O                | I/O                | I/O                | I/O                |

256-Pin FBGA (Continued)

| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| N4            | I/O                | I/O                | I/O                | I/O                |
| N5            | I/O                | I/O                | I/O                | I/O                |
| N6            | I/O                | I/O                | I/O                | I/O                |
| N7            | I/O                | I/O                | I/O                | I/O                |
| N8            | I/O                | I/O                | I/O                | I/O                |
| N9            | I/O                | I/O                | I/O                | I/O                |
| N10           | I/O                | I/O                | I/O                | I/O                |
| N11           | I/O                | I/O                | I/O                | I/O                |
| N12           | I/O                | I/O                | I/O                | I/O                |
| N13           | I/O                | I/O                | I/O                | I/O                |
| N14           | RCK                | RCK                | RCK                | RCK                |
| N15           | I/O                | I/O                | I/O                | I/O                |
| N16           | I/O                | I/O                | I/O                | I/O                |
| P1            | I/O                | I/O                | I/O                | I/O                |
| P2            | I/O                | I/O                | I/O                | I/O                |
| P3            | I/O                | I/O                | I/O                | I/O                |
| P4            | I/O                | I/O                | I/O                | I/O                |
| P5            | I/O                | I/O                | I/O                | I/O                |
| P6            | I/O                | I/O                | I/O                | I/O                |
| P7            | I/O                | I/O                | I/O                | I/O                |
| P8            | I/O                | I/O                | I/O                | I/O                |
| P9            | I/O                | I/O                | I/O                | I/O                |
| P10           | I/O                | I/O                | I/O                | I/O                |
| P11           | I/O                | I/O                | I/O                | I/O                |
| P12           | I/O                | I/O                | I/O                | I/O                |
| P13           | TCK                | TCK                | TCK                | TCK                |
| P14           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           | $V_{PP}$           |
| P15           | TRST               | TRST               | TRST               | TRST               |
| P16           | I/O                | I/O                | I/O                | I/O                |
| R1            | I/O                | I/O                | I/O                | I/O                |
| R2            | I/O                | I/O                | I/O                | I/O                |
| R3            | I/O                | I/O                | I/O                | I/O                |
| R4            | I/O                | I/O                | I/O                | I/O                |
| R5            | I/O                | I/O                | I/O                | I/O                |
| R6            | I/O                | I/O                | I/O                | I/O                |
| R7            | I/O                | I/O                | I/O                | I/O                |
| R8            | I/O                | I/O                | I/O                | I/O                |
| R9            | I/O                | I/O                | I/O                | I/O                |
| R10           | I/O                | I/O                | I/O                | I/O                |



| Pin<br>Number | APA150<br>Function | APA300<br>Function | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|--------------------|--------------------|
| R11           | I/O                | I/O                | I/O                | I/O                |
| R12           | I/O                | I/O                | I/O                | I/O                |
| R13           | I/O                | I/O                | I/O                | I/O                |
| R14           | TDI                | TDI                | TDI                | TDI                |
| R15           | $V_{PN}$           | $V_{PN}$           | $V_{PN}$           | $V_{PN}$           |
| R16           | TDO                | TDO                | TDO                | TDO                |
| T1            | GND                | GND                | GND                | GND                |
| T2            | I/O                | I/O                | I/O                | I/O                |
| T3            | I/O                | I/O                | I/O                | I/O                |
| T4            | I/O                | I/O                | I/O                | I/O                |
| T5            | I/O                | I/O                | I/O                | I/O                |
| T6            | I/O                | I/O                | I/O                | I/O                |
| T7            | I/O                | I/O                | I/O                | I/O                |
| T8            | I/O                | I/O                | I/O                | I/O                |
| T9            | I/O                | I/O                | I/O                | I/O                |
| T10           | I/O                | I/O                | I/O                | I/O                |
| T11           | I/O                | I/O                | I/O                | I/O                |
| T12           | I/O                | I/O                | I/O                | I/O                |
| T13           | I/O                | I/O                | I/O                | I/O                |
| T14           | I/O                | I/O                | I/O                | I/O                |
| T15           | TMS                | TMS                | TMS                | TMS                |
| T16           | GND                | GND                | GND                | GND                |

#### Package Assignments (Continued)

484-Pin FBGA (Bottom View)





#### 484-Pin FBGA

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| A1            | GND                | GND                |
| A2            | GND                | GND                |
| A3            | $V_{DDP}$          | $V_{DDP}$          |
| A4            | I/O                | I/O                |
| A5            | I/O                | I/O                |
| A6            | I/O                | I/O                |
| A7            | I/O                | I/O                |
| A8            | I/O                | I/O                |
| A9            | I/O                | I/O                |
| A10           | I/O                | I/O                |
| A11           | I/O                | I/O                |
| A12           | I/O                | I/O                |
| A13           | I/O                | I/O                |
| A14           | I/O                | I/O                |
| A15           | I/O                | I/O                |
| A16           | I/O                | I/O                |
| A17           | I/O                | I/O                |
| A18           | I/O                | I/O                |
| A19           | I/O                | I/O                |
| A20           | $V_{DDP}$          | $V_{DDP}$          |
| A21           | GND                | GND                |
| A22           | GND                | GND                |
| B1            | GND                | GND                |
| B2            | $V_{DDP}$          | $V_{DDP}$          |
| В3            | I/O                | I/O                |
| B4            | I/O                | I/O                |
| B5            | I/O                | I/O                |
| В6            | I/O                | I/O                |
| В7            | I/O                | I/O                |
| B8            | I/O                | I/O                |
| В9            | I/O                | I/O                |
| B10           | I/O                | I/O                |
| B11           | I/O                | I/O                |
| B12           | I/O                | I/O                |
| B13           | I/O                | I/O                |
| B14           | I/O                | I/O                |
| B15           | I/O                | I/O                |
| B16           | I/O                | I/O                |
| B17           | I/O                | I/O                |

484-Pin FBGA (Continued)

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| B18           | I/O                | I/O                |
| B19           | I/O                | I/O                |
| B20           | I/O                | I/O                |
| B21           | $V_{DDP}$          | $V_{DDP}$          |
| B22           | GND                | GND                |
| C1            | $V_{DDP}$          | $V_{DDP}$          |
| C2            | NC                 | I/O                |
| C3            | I/O                | I/O                |
| C4            | I/O                | I/O                |
| C5            | GND                | GND                |
| C6            | I/O                | I/O                |
| C7            | I/O                | I/O                |
| C8            | $V_{DD}$           | $V_{DD}$           |
| C9            | $V_{DD}$           | $V_{DD}$           |
| C10           | I/O                | I/O                |
| C11           | I/O                | I/O                |
| C12           | NC                 | I/O                |
| C13           | NC                 | I/O                |
| C14           | $V_{DD}$           | $V_{DD}$           |
| C15           | $V_{DD}$           | $V_{DD}$           |
| C16           | NC                 | I/O                |
| C17           | I/O                | I/O                |
| C18           | GND                | GND                |
| C19           | I/O                | I/O                |
| C20           | I/O                | I/O                |
| C21           | I/O                | I/O                |
| C22           | $V_{DDP}$          | $V_{DDP}$          |
| D1            | I/O                | I/O                |
| D2            | I/O                | I/O                |
| D3            | NC                 | I/O                |
| D4            | GND                | GND                |
| D5            | I/O                | I/O                |
| D6            | I/O                | I/O                |
| D7            | I/O                | I/O                |
| D8            | I/O                | I/O                |
| D9            | I/O                | I/O                |
| D10           | I/O                | I/O                |
| D11           | I/O                | I/O                |
| D12           | I/O                | I/O                |

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| D13           | I/O                | I/O                |
| D14           | I/O                | I/O                |
| D15           | I/O                | I/O                |
| D16           | I/O                | I/O                |
| D17           | I/O                | I/O                |
| D18           | I/O                | I/O                |
| D19           | I/O                | GND                |
| D20           | I/O                | I/O                |
| D21           | I/O                | I/O                |
| D22           | I/O                | I/O                |
| E1            | I/O                | I/O                |
| E2            | NC                 | I/O                |
| E3            | GND                | GND                |
| E4            | I/O                | I/O                |
| E5            | I/O                | I/O                |
| E6            | I/O                | I/O                |
| E7            | I/O                | I/O                |
| E8            | I/O                | I/O                |
| E9            | I/O                | I/O                |
| E10           | I/O                | I/O                |
| E11           | I/O                | I/O                |
| E12           | I/O                | I/O                |
| E13           | I/O                | I/O                |
| E14           | I/O                | I/O                |
| E15           | I/O                | I/O                |
| E16           | I/O                | I/O                |
| E17           | I/O                | I/O                |
| E18           | I/O                | I/O                |
| E19           | I/O                | I/O                |
| E20           | GND                | GND                |
| E21           | I/O                | I/O                |
| E22           | I/O                | I/O                |
| F1            | I/O                | I/O                |
| F2            | I/O                | I/O                |
| F3            | I/O                | I/O                |
| F4            | I/O                | I/O                |
| F5            | I/O                | I/O                |
| F6            | I/O                | I/O                |
| F7            | I/O                | I/O                |

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| F8            | I/O                | I/O                |
| F9            | I/O                | I/O                |
| F10           | I/O                | I/O                |
| F11           | I/O                | I/O                |
| F12           | I/O                | I/O                |
| F13           | I/O                | I/O                |
| F14           | I/O                | I/O                |
| F15           | I/O                | I/O                |
| F16           | I/O                | I/O                |
| F17           | I/O                | I/O                |
| F18           | I/O                | I/O                |
| F19           | I/O                | I/O                |
| F20           | I/O                | I/O                |
| F21           | I/O                | I/O                |
| F22           | NC                 | I/O                |
| G1            | I/O                | I/O                |
| G2            | I/O                | I/O                |
| G3            | NC                 | I/O                |
| G4            | I/O                | I/O                |
| <b>G</b> 5    | I/O                | I/O                |
| G6            | I/O                | I/O                |
| G7            | I/O                | I/O                |
| G8            | I/O                | I/O                |
| G9            | I/O                | I/O                |
| G10           | I/O                | I/O                |
| G11           | I/O                | I/O                |
| G12           | I/O                | I/O                |
| G13           | I/O                | I/O                |
| G14           | I/O                | I/O                |
| G15           | I/O                | I/O                |
| G16           | I/O                | I/O                |
| G17           | I/O                | I/O                |
| G18           | I/O                | I/O                |
| G19           | I/O                | I/O                |
| G20           | I/O                | I/O                |
| G21           | I/O                | I/O                |
| G22           | I/O                | I/O                |
| H1            | I/O                | I/O                |
| H2            | I/O                | I/O                |



| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| H3            | $V_{DD}$           | $V_{DD}$           |
| H4            | I/O                | I/O                |
| H5            | I/O                | I/O                |
| H6            | I/O                | I/O                |
| H7            | I/O                | I/O                |
| H8            | I/O                | I/O                |
| H9            | $V_{DDP}$          | $V_{DDP}$          |
| H10           | $V_{DDP}$          | $V_{DDP}$          |
| H11           | I/O                | I/O                |
| H12           | I/O                | I/O                |
| H13           | $V_{DDP}$          | $V_{DDP}$          |
| H14           | $V_{DDP}$          | $V_{DDP}$          |
| H15           | I/O                | I/O                |
| H16           | I/O                | I/O                |
| H17           | I/O                | I/O                |
| H18           | I/O                | I/O                |
| H19           | I/O                | I/O                |
| H20           | $V_{DD}$           | $V_{DD}$           |
| H21           | I/O                | I/O                |
| H22           | I/O                | I/O                |
| J1            | I/O                | I/O                |
| J2            | I/O                | I/O                |
| J3            | NC                 | I/O                |
| J4            | I/O                | I/O                |
| J5            | I/O                | I/O                |
| J6            | I/O                | I/O                |
| J7            | I/O                | I/O                |
| J8            | $V_{DDP}$          | $V_{DDP}$          |
| J9            | GND                | GND                |
| J10           | $V_{DD}$           | $V_{DD}$           |
| J11           | $V_{DD}$           | $V_{DD}$           |
| J12           | $V_{DD}$           | $V_{DD}$           |
| J13           | $V_{DD}$           | $V_{DD}$           |
| J14           | GND                | GND                |
| J15           | $V_{DDP}$          | $V_{DDP}$          |
| J16           | I/O                | I/O                |
| J17           | I/O                | I/O                |
| J18           | I/O                | I/O                |
| J19           | I/O                | I/O                |

484-Pin FBGA (Continued)

| 184-Pin FBGA (Continued) |                    |                    |  |
|--------------------------|--------------------|--------------------|--|
| Pin<br>Number            | APA450<br>Function | APA600<br>Function |  |
| J20                      | NC                 | I/O                |  |
| J21                      | I/O                | I/O                |  |
| J22                      | I/O                | I/O                |  |
| K1                       | I/O                | I/O                |  |
| K2                       | I/O                | I/O                |  |
| K3                       | NC                 | I/O                |  |
| K4                       | I/O                | I/O                |  |
| K5                       | I/O                | I/O                |  |
| K6                       | I/O                | I/O                |  |
| K7                       | I/O                | I/O                |  |
| K8                       | $V_{DDP}$          | $V_{DDP}$          |  |
| <b>K</b> 9               | $V_{DD}$           | $V_{DD}$           |  |
| K10                      | GND                | GND                |  |
| K11                      | GND                | GND                |  |
| K12                      | GND                | GND                |  |
| K13                      | GND                | GND                |  |
| K14                      | $V_{DD}$           | $V_{DD}$           |  |
| K15                      | $V_{DDP}$          | $V_{DDP}$          |  |
| K16                      | I/O                | I/O                |  |
| K17                      | I/O                | I/O                |  |
| K18                      | I/O                | I/O                |  |
| K19                      | I/O                | I/O                |  |
| K20                      | I/O                | I/O                |  |
| K21                      | I/O                | I/O                |  |
| K22                      | I/O                | I/O                |  |
| L1                       | NC                 | I/O                |  |
| L2                       | I/O                | I/O                |  |
| L3                       | I/O                | I/O                |  |
| L4                       | GL                 | GL                 |  |
| L5                       | NPECL              | NPECL              |  |
| L6                       | I/O                | I/O                |  |
| L7                       | AGND               | AGND               |  |
| L8                       | I/O                | I/O                |  |
| L9                       | $V_{DD}$           | $V_{DD}$           |  |
| L10                      | GND                | GND                |  |
| L11                      | GND                | GND                |  |
| L12                      | GND                | GND                |  |
| L13                      | GND                | GND                |  |
| L14                      | $V_{DD}$           | $V_{DD}$           |  |

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| L15           | I/O                | I/O                |
| L16           | I/O                | I/O                |
| L17           | NPECL              | NPECL              |
| L18           | AGND               | AGND               |
| L19           | GL                 | GL                 |
| L20           | I/O                | I/O                |
| L21           | I/O                | I/O                |
| L22           | I/O                | I/O                |
| M1            | I/O                | I/O                |
| M2            | I/O                | I/O                |
| МЗ            | I/O                | I/O                |
| M4            | GL                 | GL                 |
| M5            | PPECL (I/P)        | PPECL (I/P)        |
| M6            | AVDD               | AVDD               |
| M7            | I/O                | I/O                |
| M8            | I/O                | I/O                |
| M9            | $V_{DD}$           | $V_{DD}$           |
| M10           | GND                | GND                |
| M11           | GND                | GND                |
| M12           | GND                | GND                |
| M13           | GND                | GND                |
| M14           | $V_{DD}$           | $V_{DD}$           |
| M15           | I/O                | I/O                |
| M16           | PPECL (I/P)        | PPECL (I/P)        |
| M17           | I/O                | I/O                |
| M18           | AVDD               | AVDD               |
| M19           | GL                 | GL                 |
| M20           | I/O                | I/O                |
| M21           | I/O                | I/O                |
| M22           | I/O                | I/O                |
| N1            | I/O                | I/O                |
| N2            | I/O                | I/O                |
| N3            | NC                 | I/O                |
| N4            | I/O                | I/O                |
| N5            | I/O                | I/O                |
| N6            | I/O                | I/O                |
| N7            | I/O                | I/O                |
| N8            | $V_{DDP}$          | $V_{DDP}$          |
| N9            | $V_{DD}$           | $V_{DD}$           |

|        | Pin APA450 APA600 |           |  |  |
|--------|-------------------|-----------|--|--|
| Number | Function          | Function  |  |  |
| N10    | GND               | GND       |  |  |
| N11    | GND               | GND       |  |  |
| N12    | GND               | GND       |  |  |
| N13    | GND               | GND       |  |  |
| N14    | $V_{DD}$          | $V_{DD}$  |  |  |
| N15    | $V_{DDP}$         | $V_{DDP}$ |  |  |
| N16    | I/O               | I/O       |  |  |
| N17    | I/O               | I/O       |  |  |
| N18    | I/O               | I/O       |  |  |
| N19    | I/O               | I/O       |  |  |
| N20    | NC                | I/O       |  |  |
| N21    | I/O               | I/O       |  |  |
| N22    | I/O               | I/O       |  |  |
| P1     | I/O               | I/O       |  |  |
| P2     | I/O               | I/O       |  |  |
| P3     | I/O               | I/O       |  |  |
| P4     | I/O               | I/O       |  |  |
| P5     | I/O               | I/O       |  |  |
| P6     | I/O               | I/O       |  |  |
| P7     | I/O               | I/O       |  |  |
| P8     | $V_{DDP}$         | $V_{DDP}$ |  |  |
| P9     | GND               | GND       |  |  |
| P10    | $V_{DD}$          | $V_{DD}$  |  |  |
| P11    | $V_{DD}$          | $V_{DD}$  |  |  |
| P12    | $V_{DD}$          | $V_{DD}$  |  |  |
| P13    | $V_{DD}$          | $V_{DD}$  |  |  |
| P14    | GND               | GND       |  |  |
| P15    | $V_{DDP}$         | $V_{DDP}$ |  |  |
| P16    | I/O               | I/O       |  |  |
| P17    | I/O               | I/O       |  |  |
| P18    | I/O               | I/O       |  |  |
| P19    | I/O               | I/O       |  |  |
| P20    | NC                | I/O       |  |  |
| P21    | I/O               | I/O       |  |  |
| P22    | I/O               | I/O       |  |  |
| R1     | I/O               | I/O       |  |  |
| R2     | I/O               | I/O       |  |  |
| R3     | $V_{DD}$          | $V_{DD}$  |  |  |
| R4     | I/O               | I/O       |  |  |



| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| R5            | I/O                | I/O                |
| R6            | I/O                | I/O                |
| R7            | I/O                | I/O                |
| R8            | I/O                | I/O                |
| R9            | $V_{DDP}$          | $V_{DDP}$          |
| R10           | $V_{DDP}$          | $V_{DDP}$          |
| R11           | I/O                | I/O                |
| R12           | I/O                | I/O                |
| R13           | $V_{DDP}$          | $V_{DDP}$          |
| R14           | $V_{DDP}$          | $V_{DDP}$          |
| R15           | I/O                | I/O                |
| R16           | I/O                | I/O                |
| R17           | I/O                | I/O                |
| R18           | I/O                | I/O                |
| R19           | I/O                | I/O                |
| R20           | $V_{DD}$           | $V_{DD}$           |
| R21           | I/O                | I/O                |
| R22           | I/O                | I/O                |
| T1            | I/O                | I/O                |
| T2            | I/O                | I/O                |
| Т3            | NC                 | I/O                |
| T4            | I/O                | I/O                |
| T5            | I/O                | I/O                |
| T6            | I/O                | I/O                |
| T7            | I/O                | I/O                |
| Т8            | I/O                | I/O                |
| Т9            | I/O                | I/O                |
| T10           | I/O                | I/O                |
| T11           | I/O                | I/O                |
| T12           | I/O                | I/O                |
| T13           | I/O                | I/O                |
| T14           | I/O                | I/O                |
| T15           | I/O                | I/O                |
| T16           | I/O                | I/O                |
| T17           | RCK                | RCK                |
| T18           | I/O                | I/O                |
| T19           | I/O                | I/O                |
| T20           | NC                 | I/O                |
| T21           | I/O                | I/O                |

484-Pin FBGA (Continued)

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| T22           | I/O                | I/O                |
| U1            | I/O                | I/O                |
| U2            | I/O                | I/O                |
| U3            | I/O                | I/O                |
| U4            | I/O                | I/O                |
| U5            | I/O                | I/O                |
| U6            | I/O                | I/O                |
| U7            | I/O                | I/O                |
| U8            | I/O                | I/O                |
| U9            | I/O                | I/O                |
| U10           | I/O                | I/O                |
| U11           | I/O                | I/O                |
| U12           | I/O                | I/O                |
| U13           | I/O                | I/O                |
| U14           | I/O                | I/O                |
| U15           | I/O                | I/O                |
| U16           | TCK                | TCK                |
| U17           | $V_{PP}$           | $V_{PP}$           |
| U18           | TRST               | TRST               |
| U19           | I/O                | I/O                |
| U20           | NC                 | I/O                |
| U21           | I/O                | I/O                |
| U22           | I/O                | I/O                |
| V1            | I/O                | I/O                |
| V2            | I/O                | I/O                |
| V3            | GND                | GND                |
| V4            | I/O                | I/O                |
| V5            | I/O                | I/O                |
| V6            | I/O                | I/O                |
| V7            | I/O                | I/O                |
| V8            | I/O                | I/O                |
| V9            | I/O                | I/O                |
| V10           | I/O                | I/O                |
| V11           | I/O                | I/O                |
| V12           | I/O                | I/O                |
| V13           | I/O                | I/O                |
| V14           | I/O                | I/O                |
| V15           | I/O                | I/O                |
| V16           | I/O                | I/O                |

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| V17           | TDI                | TDI                |
| V18           | $V_{\sf PN}$       | $V_{PN}$           |
| V19           | TDO                | TDO                |
| V20           | GND                | GND                |
| V21           | NC                 | I/O                |
| V22           | I/O                | I/O                |
| W1            | NC                 | I/O                |
| W2            | I/O                | I/O                |
| W3            | I/O                | I/O                |
| W4            | GND                | GND                |
| W5            | I/O                | I/O                |
| W6            | I/O                | I/O                |
| W7            | I/O                | I/O                |
| W8            | I/O                | I/O                |
| W9            | I/O                | I/O                |
| W10           | I/O                | I/O                |
| W11           | I/O                | I/O                |
| W12           | I/O                | I/O                |
| W13           | I/O                | I/O                |
| W14           | I/O                | I/O                |
| W15           | I/O                | I/O                |
| W16           | I/O                | I/O                |
| W17           | I/O                | I/O                |
| W18           | TMS                | TMS                |
| W19           | GND                | GND                |
| W20           | NC                 | I/O                |
| W21           | NC                 | I/O                |
| W22           | I/O                | I/O                |
| Y1            | $V_{DDP}$          | $V_{DDP}$          |
| Y2            | I/O                | I/O                |
| Y3            | I/O                | I/O                |
| Y4            | I/O                | I/O                |
| Y5            | GND                | GND                |
| Y6            | I/O                | I/O                |
| Y7            | I/O                | I/O                |
| Y8            | $V_{DD}$           | $V_{DD}$           |
| Y9            | $V_{DD}$           | $V_{DD}$           |
| Y10           | I/O                | I/O                |
| Y11           | I/O                | I/O                |

| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| Y12           | I/O                | I/O                |
| Y13           | I/O                | I/O                |
| Y14           | $V_{DD}$           | $V_{DD}$           |
| Y15           | V <sub>DD</sub>    | V <sub>DD</sub>    |
| Y16           | I/O                | I/O                |
| Y17           | I/O                | I/O                |
| Y18           | GND                | GND                |
| Y19           | I/O                | I/O                |
| Y20           | I/O                | I/O                |
| Y21           | NC                 | I/O                |
| Y22           | $V_{DDP}$          | $V_{DDP}$          |
| AA1           | GND                | GND                |
| AA2           | $V_{DDP}$          | $V_{DDP}$          |
| AA3           | I/O                | I/O                |
| AA4           | I/O                | I/O                |
| AA5           | I/O                | I/O                |
| AA6           | I/O                | I/O                |
| AA7           | I/O                | I/O                |
| AA8           | I/O                | I/O                |
| AA9           | I/O                | I/O                |
| AA10          | I/O                | I/O                |
| AA11          | I/O                | I/O                |
| AA12          | I/O                | I/O                |
| AA13          | I/O                | I/O                |
| AA14          | I/O                | I/O                |
| AA15          | I/O                | I/O                |
| AA16          | I/O                | I/O                |
| AA17          | I/O                | I/O                |
| AA18          | NC                 | I/O                |
| AA19          | NC                 | I/O                |
| AA20          | I/O                | I/O                |
| AA21          | $V_{DDP}$          | $V_{DDP}$          |
| AA22          | GND                | GND                |
| AB1           | GND                | GND                |
| AB2           | GND                | GND                |
| AB3           | $V_{DDP}$          | $V_{DDP}$          |
| AB4           | I/O                | I/O                |
| AB5           | I/O                | I/O                |
| AB6           | I/O                | I/O                |



| Pin<br>Number | APA450<br>Function | APA600<br>Function |
|---------------|--------------------|--------------------|
| AB7           | I/O                | I/O                |
| AB8           | I/O                | I/O                |
| AB9           | I/O                | I/O                |
| AB10          | I/O                | I/O                |
| AB11          | I/O                | I/O                |
| AB12          | I/O                | I/O                |
| AB13          | I/O                | I/O                |
| AB14          | I/O                | I/O                |
| AB15          | I/O                | I/O                |
| AB16          | I/O                | I/O                |
| AB17          | I/O                | I/O                |
| AB18          | NC                 | I/O                |
| AB19          | I/O                | I/O                |
| AB20          | $V_{DDP}$          | $V_{DDP}$          |
| AB21          | GND                | GND                |
| AB22          | GND                | GND                |

# Package Pin Assignments (Continued) 676-Pin FBGA (Bottom View)

A1 Ball Pad Corner -



#### 676-FBGA Pin

| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| A1            | GND                | GND                |
| A2            | GND                | GND                |
| A3            | I/O                | I/O                |
| A4            | I/O                | I/O                |
| A5            | I/O                | I/O                |
| A6            | I/O                | I/O                |
| A7            | I/O                | I/O                |
| A8            | I/O                | I/O                |
| A9            | I/O                | I/O                |
| A10           | I/O                | I/O                |
| A11           | I/O                | I/O                |
| A12           | I/O                | I/O                |
| A13           | I/O                | I/O                |
| A14           | I/O                | I/O                |
| A15           | I/O                | I/O                |
| A16           | I/O                | I/O                |
| A17           | I/O                | I/O                |
| A18           | I/O                | I/O                |
| A19           | I/O                | I/O                |
| A20           | I/O                | I/O                |
| A21           | I/O                | I/O                |
| A22           | I/O                | I/O                |
| A23           | I/O                | I/O                |
| A24           | I/O                | I/O                |
| A25           | GND                | GND                |
| A26           | GND                | GND                |
| B1            | GND                | GND                |
| B2            | GND                | GND                |
| В3            | GND                | GND                |
| B4            | GND                | GND                |
| B5            | I/O                | I/O                |
| В6            | I/O                | I/O                |
| B7            | I/O                | I/O                |
| B8            | I/O                | I/O                |
| B9            | I/O                | I/O                |
| B10           | I/O                | I/O                |
| B11           | I/O                | I/O                |
| B12           | I/O                | I/O                |
| B13           | I/O                | I/O                |

676-FBGA Pin (Continued)

| 676-FBGA Pir  | (Continued)        |                    |
|---------------|--------------------|--------------------|
| Pin<br>Number | APA600<br>Function | APA750<br>Function |
| B14           | I/O                | I/O                |
| B15           | I/O                | I/O                |
| B16           | I/O                | I/O                |
| B17           | I/O                | I/O                |
| B18           | I/O                | I/O                |
| B19           | I/O                | I/O                |
| B20           | I/O                | I/O                |
| B21           | I/O                | I/O                |
| B22           | I/O                | I/O                |
| B23           | I/O                | I/O                |
| B24           | I/O                | I/O                |
| B25           | GND                | GND                |
| B26           | GND                | GND                |
| C1            | GND                | GND                |
| C2            | GND                | GND                |
| C3            | GND                | GND                |
| C4            | GND                | GND                |
| C5            | I/O                | I/O                |
| C6            | I/O                | I/O                |
| C7            | I/O                | I/O                |
| C8            | I/O                | I/O                |
| C9            | I/O                | I/O                |
| C10           | I/O                | I/O                |
| C11           | I/O                | I/O                |
| C12           | I/O                | I/O                |
| C13           | I/O                | I/O                |
| C14           | I/O                | I/O                |
| C15           | I/O                | I/O                |
| C16           | I/O                | I/O                |
| C17           | I/O                | I/O                |
| C18           | I/O                | I/O                |
| C19           | I/O                | I/O                |
| C20           | I/O                | I/O                |
| C21           | I/O                | I/O                |
| C22           | I/O                | I/O                |
| C23           | I/O                | I/O                |
| C24           | I/O                | I/O                |
| C25           | I/O                | I/O                |
| C26           | I/O                | I/O                |

#### **APA750** Pin **APA600** Function Number **Function** I/O I/O D1 I/O D2 I/O D3 **GND GND** D4 I/O I/O D5 I/O I/O I/O I/O D6 D7 I/O I/O D8 I/O I/O D9 I/O I/O I/O I/O D10 I/O I/O D11 D12 I/O I/O I/O I/O D13 I/O D14 I/O D15 I/O I/O I/O D16 I/O I/O I/O D17 I/O D18 I/O D19 I/O I/O D20 I/O I/O D21 I/O I/O D22 I/O I/O D23 I/O I/O D24 I/O I/O D25 I/O I/O I/O I/O D26 I/O I/O E1 I/O I/O E2 E3 I/O I/O E4 I/O I/O E5 I/O I/O I/O I/O E6 E7 I/O I/O E8 I/O I/O E9 I/O I/O I/O I/O E10 I/O I/O E11 E12 I/O I/O I/O I/O E13

#### 676-FBGA Pin (Continued)

|               | vin (Continuea)    |                    |
|---------------|--------------------|--------------------|
| Pin<br>Number | APA600<br>Function | APA750<br>Function |
| E14           | I/O                | I/O                |
| E15           | I/O                | I/O                |
| E16           | I/O                | I/O                |
| E17           | I/O                | I/O                |
| E18           | I/O                | I/O                |
| E19           | I/O                | I/O                |
| E20           | I/O                | I/O                |
| E21           | I/O                | I/O                |
| E22           | I/O                | I/O                |
| E23           | I/O                | I/O                |
| E24           | I/O                | I/O                |
| E25           | I/O                | I/O                |
| E26           | I/O                | I/O                |
| F1            | I/O                | I/O                |
| F2            | I/O                | I/O                |
| F3            | I/O                | I/O                |
| F4            | I/O                | I/O                |
| F5            | GND                | GND                |
| F6            | I/O                | I/O                |
| F7            | NC                 | NC                 |
| F8            | I/O                | I/O                |
| F9            | I/O                | I/O                |
| F10           | I/O                | I/O                |
| F11           | I/O                | I/O                |
| F12           | I/O                | I/O                |
| F13           | I/O                | I/O                |
| F14           | I/O                | I/O                |
| F15           | I/O                | I/O                |
| F16           | I/O                | I/O                |
| F17           | I/O                | I/O                |
| F18           | I/O                | I/O                |
| F19           | I/O                | I/O                |
| F20           | I/O                | I/O                |
| F21           | I/O                | I/O                |
| F22           | I/O                | I/O                |
| F23           | I/O                | I/O                |
| F24           | I/O                | I/O                |
| F25           | I/O                | I/O                |
| F26           | I/O                | I/O                |



| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| G1            | I/O                | I/O                |
| G2            | I/O                | I/O                |
| G3            | I/O                | I/O                |
| G4            | I/O                | I/O                |
| G5            | I/O                | I/O                |
| G6            | I/O                | I/O                |
| G7            | I/O                | I/O                |
| G8            | $V_{DD}$           | $V_{DD}$           |
| G9            | NC                 | NC                 |
| G10           | I/O                | I/O                |
| G11           | NC                 | NC                 |
| G12           | I/O                | I/O                |
| G13           | NC                 | NC                 |
| G14           | I/O                | I/O                |
| G15           | NC                 | NC                 |
| G16           | I/O                | I/O                |
| G17           | NC                 | NC                 |
| G18           | I/O                | I/O                |
| G19           | $V_{DDP}$          | $V_{DDP}$          |
| G20           | NC                 | NC                 |
| G21           | I/O                | I/O                |
| G22           | I/O                | I/O                |
| G23           | I/O                | I/O                |
| G24           | I/O                | I/O                |
| G25           | I/O                | I/O                |
| G26           | I/O                | I/O                |
| H1            | I/O                | I/O                |
| H2            | I/O                | I/O                |
| H3            | I/O                | I/O                |
| H4            | I/O                | I/O                |
| H5            | I/O                | I/O                |
| H6            | I/O                | I/O                |
| H7            | $V_{DDP}$          | $V_{DDP}$          |
| H8            | $V_{DD}$           | $V_{DD}$           |
| H9            | V <sub>DDP</sub>   | V <sub>DDP</sub>   |
| H10           | V <sub>DDP</sub>   | V <sub>DDP</sub>   |
| H11           | V <sub>DDP</sub>   | $V_{DDP}$          |
| H12           | V <sub>DDP</sub>   | V <sub>DDP</sub>   |
| H13           | $V_{DDP}$          | $V_{DDP}$          |

676-FBGA Pin (Continued)

| 676-FBGA Pin  | (Continued)        |                    |
|---------------|--------------------|--------------------|
| Pin<br>Number | APA600<br>Function | APA750<br>Function |
| H14           | $V_{\mathrm{DDP}}$ | $V_{DDP}$          |
| H15           | $V_{DDP}$          | $V_{DDP}$          |
| H16           | $V_{DDP}$          | $V_{DDP}$          |
| H17           | $V_{DDP}$          | $V_{DDP}$          |
| H18           | $V_{DDP}$          | $V_{DDP}$          |
| H19           | $V_{DD}$           | $V_{DD}$           |
| H20           | $V_{DD}$           | $V_{DD}$           |
| H21           | I/O                | I/O                |
| H22           | I/O                | I/O                |
| H23           | I/O                | I/O                |
| H24           | I/O                | I/O                |
| H25           | I/O                | I/O                |
| H26           | I/O                | I/O                |
| J1            | I/O                | I/O                |
| J2            | I/O                | I/O                |
| J3            | I/O                | I/O                |
| J4            | I/O                | I/O                |
| J5            | I/O                | I/O                |
| J6            | I/O                | I/O                |
| J7            | NC                 | NC                 |
| J8            | $V_{DDP}$          | $V_{DDP}$          |
| J9            | $V_{DD}$           | $V_{DD}$           |
| J10           | $V_{DD}$           | $V_{DD}$           |
| J11           | $V_{DD}$           | $V_{DD}$           |
| J12           | $V_{DD}$           | $V_{DD}$           |
| J13           | $V_{DD}$           | $V_{DD}$           |
| J14           | $V_{DD}$           | $V_{DD}$           |
| J15           | $V_{DD}$           | $V_{DD}$           |
| J16           | $V_{DD}$           | $V_{DD}$           |
| J17           | $V_{DD}$           | $V_{DD}$           |
| J18           | $V_{DD}$           | $V_{DD}$           |
| J19           | $V_{DDP}$          | $V_{DDP}$          |
| J20           | NC                 | NC                 |
| J21           | I/O                | I/O                |
| J22           | I/O                | I/O                |
| J23           | I/O                | I/O                |
| J24           | I/O                | I/O                |
| J25           | I/O                | I/O                |
| J26           | I/O                | I/O                |

#### **APA750** Pin **APA600** Number Function **Function** K1 I/O I/O I/O K2 I/O I/O K3 I/O K4 I/O I/O K5 I/O I/O I/O I/O K6 I/O I/O K7 K8 $V_{DDP}$ $V_{DDP}$ K9 $V_{DD}$ $V_{DD}$ GND GND K10 GND GND K11 K12 GND GND GND GND K13 K14 **GND GND** K15 **GND** GND GND K16 **GND** GND K17 GND K18 $V_{DD}$ $V_{DD}$ K19 $V_{DDP}$ $V_{\mathsf{DDP}}$ I/O K20 I/O K21 I/O I/O K22 I/O I/O K23 I/O I/O K24 I/O I/O K25 I/O I/O K26 I/O I/O I/O I/O L1 L2 I/O I/O L3 I/O I/O L4 I/O I/O L5 I/O I/O I/O I/O L6 NC NC L7 L8 $V_{DDP}$ $V_{\text{DDP}}$ L9 $V_{DD}$ $V_{DD}$ **GND** GND L10 GND GND L11

**GND** 

**GND** 

L12

L13

#### 676-FBGA Pin (Continued)

|               | rin (Continuea)    |                    |
|---------------|--------------------|--------------------|
| Pin<br>Number | APA600<br>Function | APA750<br>Function |
| L14           | GND                | GND                |
| L15           | GND                | GND                |
| L16           | GND                | GND                |
| L17           | GND                | GND                |
| L18           | $V_{DD}$           | $V_{DD}$           |
| L19           | $V_{DDP}$          | $V_{DDP}$          |
| L20           | NC                 | NC                 |
| L21           | I/O                | I/O                |
| L22           | I/O                | I/O                |
| L23           | I/O                | I/O                |
| L24           | I/O                | I/O                |
| L25           | I/O                | I/O                |
| L26           | I/O                | I/O                |
| M1            | I/O                | I/O                |
| M2            | I/O                | I/O                |
| M3            | I/O                | I/O                |
| M4            | I/O                | I/O                |
| M5            | I/O                | I/O                |
| M6            | I/O                | I/O                |
| M7            | I/O                | I/O                |
| M8            | $V_{DDP}$          | $V_{DDP}$          |
| M9            | $V_{DD}$           | $V_{DD}$           |
| M10           | GND                | GND                |
| M11           | GND                | GND                |
| M12           | GND                | GND                |
| M13           | GND                | GND                |
| M14           | GND                | GND                |
| M15           | GND                | GND                |
| M16           | GND                | GND                |
| M17           | GND                | GND                |
| M18           | $V_{DD}$           | $V_{DD}$           |
| M19           | $V_{DDP}$          | $V_{DDP}$          |
| M20           | I/O                | I/O                |
| M21           | I/O                | I/O                |
| M22           | I/O                | I/O                |
| M23           | I/O                | I/O                |
| M24           | I/O                | I/O                |
| M25           | I/O                | I/O                |
| M26           | I/O                | I/O                |

GND

GND



| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| Number<br>N1  | GL                 | GL                 |
| N1<br>N2      | GL<br>AGND         | AGND               |
|               | I/O                | I/O                |
| N3<br>N4      |                    |                    |
| N4<br>N5      | I/O<br>NPECL       | I/O<br>NPECL       |
| N6            | I/O                | I/O                |
| N7            | NC                 | NC                 |
|               |                    |                    |
| N8            | V <sub>DDP</sub>   | $V_{DDP}$          |
| N9            | V <sub>DD</sub>    | V <sub>DD</sub>    |
| N10           | GND                | GND                |
| N11           | GND                | GND                |
| N12           | GND                | GND                |
| N13           | GND                | GND                |
| N14           | GND                | GND                |
| N15           | GND                | GND                |
| N16           | GND                | GND                |
| N17           | GND                | GND                |
| N18           | $V_{DD}$           | $V_{DD}$           |
| N19           | $V_{DDP}$          | $V_{DDP}$          |
| N20           | NC                 | NC                 |
| N21           | I/O                | I/O                |
| N22           | GL                 | GL                 |
| N23           | I/O                | I/O                |
| N24           | NPECL              | NPECL              |
| N25           | GL                 | GL                 |
| N26           | I/O                | I/O                |
| P1            | GL                 | GL                 |
| P2            | AVDD               | AVDD               |
| P3            | I/O                | I/O                |
| P4            | I/O                | I/O                |
| P5            | PPECL (I/P)        | PPECL (I/P)        |
| P6            | I/O                | I/O                |
| P7            | I/O                | I/O                |
| P8            | $V_{DDP}$          | $V_{DDP}$          |
| P9            | $V_{DD}$           | $V_{DD}$           |
| P10           | GND                | GND                |
| P11           | GND                | GND                |
| P12           | GND                | GND                |
| P13           | GND                | GND                |

676-FBGA Pin (Continued)

| 676-FBGA Pin (Continued) |                    |                    |  |
|--------------------------|--------------------|--------------------|--|
| Pin<br>Number            | APA600<br>Function | APA750<br>Function |  |
| P14                      | GND                | GND                |  |
| P15                      | GND                | GND                |  |
| P16                      | GND                | GND                |  |
| P17                      | GND                | GND                |  |
| P18                      | $V_{DD}$           | $V_{DD}$           |  |
| P19                      | $V_{DDP}$          | $V_{DDP}$          |  |
| P20                      | I/O                | I/O                |  |
| P21                      | I/O                | I/O                |  |
| P22                      | I/O                | I/O                |  |
| P23                      | I/O                | I/O                |  |
| P24                      | PPECL (I/P)        | PPECL (I/P)        |  |
| P25                      | AVDD               | AVDD               |  |
| P26                      | AGND               | AGND               |  |
| R1                       | I/O                | I/O                |  |
| R2                       | I/O                | I/O                |  |
| R3                       | I/O                | I/O                |  |
| R4                       | I/O                | I/O                |  |
| R5                       | I/O                | I/O                |  |
| R6                       | I/O                | I/O                |  |
| R7                       | NC                 | NC                 |  |
| R8                       | $V_{DDP}$          | $V_{DDP}$          |  |
| R9                       | $V_{DD}$           | $V_{DD}$           |  |
| R10                      | GND                | GND                |  |
| R11                      | GND                | GND                |  |
| R12                      | GND                | GND                |  |
| R13                      | GND                | GND                |  |
| R14                      | GND                | GND                |  |
| R15                      | GND                | GND                |  |
| R16                      | GND                | GND                |  |
| R17                      | GND                | GND                |  |
| R18                      | $V_{DD}$           | $V_{DD}$           |  |
| R19                      | $V_{DDP}$          | $V_{DDP}$          |  |
| R20                      | NC                 | NC                 |  |
| R21                      | I/O                | I/O                |  |
| R22                      | I/O                | I/O                |  |
| R23                      | I/O                | I/O                |  |
| R24                      | I/O                | I/O                |  |
| R25                      | I/O                | I/O                |  |
| R26                      | I/O                | I/O                |  |

#### **APA750** Pin **APA600** Number Function **Function** T1 I/O I/O I/O T2 I/O Т3 I/O I/O T4 I/O I/O T5 I/O I/O I/O I/O T6 T7 I/O I/O T8 $V_{DDP}$ $V_{DDP}$ Т9 $V_{DD}$ $V_{DD}$ T10 GND GND T11 GND GND T12 GND GND GND GND T13 T14 **GND GND** T15 **GND GND GND** T16 **GND** GND GND T17 T18 $V_{DD}$ $V_{DD}$ T19 $V_{DDP}$ $V_{\mathsf{DDP}}$ I/O T20 I/O T21 I/O I/O T22 I/O I/O T23 I/O I/O T24 I/O I/O I/O I/O T25 I/O I/O T26 I/O I/O U1 I/O I/O U2 U3 I/O I/O U4 I/O I/O U5 I/O I/O I/O I/O U6 NC NC U7 U8 $V_{DDP}$ $V_{\text{DDP}}$ U9 $V_{DD}$ $V_{DD}$ U10 **GND GND** GND GND U11 U12 **GND GND** GND U13 **GND**

#### 676-FBGA Pin (Continued)

| 0/0-FBGA      | Pin (Continued)    |                    |
|---------------|--------------------|--------------------|
| Pin<br>Number | APA600<br>Function | APA750<br>Function |
| U14           | GND                | GND                |
| U15           | GND                | GND                |
| U16           | GND                | GND                |
| U17           | GND                | GND                |
| U18           | $V_{DD}$           | $V_{DD}$           |
| U19           | $V_{DDP}$          | $V_{DDP}$          |
| U20           | NC                 | NC                 |
| U21           | I/O                | I/O                |
| U22           | I/O                | I/O                |
| U23           | I/O                | I/O                |
| U24           | I/O                | I/O                |
| U25           | I/O                | I/O                |
| U26           | I/O                | I/O                |
| V1            | I/O                | I/O                |
| V2            | I/O                | I/O                |
| V3            | I/O                | I/O                |
| V4            | I/O                | I/O                |
| V5            | I/O                | I/O                |
| V6            | I/O                | I/O                |
| V7            | I/O                | I/O                |
| V8            | $V_{DDP}$          | $V_{DDP}$          |
| V9            | $V_{DD}$           | $V_{DD}$           |
| V10           | $V_{DD}$           | $V_{DD}$           |
| V11           | $V_{DD}$           | $V_{DD}$           |
| V12           | $V_{DD}$           | $V_{DD}$           |
| V13           | $V_{DD}$           | $V_{DD}$           |
| V14           | $V_{DD}$           | $V_{DD}$           |
| V15           | $V_{DD}$           | $V_{DD}$           |
| V16           | $V_{DD}$           | $V_{DD}$           |
| V17           | $V_{DD}$           | $V_{DD}$           |
| V18           | $V_{DD}$           | $V_{DD}$           |
| V19           | $V_{DDP}$          | $V_{DDP}$          |
| V20           | I/O                | I/O                |
| V21           | I/O                | I/O                |
| V22           | I/O                | I/O                |
| V23           | I/O                | I/O                |
| V24           | I/O                | I/O                |
| V25           | I/O                | I/O                |
| V26           | I/O                | I/O                |



#### APA750 Pin APA600 Number Function Function W1 I/O I/O I/O I/O W2 I/O W3 I/O W4 I/O I/O I/O I/O W5 W6 I/O I/O W7 $V_{DD}$ $V_{DD}$ W8 $V_{DD}$ $V_{DD}$ W9 $V_{\mathsf{DDP}}$ $V_{DDP}$ W10 $V_{\mathsf{DDP}}$ $V_{DDP}$ W11 $V_{DDP}$ $V_{DDP}$ W12 $V_{\mathsf{DDP}}$ $V_{\mathsf{DDP}}$ W13 $V_{\text{DDP}}$ $V_{DDP}$ W14 $V_{DDP}$ $V_{DDP}$ W15 $V_{\mathsf{DDP}}$ $V_{DDP}$ W16 $V_{\mathsf{DDP}}$ $V_{\mathsf{DDP}}$ W17 $V_{\text{DDP}}$ $V_{\text{DDP}}$ W18 $V_{\mathsf{DDP}}$ $V_{DDP}$ W19 $V_{DD}$ $V_{DD}$ W20 $V_{DDP}$ $V_{DDP}$ W21 I/O I/O W22 I/O I/O W23 I/O I/O W24 I/O I/O W25 I/O I/O W26 I/O I/O Y1 I/O I/O Y2 I/O I/O Y3 I/O I/O Y4 I/O I/O Y5 I/O I/O Y6 I/O I/O I/O I/O Y7 Y8 $V_{DDP}$ $V_{DDP}$ Y9 NC NC Y10 I/O I/O Y11 NC NC Y12 I/O I/O Y13 NC NC

#### 676-FBGA Pin (Continued)

| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| Y14           | I/O                | I/O                |
| Y15           | NC                 | NC                 |
| Y16           | I/O                | I/O                |
| Y17           | NC                 | NC                 |
| Y18           | I/O                | I/O                |
| Y19           | $V_{DD}$           | $V_{DD}$           |
| Y20           | $V_{PP}$           | $V_{PP}$           |
| Y21           | I/O                | I/O                |
| Y22           | I/O                | I/O                |
| Y23           | I/O                | I/O                |
| Y24           | I/O                | I/O                |
| Y25           | I/O                | I/O                |
| Y26           | I/O                | I/O                |
| AA1           | I/O                | I/O                |
| AA2           | I/O                | I/O                |
| AA3           | I/O                | I/O                |
| AA4           | I/O                | I/O                |
| AA5           | I/O                | I/O                |
| AA6           | GND                | GND                |
| AA7           | I/O                | I/O                |
| AA8           | I/O                | I/O                |
| AA9           | I/O                | I/O                |
| AA10          | I/O                | I/O                |
| AA11          | I/O                | I/O                |
| AA12          | I/O                | I/O                |
| AA13          | I/O                | I/O                |
| AA14          | I/O                | I/O                |
| AA15          | I/O                | I/O                |
| AA16          | I/O                | I/O                |
| AA17          | I/O                | I/O                |
| AA18          | I/O                | I/O                |
| AA19          | I/O                | I/O                |
| AA20          | I/O                | I/O                |
| AA21          | TDO                | TDO                |
| AA22          | GND                | GND                |
| AA23          | GND                | GND                |
| AA24          | I/O                | I/O                |
| AA25          | I/O                | I/O                |
| AA26          | I/O                | I/O                |

| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| AB1           | I/O                | I/O                |
| AB2           | I/O                | I/O                |
| AB3           | I/O                | I/O                |
| AB4           | I/O                | I/O                |
| AB5           | I/O                | I/O                |
| AB6           | GND                | GND                |
| AB7           | GND                | GND                |
| AB8           | I/O                | I/O                |
| AB9           | I/O                | I/O                |
| AB10          | I/O                | I/O                |
| AB11          | I/O                | I/O                |
| AB12          | I/O                | I/O                |
| AB13          | I/O                | I/O                |
| AB14          | I/O                | I/O                |
| AB15          | I/O                | I/O                |
| AB16          | I/O                | I/O                |
| AB17          | I/O                | I/O                |
| AB18          | I/O                | I/O                |
| AB19          | I/O                | I/O                |
| AB20          | I/O                | I/O                |
| AB21          | TCK                | TCK                |
| AB22          | TRST               | TRST               |
| AB23          | I/O                | I/O                |
| AB24          | I/O                | I/O                |
| AB25          | I/O                | I/O                |
| AB26          | I/O                | I/O                |
| AC1           | I/O                | I/O                |
| AC2           | I/O                | I/O                |
| AC3           | I/O                | I/O                |
| AC4           | I/O                | I/O                |
| AC5           | GND                | GND                |
| AC6           | I/O                | I/O                |
| AC7           | I/O                | I/O                |
| AC8           | I/O                | I/O                |
| AC9           | GND                | GND                |
| AC10          | I/O                | I/O                |
| AC11          | I/O                | I/O                |
| AC12          | I/O                | I/O                |
| AC13          | I/O                | I/O                |

## 676-FBGA Pin (Continued)

| 6/6-FBGA Pin (Continued) |                    |                    |  |
|--------------------------|--------------------|--------------------|--|
| Pin<br>Number            | APA600<br>Function | APA750<br>Function |  |
| AC14                     | I/O                | I/O                |  |
| AC15                     | I/O                | I/O                |  |
| AC16                     | I/O                | I/O                |  |
| AC17                     | I/O                | I/O                |  |
| AC18                     | I/O                | I/O                |  |
| AC19                     | I/O                | I/O                |  |
| AC20                     | I/O                | I/O                |  |
| AC21                     | I/O                | I/O                |  |
| AC22                     | TMS                | TMS                |  |
| AC23                     | RCK                | RCK                |  |
| AC24                     | I/O                | I/O                |  |
| AC25                     | I/O                | I/O                |  |
| AC26                     | I/O                | I/O                |  |
| AD1                      | I/O                | I/O                |  |
| AD2                      | I/O                | I/O                |  |
| AD3                      | I/O                | I/O                |  |
| AD4                      | I/O                | I/O                |  |
| AD5                      | I/O                | I/O                |  |
| AD6                      | I/O                | I/O                |  |
| AD7                      | I/O                | I/O                |  |
| AD8                      | I/O                | I/O                |  |
| AD9                      | I/O                | I/O                |  |
| AD10                     | I/O                | I/O                |  |
| AD11                     | I/O                | I/O                |  |
| AD12                     | I/O                | I/O                |  |
| AD13                     | I/O                | I/O                |  |
| AD14                     | I/O                | I/O                |  |
| AD15                     | I/O                | I/O                |  |
| AD16                     | I/O                | I/O                |  |
| AD17                     | I/O                | I/O                |  |
| AD18                     | I/O                | I/O                |  |
| AD19                     | I/O                | I/O                |  |
| AD20                     | I/O                | I/O                |  |
| AD21                     | I/O                | I/O                |  |
| AD22                     | I/O                | I/O                |  |
| AD23                     | TDI                | TDI                |  |
| AD24                     | $V_{PN}$           | $V_{PN}$           |  |
| AD25                     | I/O                | I/O                |  |
| AD26                     | I/O                | I/O                |  |



| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| AE1           | GND                | GND                |
| AE2           | GND                | GND                |
| AE3           | GND                | GND                |
| AE4           | I/O                | I/O                |
| AE5           | I/O                | I/O                |
| AE6           | I/O                | I/O                |
| AE7           | I/O                | I/O                |
| AE8           | I/O                | I/O                |
| AE9           | I/O                | I/O                |
| AE10          | I/O                | I/O                |
| AE11          | I/O                | I/O                |
| AE12          | I/O                | I/O                |
| AE13          | I/O                | I/O                |
| AE14          | I/O                | I/O                |
| AE15          | I/O                | I/O                |
| AE16          | I/O                | I/O                |
| AE17          | I/O                | I/O                |
| AE18          | I/O                | I/O                |
| AE19          | I/O                | I/O                |
| AE20          | I/O                | I/O                |
| AE21          | I/O                | I/O                |
| AE22          | I/O                | I/O                |
| AE23          | I/O                | I/O                |
| AE24          | I/O                | I/O                |
| AE25          | GND                | GND                |
| AE26          | GND                | GND                |
| AF1           | GND                | GND                |
| AF2           | GND                | GND                |
| AF3           | GND                | GND                |
| AF4           | GND                | GND                |
| AF5           | I/O                | I/O                |
| AF6           | I/O                | I/O                |
| AF7           | I/O                | I/O                |
| AF8           | I/O                | I/O                |
| AF9           | I/O                | I/O                |
| AF10          | I/O                | I/O                |
| AF11          | I/O                | I/O                |
| AF12          | I/O                | I/O                |
| AF13          | I/O                | I/O                |

676-FBGA Pin (Continued)

| Pin<br>Number | APA600<br>Function | APA750<br>Function |
|---------------|--------------------|--------------------|
| AF14          | I/O                | I/O                |
| AF15          | I/O                | I/O                |
| AF16          | I/O                | I/O                |
| AF17          | I/O                | I/O                |
| AF18          | I/O                | I/O                |
| AF19          | I/O                | I/O                |
| AF20          | I/O                | I/O                |
| AF21          | I/O                | I/O                |
| AF22          | I/O                | I/O                |
| AF23          | I/O                | I/O                |
| AF24          | I/O                | I/O                |
| AF25          | GND                | GND                |
| AF26          | GND                | GND                |

#### Package Pin Assignments (Continued)

#### 896-Pin FBGA (Bottom View)

A1 Ball Pad Corner



#### 896 FBGA Pin

#### **APA1000** Pin **APA750** Number **Function Function GND GND** A2 АЗ **GND GND** A4 I/O I/O A5 **GND GND** A6 I/O I/O Α7 **GND** GND Α8 I/O I/O Α9 I/O I/O A10 I/O I/O I/O I/O A11 I/O I/O A12 A13 I/O I/O A14 I/O I/O A15 I/O I/O A16 I/O I/O A17 I/O I/O A18 I/O I/O A19 I/O I/O A20 I/O I/O A21 I/O I/O A22 I/O I/O A23 I/O I/O A24 GND GND A25 I/O I/O A26 GND GND A27 I/O I/O A28 **GND** GND GND A29 **GND** В1 **GND GND** B2 **GND** GND ВЗ I/O I/O В4 $V_{DD}$ $V_{DD}$ B5 I/O I/O В6 $V_{\text{DD}}$ $V_{DD}$ В7 I/O I/O I/O I/O B8 I/O I/O В9 I/O I/O B10 I/O B11 I/O

896 FBGA Pin (Continued)

| 896 FBGA PIN ( | Continuea)         |                     |
|----------------|--------------------|---------------------|
| Pin<br>Number  | APA750<br>Function | APA1000<br>Function |
| B12            | I/O                | I/O                 |
| B13            | I/O                | I/O                 |
| B14            | I/O                | I/O                 |
| B15            | I/O                | I/O                 |
| B16            | I/O                | I/O                 |
| B17            | I/O                | I/O                 |
| B18            | I/O                | I/O                 |
| B19            | I/O                | I/O                 |
| B20            | I/O                | I/O                 |
| B21            | I/O                | I/O                 |
| B22            | I/O                | I/O                 |
| B23            | I/O                | I/O                 |
| B24            | I/O                | I/O                 |
| B25            | $V_{DD}$           | $V_{DD}$            |
| B26            | I/O                | I/O                 |
| B27            | $V_{DD}$           | $V_{DD}$            |
| B28            | I/O                | I/O                 |
| B29            | GND                | GND                 |
| B30            | GND                | GND                 |
| C1             | GND                | GND                 |
| C2             | I/O                | I/O                 |
| C3             | $V_{DD}$           | $V_{DD}$            |
| C4             | I/O                | I/O                 |
| C5             | $V_{DDP}$          | $V_{DDP}$           |
| C6             | I/O                | I/O                 |
| C7             | I/O                | I/O                 |
| C8             | I/O                | I/O                 |
| C9             | I/O                | I/O                 |
| C10            | I/O                | I/O                 |
| C11            | I/O                | I/O                 |
| C12            | I/O                | I/O                 |
| C13            | I/O                | I/O                 |
| C14            | I/O                | I/O                 |
| C15            | I/O                | I/O                 |
| C16            | I/O                | I/O                 |
| C17            | I/O                | I/O                 |
| C18            | I/O                | I/O                 |
| C19            | I/O                | I/O                 |
| C20            | I/O                | I/O                 |
|                |                    |                     |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| C21           | I/O                | I/O                 |
| C22           | I/O                | I/O                 |
| C23           | I/O                | I/O                 |
| C24           | I/O                | I/O                 |
| C25           | I/O                | I/O                 |
| C26           | $V_{DDP}$          | $V_{DDP}$           |
| C27           | I/O                | I/O                 |
| C28           | $V_{DD}$           | $V_{DD}$            |
| C29           | NC                 | I/O                 |
| C30           | GND                | GND                 |
| D1            | I/O                | I/O                 |
| D2            | $V_{DD}$           | $V_{DD}$            |
| D3            | I/O                | I/O                 |
| D4            | GND                | GND                 |
| D5            | I/O                | I/O                 |
| D6            | I/O                | I/O                 |
| D7            | I/O                | I/O                 |
| D8            | I/O                | I/O                 |
| D9            | I/O                | I/O                 |
| D10           | I/O                | I/O                 |
| D11           | I/O                | I/O                 |
| D12           | I/O                | I/O                 |
| D13           | I/O                | I/O                 |
| D14           | I/O                | I/O                 |
| D15           | I/O                | I/O                 |
| D16           | I/O                | I/O                 |
| D17           | I/O                | I/O                 |
| D18           | I/O                | I/O                 |
| D19           | I/O                | I/O                 |
| D20           | I/O                | I/O                 |
| D21           | I/O                | I/O                 |
| D22           | I/O                | I/O                 |
| D23           | I/O                | I/O                 |
| D24           | I/O                | I/O                 |
| D25           | I/O                | I/O                 |
| D26           | I/O                | I/O                 |
| D27           | GND                | GND                 |
| D28           | I/O                | I/O                 |
| D29           | $V_{DD}$           | $V_{DD}$            |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| D30           | I/O                | I/O                 |
| E1            | GND                | GND                 |
| E2            | I/O                | I/O                 |
| E3            | $V_{DDP}$          | $V_{DDP}$           |
| E4            | I/O                | I/O                 |
| E5            | $V_{DD}$           | $V_{DD}$            |
| E6            | I/O                | I/O                 |
| E7            | $V_{DDP}$          | $V_{DDP}$           |
| E8            | I/O                | I/O                 |
| E9            | I/O                | I/O                 |
| E10           | I/O                | I/O                 |
| E11           | I/O                | I/O                 |
| E12           | I/O                | I/O                 |
| E13           | I/O                | I/O                 |
| E14           | I/O                | I/O                 |
| E15           | I/O                | I/O                 |
| E16           | I/O                | I/O                 |
| E17           | I/O                | I/O                 |
| E18           | I/O                | I/O                 |
| E19           | I/O                | I/O                 |
| E20           | I/O                | I/O                 |
| E21           | I/O                | I/O                 |
| E22           | I/O                | I/O                 |
| E23           | I/O                | I/O                 |
| E24           | $V_{DDP}$          | $V_{DDP}$           |
| E25           | I/O                | I/O                 |
| E26           | $V_{DD}$           | $V_{DD}$            |
| E27           | I/O                | I/O                 |
| E28           | $V_{DDP}$          | $V_{DDP}$           |
| E29           | I/O                | I/O                 |
| E30           | GND                | GND                 |
| F1            | I/O                | I/O                 |
| F2            | $V_{DD}$           | $V_{DD}$            |
| F3            | I/O                | I/O                 |
| F4            | I/O                | I/O                 |
| F5            | I/O                | I/O                 |
| F6            | GND                | GND                 |
| F7            | I/O                | I/O                 |
| F8            | I/O                | I/O                 |



110

# 896 FBGA Pin (Continued)

# 896 FBGA Pin (Continued)

| OJO I DUA I III ( | 96 FBGA PIN (Continued) |                     |  |
|-------------------|-------------------------|---------------------|--|
| Pin<br>Number     | APA750<br>Function      | APA1000<br>Function |  |
| G18               | I/O                     | I/O                 |  |
| G19               | I/O                     | I/O                 |  |
| G20               | I/O                     | I/O                 |  |
| G21               | I/O                     | I/O                 |  |
| G22               | $V_{DDP}$               | $V_{DDP}$           |  |
| G23               | I/O                     | I/O                 |  |
| G24               | $V_{DD}$                | $V_{DD}$            |  |
| G25               | I/O                     | I/O                 |  |
| G26               | $V_{DDP}$               | $V_{DDP}$           |  |
| G27               | I/O                     | I/O                 |  |
| G28               | I/O                     | I/O                 |  |
| G29               | I/O                     | I/O                 |  |
| G30               | GND                     | GND                 |  |
| H1                | I/O                     | I/O                 |  |
| H2                | I/O                     | I/O                 |  |
| H3                | I/O                     | I/O                 |  |
| H4                | I/O                     | I/O                 |  |
| H5                | I/O                     | I/O                 |  |
| H6                | I/O                     | I/O                 |  |
| H7                | I/O                     | I/O                 |  |
| H8                | GND                     | GND                 |  |
| H9                | NC                      | I/O                 |  |
| H10               | NC                      | I/O                 |  |
| H11               | NC                      | I/O                 |  |
| H12               | NC                      | I/O                 |  |
| H13               | NC                      | I/O                 |  |
| H14               | NC                      | I/O                 |  |
| H15               | NC                      | I/O                 |  |
| H16               | NC                      | I/O                 |  |
| H17               | NC                      | I/O                 |  |
| H18               | NC                      | I/O                 |  |
| H19               | NC                      | I/O                 |  |
| H20               | NC                      | I/O                 |  |
| H21               | NC                      | I/O                 |  |
| H22               | NC                      | I/O                 |  |
| H23               | GND                     | GND                 |  |
| H24               | I/O                     | I/O                 |  |
| H25               | I/O                     | I/O                 |  |
| H26               | I/O                     | I/O                 |  |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| F9            | I/O                | I/O                 |
| F10           | I/O                | I/O                 |
| F11           | I/O                | I/O                 |
| F12           | I/O                | I/O                 |
| F13           | I/O                | I/O                 |
| F14           | I/O                | I/O                 |
| F15           | I/O                | I/O                 |
| F16           | I/O                | I/O                 |
| F17           | I/O                | I/O                 |
| F18           | I/O                | I/O                 |
| F19           | I/O                | I/O                 |
| F20           | I/O                | I/O                 |
| F21           | I/O                | I/O                 |
| F22           | I/O                | I/O                 |
| F23           | I/O                | I/O                 |
| F24           | I/O                | I/O                 |
| F25           | GND                | GND                 |
| F26           | I/O                | I/O                 |
| F27           | I/O                | I/O                 |
| F28           | I/O                | I/O                 |
| F29           | $V_{DD}$           | $V_{DD}$            |
| F30           | I/O                | I/O                 |
| G1            | GND                | GND                 |
| G2            | I/O                | I/O                 |
| G3            | I/O                | I/O                 |
| G4            | I/O                | I/O                 |
| G5            | $V_{DDP}$          | $V_{DDP}$           |
| G6            | I/O                | I/O                 |
| G7            | $V_{DD}$           | $V_{DD}$            |
| G8            | I/O                | I/O                 |
| G9            | $V_{DDP}$          | $V_{DDP}$           |
| G10           | I/O                | I/O                 |
| G11           | I/O                | I/O                 |
| G12           | I/O                | I/O                 |
| G13           | I/O                | I/O                 |
| G14           | I/O                | I/O                 |
| G15           | I/O                | I/O                 |
| G16           | I/O                | I/O                 |
| G17           | I/O                | I/O                 |

| 896 FBGA Pin (Continued) |                    |                     |
|--------------------------|--------------------|---------------------|
| Pin<br>Number            | APA750<br>Function | APA1000<br>Function |
| H27                      | I/O                | I/O                 |
| H28                      | I/O                | I/O                 |
| H29                      | I/O                | I/O                 |
| H30                      | I/O                | I/O                 |
| J1                       | I/O                | I/O                 |
| J2                       | I/O                | I/O                 |
| J3                       | I/O                | I/O                 |
| J4                       | I/O                | I/O                 |
| J5                       | I/O                | I/O                 |
| J6                       | I/O                | I/O                 |
| J7                       | $V_{DDP}$          | $V_{DDP}$           |
| J8                       | I/O                | I/O                 |
| J9                       | $V_{DD}$           | $V_{DD}$            |
| J10                      | NC                 | I/O                 |
| J11                      | NC                 | I/O                 |
| J12                      | NC                 | I/O                 |
| J13                      | NC                 | I/O                 |
| J14                      | NC                 | I/O                 |
| J15                      | NC                 | I/O                 |
| J16                      | NC                 | I/O                 |
| J17                      | NC                 | I/O                 |
| J18                      | NC                 | I/O                 |
| J19                      | NC                 | I/O                 |
| J20                      | NC                 | I/O                 |
| J21                      | NC                 | I/O                 |
| J22                      | $V_{DD}$           | $V_{DD}$            |
| J23                      | I/O                | I/O                 |
| J24                      | $V_{DDP}$          | $V_{DDP}$           |
| J25                      | I/O                | I/O                 |
| J26                      | I/O                | I/O                 |
| J27                      | I/O                | I/O                 |
| J28                      | I/O                | I/O                 |
| J29                      | I/O                | I/O                 |
| J30                      | I/O                | I/O                 |
| K1                       | I/O                | I/O                 |
| K2                       | I/O                | I/O                 |
| K3                       | I/O                | I/O                 |
| K4                       | I/O                | I/O                 |
| K5                       | I/O                | I/O                 |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| K6            | I/O                | I/O                 |
| K7            | I/O                | I/O                 |
| K8            | I/O                | I/O                 |
| K9            | NC                 | I/O                 |
| K10           | $V_{DD}$           | $V_{DD}$            |
| K11           | NC                 | I/O                 |
| K12           | $V_{DDP}$          | $V_{DDP}$           |
| K13           | $V_{DDP}$          | $V_{DDP}$           |
| K14           | $V_{DDP}$          | $V_{DDP}$           |
| K15           | $V_{DDP}$          | $V_{DDP}$           |
| K16           | $V_{DDP}$          | $V_{DDP}$           |
| K17           | $V_{DDP}$          | $V_{DDP}$           |
| K18           | $V_{DDP}$          | $V_{DDP}$           |
| K19           | $V_{DDP}$          | $V_{DDP}$           |
| K20           | NC                 | I/O                 |
| K21           | $V_{DD}$           | $V_{DD}$            |
| K22           | NC                 | I/O                 |
| K23           | I/O                | I/O                 |
| K24           | I/O                | I/O                 |
| K25           | I/O                | I/O                 |
| K26           | I/O                | I/O                 |
| K27           | I/O                | I/O                 |
| K28           | I/O                | I/O                 |
| K29           | I/O                | I/O                 |
| K30           | I/O                | I/O                 |
| L1            | I/O                | I/O                 |
| L2            | I/O                | I/O                 |
| L3            | I/O                | I/O                 |
| L4            | I/O                | I/O                 |
| L5            | I/O                | I/O                 |
| L6            | I/O                | I/O                 |
| L7            | I/O                | I/O                 |
| L8            | I/O                | I/O                 |
| L9            | NC                 | I/O                 |
| L10           | NC                 | I/O                 |
| L11           | $V_{DD}$           | $V_{DD}$            |
| L12           | $V_{DD}$           | $V_{DD}$            |
| L13           | $V_{DD}$           | $V_{DD}$            |
| L14           | $V_{DD}$           | $V_{DD}$            |



| 896 FBG        |                     | Continuea)         |               |
|----------------|---------------------|--------------------|---------------|
| Pi<br>Num      | APA1000<br>Function | APA750<br>Function | Pin<br>Number |
| M2             | $V_{DD}$            | $V_{DD}$           | L15           |
| M2             | $V_{DD}$            | $V_{DD}$           | L16           |
| M2             | $V_{DD}$            | $V_{DD}$           | L17           |
| M2             | $V_{DD}$            | $V_{DD}$           | L18           |
| M2             | $V_{DD}$            | $V_{DD}$           | L19           |
| M2             | $V_{DD}$            | $V_{DD}$           | L20           |
| M3             | I/O                 | NC                 | L21           |
| N <sup>2</sup> | I/O                 | NC                 | L22           |
| N2             | I/O                 | I/O                | L23           |
| N              | I/O                 | I/O                | L24           |
| N <sub>4</sub> | I/O                 | I/O                | L25           |
| N5             | I/O                 | I/O                | L26           |
| Ne             | I/O                 | I/O                | L27           |
| N7             | I/O                 | I/O                | L28           |
| N              | I/O                 | I/O                | L29           |
| N9             | I/O                 | I/O                | L30           |
| N1             | I/O                 | I/O                | M1            |
| N1             | I/O                 | I/O                | M2            |
| N1             | I/O                 | I/O                | M3            |
| N1             | I/O                 | I/O                | M4            |
| N1             | I/O                 | I/O                | M5            |
| N1             | I/O                 | I/O                | M6            |
| N1             | I/O                 | I/O                | M7            |
| N1             | I/O                 | I/O                | M8            |
| N1             | I/O                 | NC                 | M9            |
| N1             | V <sub>DDP</sub>    | $V_{DDP}$          | M10           |
| N2             | $V_{DD}$            | $V_{DD}$           | M11           |
| N2             | GND                 | GND                | M12           |
| N2             | GND                 | GND                | M13           |
| N2             | GND                 | GND                | M14           |
| N2             | GND                 | GND                | M15           |
| N2             | GND                 | GND                | M16           |
| N2             | GND                 | GND                | M17           |
| N2             | GND                 | GND                | M18           |
| N2             | GND                 | GND                | M19           |
| N2             | $V_{DD}$            | $V_{DD}$           | M20           |
| N3             | V <sub>DDP</sub>    | V <sub>DDP</sub>   | M21           |
| P              | I/O                 | NC                 | M22           |
| Р              | I/O                 | I/O                | M23           |

| 96 FBGA Pin (Continued) |                    |                     |
|-------------------------|--------------------|---------------------|
| Pin<br>Number           | APA750<br>Function | APA1000<br>Function |
| M24                     | I/O                | I/O                 |
| M25                     | I/O                | I/O                 |
| M26                     | I/O                | I/O                 |
| M27                     | I/O                | I/O                 |
| M28                     | I/O                | I/O                 |
| M29                     | I/O                | I/O                 |
| M30                     | I/O                | I/O                 |
| N1                      | I/O                | I/O                 |
| N2                      | I/O                | I/O                 |
| N3                      | I/O                | I/O                 |
| N4                      | I/O                | I/O                 |
| N5                      | I/O                | I/O                 |
| N6                      | I/O                | I/O                 |
| N7                      | I/O                | I/O                 |
| N8                      | I/O                | I/O                 |
| N9                      | NC                 | I/O                 |
| N10                     | $V_{DDP}$          | $V_{DDP}$           |
| N11                     | $V_{DD}$           | $V_{DD}$            |
| N12                     | GND                | GND                 |
| N13                     | GND                | GND                 |
| N14                     | GND                | GND                 |
| N15                     | GND                | GND                 |
| N16                     | GND                | GND                 |
| N17                     | GND                | GND                 |
| N18                     | GND                | GND                 |
| N19                     | GND                | GND                 |
| N20                     | $V_{DD}$           | $V_{DD}$            |
| N21                     | $V_{DDP}$          | $V_{DDP}$           |
| N22                     | NC                 | I/O                 |
| N23                     | I/O                | I/O                 |
| N24                     | I/O                | I/O                 |
| N25                     | I/O                | I/O                 |
| N26                     | I/O                | I/O                 |
| N27                     | I/O                | I/O                 |
| N28                     | I/O                | I/O                 |
| N29                     | I/O                | I/O                 |
| N30                     | I/O                | I/O                 |
| P1                      | I/O                | I/O                 |
| P2                      | I/O                | I/O                 |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| P3            | I/O                | I/O                 |
| P4            | I/O                | I/O                 |
| P5            | I/O                | I/O                 |
| P6            | I/O                | I/O                 |
| P7            | I/O                | I/O                 |
| P8            | I/O                | I/O                 |
| P9            | I/O                | I/O                 |
| P10           | $V_{DDP}$          | $V_{DDP}$           |
| P11           | $V_{DD}$           | $V_{DD}$            |
| P12           | GND                | GND                 |
| P13           | GND                | GND                 |
| P14           | GND                | GND                 |
| P15           | GND                | GND                 |
| P16           | GND                | GND                 |
| P17           | GND                | GND                 |
| P18           | GND                | GND                 |
| P19           | GND                | GND                 |
| P20           | $V_{DD}$           | $V_{DD}$            |
| P21           | $V_{DDP}$          | $V_{DDP}$           |
| P22           | I/O                | I/O                 |
| P23           | I/O                | I/O                 |
| P24           | I/O                | I/O                 |
| P25           | I/O                | I/O                 |
| P26           | I/O                | I/O                 |
| P27           | I/O                | I/O                 |
| P28           | I/O                | I/O                 |
| P29           | I/O                | I/O                 |
| P30           | I/O                | I/O                 |
| R1            | I/O                | I/O                 |
| R2            | I/O                | I/O                 |
| R3            | AGND               | AGND                |
| R4            | NPECL              | NPECL               |
| R5            | GL                 | GL                  |
| R6            | I/O                | I/O                 |
| R7            | I/O                | I/O                 |
| R8            | I/O                | I/O                 |
| R9            | NC                 | I/O                 |
| R10           | $V_{DDP}$          | $V_{DDP}$           |
| R11           | $V_{DD}$           | $V_{DD}$            |

| Pin Number         APA750 Function         APA1000 Function           R12         GND         GND           R13         GND         GND           R14         GND         GND           R15         GND         GND           R16         GND         GND           R17         GND         GND           R18         GND         GND           R19         GND         GND           R20         VDD         VDD           R21         VDDP         VDDP           R22         I/O         I/O           R23         I/O         I/O           R24         I/O         I/O           R25         I/O         I/O           R26         I/O         I/O           R27         NPECL         NPECL           R28         AGND         AGND           R29         I/O         I/O           R30         I/O         I/O           T3         GL         GL           T4         PPECL (I/P)         PPECL (I/P)           T5         I/O         I/O           T6         I/O         I/O           T0 <th colspan="3">96 FBGA PIN (Continued)</th>                | 96 FBGA PIN (Continued) |                    |             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|-------------|
| R13       GND       GND         R14       GND       GND         R15       GND       GND         R16       GND       GND         R17       GND       GND         R18       GND       GND         R19       GND       GND         R20       VDDP       VDDP         R21       VDDP       VDDP         R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDDP         T11       <                                                                                                                                                               |                         | APA750<br>Function |             |
| R14         GND         GND           R15         GND         GND           R16         GND         GND           R17         GND         GND           R18         GND         GND           R19         GND         GND           R20         VDDP         VDDP           R21         VDDP         VDDP           R22         I/O         I/O           R23         I/O         I/O           R24         I/O         I/O           R25         I/O         I/O           R26         I/O         I/O           R27         NPECL         NPECL           R28         AGND         AGND           R29         I/O         I/O           R30         I/O         I/O           R30         I/O         I/O           R31         GL         GL           R4         PPECL (I/P)         PPECL (I/P)           T5         I/O         I/O           T6         I/O         I/O           T7         I/O         I/O           T0         I/O         I/O           T0         I/O                                                                                | R12                     | GND                | GND         |
| R15         GND         GND           R16         GND         GND           R17         GND         GND           R18         GND         GND           R19         GND         GND           R20         VDD         VDD           R21         VDDP         VDDP           R22         I/O         I/O           R23         I/O         I/O           R24         I/O         I/O           R25         I/O         I/O           R26         I/O         I/O           R27         NPECL         NPECL           R28         AGND         AGND           R29         I/O         I/O           R30         I/O         I/O           T1         I/O         I/O           T2         AVDD         AVDD           T3         GL         GL           T4         PPECL (I/P)         PPECL (I/P)           T5         I/O         I/O           T6         I/O         I/O           T6         I/O         I/O           T0         T/O         I/O           T0         I/O <t< td=""><td>R13</td><td>GND</td><td>GND</td></t<>                               | R13                     | GND                | GND         |
| R16       GND       GND         R17       GND       GND         R18       GND       GND         R19       GND       GND         R20       VDDP       VDDP         R21       VDDP       VDDP         R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T6       I/O       I/O         T6       I/O       I/O         T0       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDD         T12       G                                                                                                                                                                   | R14                     | GND                | GND         |
| R17       GND       GND         R18       GND       GND         R19       GND       GND         R20       VDDP       VDDP         R21       VDDP       VDDP         R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T6       I/O       I/O         T0       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDDP         T12       GND       GND         T13                                                                                                                                                                          | R15                     | GND                | GND         |
| R18       GND       GND         R19       GND       GND         R20       V <sub>DDP</sub> V <sub>DDP</sub> R21       V <sub>DDP</sub> V <sub>DDP</sub> R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15                                                                                                                                  | R16                     | GND                | GND         |
| R19         GND         GND           R20         V <sub>DD</sub> V <sub>DD</sub> R21         V <sub>DDP</sub> V <sub>DDP</sub> R22         I/O         I/O           R23         I/O         I/O           R24         I/O         I/O           R25         I/O         I/O           R26         I/O         I/O           R27         NPECL         NPECL           R28         AGND         AGND           R29         I/O         I/O           R30         I/O         I/O           T1         I/O         I/O           T2         AVDD         AVDD           T3         GL         GL           T4         PPECL (I/P)         PPECL (I/P)           T5         I/O         I/O           T6         I/O         I/O           T7         I/O         I/O           T6         I/O         I/O           T6         I/O         I/O           T6         I/O         I/O           T0         V <sub>DDP</sub> V <sub>DDP</sub> T11         V <sub>DD</sub> V <sub>DD</sub> T12         GND                                                           | R17                     | GND                | GND         |
| R20         V <sub>DD</sub> V <sub>DDP</sub> R21         V <sub>DDP</sub> V <sub>DDP</sub> R22         I/O         I/O           R23         I/O         I/O           R24         I/O         I/O           R25         I/O         I/O           R26         I/O         I/O           R27         NPECL         NPECL           R28         AGND         AGND           R29         I/O         I/O           R30         I/O         I/O           T1         I/O         I/O           T2         AVDD         AVDD           T3         GL         GL           T4         PPECL (I/P)         PPECL (I/P)           T5         I/O         I/O           T6         I/O         I/O           T7         I/O         I/O           T6         I/O         I/O           T7         I/O         I/O           T6         I/O         I/O           T0         I/O         I/O           T10         V <sub>DDP</sub> V <sub>DDP</sub> T11         V <sub>DD</sub> V <sub>DD</sub> T12         GN                                                           | R18                     | GND                | GND         |
| R21       VDDP       VDDP         R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T0       VDDP       VDDP         T11       VDD       VDDP         T11       VDD       I/O         T0       TD       I/O         T10       VDDP       VDDP         T11       VDD       VDD         T12       GND       GND         T14       GND                                                                                                                                                                   | R19                     | GND                | GND         |
| R22       I/O       I/O         R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T0       VDDP       VDDP         T11       VDD       VDD         T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND <td>R20</td> <td><math>V_{DD}</math></td> <td><math>V_{DD}</math></td>                                                                                               | R20                     | $V_{DD}$           | $V_{DD}$    |
| R23       I/O       I/O         R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T11       V <sub>DD</sub> Q <sub>DD</sub> T11       Q <sub>DD</sub> Q <sub>DD</sub> T12       Q <sub>DD</sub> Q <sub>DD</sub> T13       Q <sub>DD</sub> Q <sub>DD</sub> <tr< td=""><td>R21</td><td><math>V_{DDP}</math></td><td><math>V_{DDP}</math></td></tr<> | R21                     | $V_{DDP}$          | $V_{DDP}$   |
| R24       I/O       I/O         R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                       | R22                     | I/O                | I/O         |
| R25       I/O       I/O         R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T7       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                             | R23                     | I/O                | I/O         |
| R26       I/O       I/O         R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                       | R24                     | I/O                | I/O         |
| R27       NPECL       NPECL         R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDD         T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                           | R25                     | I/O                | I/O         |
| R28       AGND       AGND         R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                           | R26                     | I/O                | I/O         |
| R29       I/O       I/O         R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                             | R27                     | NPECL              | NPECL       |
| R30       I/O       I/O         T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDD         T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                 | R28                     | AGND               | AGND        |
| T1       I/O       I/O         T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       VDDP       VDDP         T11       VDD       VDD         T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                 | R29                     | I/O                | I/O         |
| T2       AVDD       AVDD         T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                            | R30                     | I/O                | I/O         |
| T3       GL       GL         T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T1                      | I/O                | I/O         |
| T4       PPECL (I/P)       PPECL (I/P)         T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T2                      | AVDD               | AVDD        |
| T5       I/O       I/O         T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Т3                      | GL                 | GL          |
| T6       I/O       I/O         T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T4                      | PPECL (I/P)        | PPECL (I/P) |
| T7       I/O       I/O         T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T5                      | I/O                | I/O         |
| T8       I/O       I/O         T9       I/O       I/O         T10       V <sub>DDP</sub> V <sub>DDP</sub> T11       V <sub>DD</sub> V <sub>DD</sub> T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | T6                      | I/O                | I/O         |
| T9         I/O         I/O           T10         V <sub>DDP</sub> V <sub>DDP</sub> T11         V <sub>DD</sub> V <sub>DD</sub> T12         GND         GND           T13         GND         GND           T14         GND         GND           T15         GND         GND           T16         GND         GND           T17         GND         GND           T18         GND         GND           T19         GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T7                      | I/O                | I/O         |
| T10         V <sub>DDP</sub> V <sub>DDP</sub> T11         V <sub>DD</sub> V <sub>DD</sub> T12         GND         GND           T13         GND         GND           T14         GND         GND           T15         GND         GND           T16         GND         GND           T17         GND         GND           T18         GND         GND           T19         GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Т8                      | I/O                | I/O         |
| T11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Т9                      | I/O                | I/O         |
| T12       GND       GND         T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T10                     | $V_{DDP}$          | $V_{DDP}$   |
| T13       GND       GND         T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T11                     | $V_{DD}$           | $V_{DD}$    |
| T14       GND       GND         T15       GND       GND         T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T12                     | GND                | GND         |
| T15         GND         GND           T16         GND         GND           T17         GND         GND           T18         GND         GND           T19         GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T13                     | GND                | GND         |
| T16       GND       GND         T17       GND       GND         T18       GND       GND         T19       GND       GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T14                     | GND                | GND         |
| T17         GND         GND           T18         GND         GND           T19         GND         GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T15                     | GND                | GND         |
| T18 GND GND<br>T19 GND GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | T16                     | GND                | GND         |
| T19 GND GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | T17                     | GND                | GND         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T18                     | GND                | GND         |
| T20 $V_{DD}$ $V_{DD}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | T19                     | GND                | GND         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T20                     | $V_{DD}$           | $V_{DD}$    |



### **APA1000** Pin **APA750** Number **Function Function** T21 $V_{\mathsf{DDP}}$ $V_{\mathsf{DDP}}$ T22 I/O I/O T23 I/O I/O T24 I/O I/O T25 I/O I/O T26 PPECL (I/P) PPECL (I/P) T27 GL GL T28 GL GL AVDD T29 AVDD T30 I/O I/O U1 I/O I/O U2 I/O I/O U3 I/O I/O U4 I/O I/O U5 I/O I/O U6 I/O I/O U7 I/O I/O I/O I/O U8 U9 NC I/O U10 $V_{DDP}$ $V_{DDP}$ U11 $V_{DD}$ $V_{DD}$ U12 GND GND U13 GND GND U14 **GND GND** U15 GND GND U16 GND GND U17 GND **GND** U18 GND GND GND U19 **GND** U20 $V_{DD}$ $V_{DD}$ U21 $V_{\mathsf{DDP}}$ $V_{\text{DDP}}$ U22 NC I/O U23 I/O I/O U24 I/O I/O U25 I/O I/O U26 I/O I/O U27 I/O I/O U28 I/O I/O I/O I/O U29

896 FBGA Pin (Continued)

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| U30           | I/O                | I/O                 |
| V1            | I/O                | I/O                 |
| V2            | I/O                | I/O                 |
| V3            | I/O                | I/O                 |
| V4            | I/O                | I/O                 |
| V5            | I/O                | I/O                 |
| V6            | I/O                | I/O                 |
| V7            | I/O                | I/O                 |
| V8            | I/O                | I/O                 |
| V9            | NC                 | I/O                 |
| V10           | $V_{DDP}$          | $V_{DDP}$           |
| V11           | $V_{DD}$           | $V_{DD}$            |
| V12           | GND                | GND                 |
| V13           | GND                | GND                 |
| V14           | GND                | GND                 |
| V15           | GND                | GND                 |
| V16           | GND                | GND                 |
| V17           | GND                | GND                 |
| V18           | GND                | GND                 |
| V19           | GND                | GND                 |
| V20           | $V_{DD}$           | $V_{DD}$            |
| V21           | $V_{DDP}$          | $V_{DDP}$           |
| V22           | NC                 | I/O                 |
| V23           | I/O                | I/O                 |
| V24           | I/O                | I/O                 |
| V25           | I/O                | I/O                 |
| V26           | I/O                | I/O                 |
| V27           | I/O                | I/O                 |
| V28           | I/O                | I/O                 |
| V29           | I/O                | I/O                 |
| V30           | I/O                | I/O                 |
| W1            | I/O                | I/O                 |
| W2            | I/O                | I/O                 |
| W3            | I/O                | I/O                 |
| W4            | I/O                | I/O                 |
| W5            | I/O                | I/O                 |
| W6            | I/O                | I/O                 |
| W7            | I/O                | I/O                 |
| W8            | I/O                | I/O                 |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| W9            | NC                 | I/O                 |
| W10           | $V_{DDP}$          | $V_{DDP}$           |
| W11           | $V_{DD}$           | $V_{DD}$            |
| W12           | GND                | GND                 |
| W13           | GND                | GND                 |
| W14           | GND                | GND                 |
| W15           | GND                | GND                 |
| W16           | GND                | GND                 |
| W17           | GND                | GND                 |
| W18           | GND                | GND                 |
| W19           | GND                | GND                 |
| W20           | $V_{DD}$           | $V_{DD}$            |
| W21           | $V_{DDP}$          | $V_{DDP}$           |
| W22           | NC                 | I/O                 |
| W23           | I/O                | I/O                 |
| W24           | I/O                | I/O                 |
| W25           | I/O                | I/O                 |
| W26           | I/O                | I/O                 |
| W27           | I/O                | I/O                 |
| W28           | I/O                | I/O                 |
| W29           | I/O                | I/O                 |
| W30           | I/O                | I/O                 |
| Y1            | I/O                | I/O                 |
| Y2            | I/O                | I/O                 |
| Y3            | I/O                | I/O                 |
| Y4            | I/O                | I/O                 |
| Y5            | I/O                | I/O                 |
| Y6            | I/O                | I/O                 |
| Y7            | I/O                | I/O                 |
| Y8            | I/O                | I/O                 |
| Y9            | NC                 | I/O                 |
| Y10           | NC                 | I/O                 |
| Y11           | $V_{DD}$           | $V_{DD}$            |
| Y12           | $V_{DD}$           | $V_{DD}$            |
| Y13           | $V_{DD}$           | $V_{DD}$            |
| Y14           | $V_{DD}$           | $V_{DD}$            |
| Y15           | $V_{DD}$           | $V_{DD}$            |
| Y16           | $V_{DD}$           | $V_{DD}$            |
| Y17           | $V_{DD}$           | $V_{DD}$            |

| 896 FBGA PIN ( | Continueu          |                     |
|----------------|--------------------|---------------------|
| Pin<br>Number  | APA750<br>Function | APA1000<br>Function |
| Y18            | $V_{DD}$           | $V_{DD}$            |
| Y19            | $V_{DD}$           | $V_{DD}$            |
| Y20            | $V_{DD}$           | $V_{DD}$            |
| Y21            | NC                 | I/O                 |
| Y22            | NC                 | I/O                 |
| Y23            | I/O                | I/O                 |
| Y24            | I/O                | I/O                 |
| Y25            | I/O                | I/O                 |
| Y26            | I/O                | I/O                 |
| Y27            | I/O                | I/O                 |
| Y28            | I/O                | I/O                 |
| Y29            | I/O                | I/O                 |
| Y30            | I/O                | I/O                 |
| AA1            | I/O                | I/O                 |
| AA2            | I/O                | I/O                 |
| AA3            | I/O                | I/O                 |
| AA4            | I/O                | I/O                 |
| AA5            | I/O                | I/O                 |
| AA6            | I/O                | I/O                 |
| AA7            | I/O                | I/O                 |
| AA8            | I/O                | I/O                 |
| AA9            | NC                 | I/O                 |
| AA10           | $V_{DD}$           | $V_{DD}$            |
| AA11           | NC                 | I/O                 |
| AA12           | $V_{DDP}$          | $V_{DDP}$           |
| AA13           | $V_{DDP}$          | $V_{DDP}$           |
| AA14           | $V_{DDP}$          | $V_{DDP}$           |
| AA15           | $V_{DDP}$          | $V_{DDP}$           |
| AA16           | $V_{DDP}$          | $V_{DDP}$           |
| AA17           | $V_{DDP}$          | $V_{DDP}$           |
| AA18           | $V_{DDP}$          | $V_{DDP}$           |
| AA19           | $V_{DDP}$          | $V_{DDP}$           |
| AA20           | NC                 | I/O                 |
| AA21           | $V_{DD}$           | $V_{DD}$            |
| AA22           | NC                 | I/O                 |
| AA23           | I/O                | I/O                 |
| AA24           | I/O                | I/O                 |
| AA25           | I/O                | I/O                 |
| AA26           | I/O                | I/O                 |



# 896 FBGA Pin (Continued)

| 896 FBGA Pi   | n (Continued)      |                     |
|---------------|--------------------|---------------------|
| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
| AC6           | I/O                | I/O                 |
| AC7           | I/O                | I/O                 |
| AC8           | GND                | GND                 |
| AC9           | NC                 | I/O                 |
| AC10          | NC                 | I/O                 |
| AC11          | NC                 | I/O                 |
| AC12          | NC                 | I/O                 |
| AC13          | NC                 | I/O                 |
| AC14          | NC                 | I/O                 |
| AC15          | NC                 | I/O                 |
| AC16          | NC                 | I/O                 |
| AC17          | NC                 | I/O                 |
| AC18          | NC                 | I/O                 |
| AC19          | NC                 | I/O                 |
| AC20          | NC                 | I/O                 |
| AC21          | NC                 | I/O                 |
| AC22          | NC                 | I/O                 |
| AC23          | GND                | GND                 |
| AC24          | I/O                | I/O                 |
| AC25          | I/O                | I/O                 |
| AC26          | I/O                | I/O                 |
| AC27          | I/O                | I/O                 |
| AC28          | I/O                | I/O                 |
| AC29          | I/O                | I/O                 |
| AC30          | I/O                | I/O                 |
| AD1           | GND                | GND                 |
| AD2           | I/O                | I/O                 |
| AD3           | I/O                | I/O                 |
| AD4           | I/O                | I/O                 |
| AD5           | $V_{DDP}$          | $V_{DDP}$           |
| AD6           | I/O                | I/O                 |
| AD7           | $V_{DD}$           | $V_{DD}$            |
| AD8           | I/O                | I/O                 |
| AD9           | $V_{DDP}$          | $V_{DDP}$           |
| AD10          | I/O                | I/O                 |
| AD11          | I/O                | I/O                 |
| AD12          | I/O                | I/O                 |
| AD13          | I/O                | I/O                 |
| AD14          | I/O                | I/O                 |
|               |                    |                     |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| AA27          | I/O                | I/O                 |
| AA28          | I/O                | I/O                 |
| AA29          | I/O                | I/O                 |
| AA30          | I/O                | I/O                 |
| AB1           | I/O                | I/O                 |
| AB2           | I/O                | I/O                 |
| AB3           | I/O                | I/O                 |
| AB4           | I/O                | I/O                 |
| AB5           | I/O                | I/O                 |
| AB6           | I/O                | I/O                 |
| AB7           | $V_{DDP}$          | $V_{DDP}$           |
| AB8           | I/O                | I/O                 |
| AB9           | $V_{DD}$           | $V_{DD}$            |
| AB10          | NC                 | I/O                 |
| AB11          | NC                 | I/O                 |
| AB12          | NC                 | I/O                 |
| AB13          | NC                 | I/O                 |
| AB14          | NC                 | I/O                 |
| AB15          | NC                 | I/O                 |
| AB16          | NC                 | I/O                 |
| AB17          | NC                 | I/O                 |
| AB18          | NC                 | I/O                 |
| AB19          | NC                 | I/O                 |
| AB20          | NC                 | I/O                 |
| AB21          | NC                 | I/O                 |
| AB22          | $V_{DD}$           | $V_{DD}$            |
| AB23          | I/O                | I/O                 |
| AB24          | $V_{DDP}$          | $V_{DDP}$           |
| AB25          | I/O                | I/O                 |
| AB26          | I/O                | I/O                 |
| AB27          | I/O                | I/O                 |
| AB28          | I/O                | I/O                 |
| AB29          | I/O                | I/O                 |
| AB30          | I/O                | I/O                 |
| AC1           | I/O                | I/O                 |
| AC2           | I/O                | I/O                 |
| AC3           | I/O                | I/O                 |
| AC4           | I/O                | I/O                 |
| AC5           | I/O                | I/O                 |

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| AD15          | I/O                | I/O                 |
| AD16          | I/O                | I/O                 |
| AD17          | I/O                | I/O                 |
| AD18          | I/O                | I/O                 |
| AD19          | I/O                | I/O                 |
| AD20          | I/O                | I/O                 |
| AD21          | I/O                | I/O                 |
| AD22          | $V_{DDP}$          | $V_{DDP}$           |
| AD23          | TCK                | TCK                 |
| AD24          | $V_{DD}$           | $V_{DD}$            |
| AD25          | TRST               | TRST                |
| AD26          | $V_{DDP}$          | $V_{DDP}$           |
| AD27          | I/O                | I/O                 |
| AD28          | I/O                | I/O                 |
| AD29          | I/O                | I/O                 |
| AD30          | GND                | GND                 |
| AE1           | I/O                | I/O                 |
| AE2           | $V_{DD}$           | $V_{DD}$            |
| AE3           | I/O                | I/O                 |
| AE4           | I/O                | I/O                 |
| AE5           | I/O                | I/O                 |
| AE6           | GND                | GND                 |
| AE7           | I/O                | I/O                 |
| AE8           | I/O                | I/O                 |
| AE9           | I/O                | I/O                 |
| AE10          | I/O                | I/O                 |
| AE11          | I/O                | I/O                 |
| AE12          | I/O                | I/O                 |
| AE13          | I/O                | I/O                 |
| AE14          | I/O                | I/O                 |
| AE15          | I/O                | I/O                 |
| AE16          | I/O                | I/O                 |
| AE17          | I/O                | I/O                 |
| AE18          | I/O                | I/O                 |
| AE19          | I/O                | I/O                 |
| AE20          | I/O                | I/O                 |
| AE21          | I/O                | I/O                 |
| AE22          | I/O                | I/O                 |
| AE23          | I/O                | I/O                 |

| 896 FBGA PIN ( | Jontinueu          |                     |
|----------------|--------------------|---------------------|
| Pin<br>Number  | APA750<br>Function | APA1000<br>Function |
| AE24           | I/O                | I/O                 |
| AE25           | GND                | GND                 |
| AE26           | I/O                | I/O                 |
| AE27           | I/O                | I/O                 |
| AE28           | I/O                | I/O                 |
| AE29           | $V_{DD}$           | $V_{DD}$            |
| AE30           | I/O                | I/O                 |
| AF1            | GND                | GND                 |
| AF2            | I/O                | I/O                 |
| AF3            | $V_{DDP}$          | $V_{DDP}$           |
| AF4            | I/O                | I/O                 |
| AF5            | $V_{DD}$           | $V_{DD}$            |
| AF6            | I/O                | I/O                 |
| AF7            | $V_{DDP}$          | $V_{DDP}$           |
| AF8            | I/O                | I/O                 |
| AF9            | I/O                | I/O                 |
| AF10           | I/O                | I/O                 |
| AF11           | I/O                | I/O                 |
| AF12           | I/O                | I/O                 |
| AF13           | I/O                | I/O                 |
| AF14           | I/O                | I/O                 |
| AF15           | I/O                | I/O                 |
| AF16           | I/O                | I/O                 |
| AF17           | I/O                | I/O                 |
| AF18           | I/O                | I/O                 |
| AF19           | I/O                | I/O                 |
| AF20           | I/O                | I/O                 |
| AF21           | I/O                | I/O                 |
| AF22           | I/O                | I/O                 |
| AF23           | I/O                | I/O                 |
| AF24           | $V_{DDP}$          | $V_{DDP}$           |
| AF25           | I/O                | I/O                 |
| AF26           | $V_{DD}$           | $V_{DD}$            |
| AF27           | TDO                | TDO                 |
| AF28           | $V_{DDP}$          | $V_{DDP}$           |
| AF29           | $V_{PN}$           | $V_{PN}$            |
| AF30           | GND                | GND                 |
| AG1            | I/O                | I/O                 |
| AG2            | $V_{DD}$           | $V_{DD}$            |



AG29

AG30

AH1

AH2

AH3

AH4

AH5

AH6

AH7

AH8

AH9 AH10

AH11

### 896 FBGA Pin (Continued)

### Pin **APA750 APA1000** Number **Function Function** AG3 I/O I/O AG4 **GND GND** AG5 I/O I/O AG6 I/O I/O AG7 I/O I/O AG8 I/O I/O AG9 I/O I/O AG10 I/O I/O AG11 I/O I/O I/O I/O AG12 I/O I/O AG13 AG14 I/O I/O AG15 I/O I/O AG16 I/O I/O AG17 I/O I/O AG18 I/O I/O AG19 I/O I/O AG20 I/O I/O AG21 I/O I/O AG22 I/O I/O AG23 I/O I/O I/O I/O AG24 AG25 I/O I/O AG26 I/O I/O GND AG27 **GND RCK RCK** AG28

 $V_{DD}$ 

I/O

**GND** 

I/O

 $V_{\text{DD}}$ 

I/O

 $V_{DDP}$ 

I/O

I/O

I/O

I/O

I/O

I/O

 $V_{DD}$ 

I/O

**GND** 

I/O

 $V_{\text{DD}}$ 

I/O

 $V_{DDP}$ 

I/O

I/O

I/O

I/O

I/O

I/O

896 FBGA Pin (Continued)

| 896 FBGA PIN  | (Continueu)        |                     |
|---------------|--------------------|---------------------|
| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
| AH12          | I/O                | I/O                 |
| AH13          | I/O                | I/O                 |
| AH14          | I/O                | I/O                 |
| AH15          | I/O                | I/O                 |
| AH16          | I/O                | I/O                 |
| AH17          | I/O                | I/O                 |
| AH18          | I/O                | I/O                 |
| AH19          | I/O                | I/O                 |
| AH20          | I/O                | I/O                 |
| AH21          | I/O                | I/O                 |
| AH22          | I/O                | I/O                 |
| AH23          | I/O                | I/O                 |
| AH24          | I/O                | I/O                 |
| AH25          | I/O                | I/O                 |
| AH26          | $V_{DDP}$          | $V_{DDP}$           |
| AH27          | TDI                | TDI                 |
| AH28          | $V_{DD}$           | $V_{DD}$            |
| AH29          | $V_{PP}$           | $V_{PP}$            |
| AH30          | GND                | GND                 |
| AJ1           | GND                | GND                 |
| AJ2           | GND                | GND                 |
| AJ3           | I/O                | I/O                 |
| AJ4           | $V_{DD}$           | $V_{DD}$            |
| AJ5           | I/O                | I/O                 |
| AJ6           | $V_{DD}$           | $V_{DD}$            |
| AJ7           | I/O                | I/O                 |
| AJ8           | I/O                | I/O                 |
| AJ9           | I/O                | I/O                 |
| AJ10          | I/O                | I/O                 |
| AJ11          | I/O                | I/O                 |
| AJ12          | I/O                | I/O                 |
| AJ13          | I/O                | I/O                 |
| AJ14          | I/O                | I/O                 |
| AJ15          | I/O                | I/O                 |
| AJ16          | I/O                | I/O                 |
| AJ17          | I/O                | I/O                 |
| AJ18          | I/O                | I/O                 |
| AJ19          | I/O                | I/O                 |
| AJ20          | I/O                | I/O                 |

896 FBGA Pin (Continued)

| Pin<br>Number | APA750<br>Function | APA1000<br>Function |
|---------------|--------------------|---------------------|
| AJ21          | I/O                | I/O                 |
| AJ22          | I/O                | I/O                 |
| AJ23          | I/O                | I/O                 |
| AJ24          | I/O                | I/O                 |
| AJ25          | $V_{DD}$           | $V_{DD}$            |
| AJ26          | I/O                | I/O                 |
| AJ27          | $V_{DD}$           | $V_{DD}$            |
| AJ28          | TMS                | TMS                 |
| AJ29          | GND                | GND                 |
| AJ30          | GND                | GND                 |
| AK2           | GND                | GND                 |
| AK3           | GND                | GND                 |
| AK4           | I/O                | I/O                 |
| AK5           | GND                | GND                 |
| AK6           | I/O                | I/O                 |
| AK7           | GND                | GND                 |
| AK8           | I/O                | I/O                 |
| AK9           | I/O                | I/O                 |
| AK10          | I/O                | I/O                 |
| AK11          | I/O                | I/O                 |
| AK12          | I/O                | I/O                 |
| AK13          | I/O                | I/O                 |
| AK14          | I/O                | I/O                 |
| AK15          | I/O                | I/O                 |
| AK16          | I/O                | I/O                 |
| AK17          | I/O                | I/O                 |
| AK18          | I/O                | I/O                 |
| AK19          | I/O                | I/O                 |
| AK20          | I/O                | I/O                 |
| AK21          | I/O                | I/O                 |
| AK22          | I/O                | I/O                 |
| AK23          | I/O                | I/O                 |
| AK24          | GND                | GND                 |
| AK25          | I/O                | I/O                 |
| AK26          | GND                | GND                 |
| AK27          | I/O                | I/O                 |
| AK28          | GND                | GND                 |
| AK29          | GND                | GND                 |



### Package Pin Assignments (Continued)

1152-Pin FBGA (Bottom View)

A1 Ball Pad Corner —

34 33 32 31 3029 282726 25 2423 2221 201918 171615 1413 1211 10 9 8 7 6 5 4 3 2 1

D Ε G K М Ν R U W AA AB AC AD ΑE ΔF AG AH AK ΑI AM AN 

| 1152-Pin F    | BGA                 | 1152-Pin F    | BGA                 | 1152-Pin FBGA 1152-Pin I |               | BGA                 |               |                     |
|---------------|---------------------|---------------|---------------------|--------------------------|---------------|---------------------|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |                          | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |
| A2            | NC                  | B14           | $V_{DDP}$           |                          | C25           | I/O                 | E2            | GND                 |
| A3            | GND                 | B15           | $V_{DDP}$           |                          | C26           | GND                 | E3            | GND                 |
| A4            | GND                 | B16           | I/O                 |                          | C27           | I/O                 | E4            | I/O                 |
| A5            | GND                 | B17           | GND                 |                          | C28           | GND                 | E5            | $V_{DD}$            |
| A6            | I/O                 | B18           | GND                 |                          | C29           | I/O                 | E6            | I/O                 |
| A7            | $V_{DD}$            | B19           | I/O                 |                          | C30           | GND                 | E7            | $V_{DDP}$           |
| A8            | $V_{DD}$            | B20           | $V_{DDP}$           |                          | C31           | GND                 | E8            | I/O                 |
| A9            | $V_{DD}$            | B21           | $V_{DDP}$           |                          | C32           | NC                  | E9            | I/O                 |
| A10           | $V_{DD}$            | B22           | I/O                 |                          | C33           | GND                 | E10           | I/O                 |
| A11           | I/O                 | B23           | GND                 |                          | C34           | GND                 | E11           | I/O                 |
| A12           | GND                 | B24           | I/O                 |                          | D1            | GND                 | E12           | I/O                 |
| A13           | I/O                 | B25           | NC                  |                          | D2            | GND                 | E13           | I/O                 |
| A14           | $V_{DDP}$           | B26           | I/O                 |                          | D3            | GND                 | E14           | I/O                 |
| A15           | $V_{DDP}$           | B27           | NC                  |                          | D4            | GND                 | E15           | I/O                 |
| A16           | I/O                 | B28           | I/O                 |                          | D5            | I/O                 | E16           | I/O                 |
| A17           | GND                 | B29           | NC                  |                          | D6            | $V_{DD}$            | E17           | I/O                 |
| A18           | GND                 | B30           | GND                 |                          | D7            | I/O                 | E18           | I/O                 |
| A19           | I/O                 | B31           | GND                 |                          | D8            | $V_{DD}$            | E19           | I/O                 |
| A20           | $V_{DDP}$           | B32           | GND                 |                          | D9            | I/O                 | E20           | I/O                 |
| A21           | $V_{DDP}$           | B33           | NC                  |                          | D10           | I/O                 | E21           | I/O                 |
| A22           | I/O                 | B34           | NC                  |                          | D11           | I/O                 | E22           | I/O                 |
| A23           | GND                 | C1            | GND                 |                          | D12           | I/O                 | E23           | I/O                 |
| A24           | I/O                 | C2            | GND                 |                          | D13           | I/O                 | E24           | I/O                 |
| A25           | $V_{DD}$            | C3            | NC                  |                          | D14           | I/O                 | E25           | I/O                 |
| A26           | $V_{DD}$            | C4            | GND                 |                          | D15           | I/O                 | E26           | I/O                 |
| A27           | $V_{DD}$            | C5            | GND                 |                          | D16           | I/O                 | E27           | I/O                 |
| A28           | $V_{DD}$            | C6            | I/O                 |                          | D17           | I/O                 | E28           | $V_{DDP}$           |
| A29           | I/O                 | C7            | GND                 |                          | D18           | I/O                 | E29           | I/O                 |
| A30           | GND                 | C8            | I/O                 |                          | D19           | I/O                 | E30           | $V_{DD}$            |
| A31           | GND                 | C9            | GND                 |                          | D20           | I/O                 | E31           | I/O                 |
| A32           | GND                 | C10           | I/O                 |                          | D21           | I/O                 | E32           | GND                 |
| A33           | NC                  | C11           | I/O                 |                          | D22           | I/O                 | E33           | GND                 |
| B1            | NC                  | C12           | I/O                 |                          | D23           | I/O                 | E34           | GND                 |
| B2            | NC                  | C13           | I/O                 |                          | D24           | I/O                 | F1            | I/O                 |
| В3            | GND                 | C14           | I/O                 |                          | D25           | I/O                 | F2            | NC                  |
| B4            | GND                 | C15           | I/O                 |                          | D26           | I/O                 | F3            | I/O                 |
| B5            | GND                 | C16           | I/O                 |                          | D27           | $V_{DD}$            | F4            | $V_{DD}$            |
| В6            | NC                  | C17           | I/O                 |                          | D28           | I/O                 | F5            | I/O                 |
| B7            | I/O                 | C18           | I/O                 |                          | D29           | $V_{DD}$            | F6            | GND                 |
| B8            | NC                  | C19           | I/O                 |                          | D30           | I/O                 | F7            | I/O                 |
| B9            | I/O                 | C20           | I/O                 |                          | D31           | GND                 | F8            | I/O                 |
| B10           | NC                  | C21           | I/O                 |                          | D32           | GND                 | F9            | I/O                 |
| B11           | I/O                 | C22           | I/O                 |                          | D33           | GND                 | F10           | I/O                 |
| B12           | GND                 | C23           | I/O                 |                          | D34           | GND                 | F11           | I/O                 |
| B13           | I/O                 | C24           | I/O                 |                          | E1            | GND                 | F12           | I/O                 |



2-Pin FBGA

| 152-Pin F     | BGA                 | 1152-Pin FBGA |                     | 1152-Pin F    | BGA                 |
|---------------|---------------------|---------------|---------------------|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |
| F13           | I/O                 | G24           | I/O                 | J1            | V <sub>DD</sub>     |
| F14           | I/O                 | G25           | I/O                 | J2            | I/O                 |
| F15           | I/O                 | G26           | $V_{DDP}$           | J3            | GND                 |
| F16           | I/O                 | G27           | I/O                 | J4            | I/O                 |
| F17           | I/O                 | G28           | $V_{DD}$            | J5            | I/O                 |
| F18           | I/O                 | G29           | I/O                 | J6            | I/O                 |
| F19           | I/O                 | G30           | $V_{DDP}$           | J7            | $V_{DDP}$           |
| F20           | I/O                 | G31           | I/O                 | J8            | I/O                 |
| F21           | I/O                 | G32           | GND                 | J9            | $V_{DD}$            |
| F22           | I/O                 | G33           | I/O                 | J10           | I/O                 |
| F23           | I/O                 | G34           | $V_{DD}$            | J11           | $V_{DDP}$           |
| F24           | I/O                 | H1            | V <sub>DD</sub>     | J12           | I/O                 |
| F25           | I/O                 | H2            | NC                  | J13           | I/O                 |
| F26           | I/O                 | Н3            | I/O                 | J14           | I/O                 |
| F27           | I/O                 | H4            | $V_{DD}$            | J15           | I/O                 |
| F28           | I/O                 | H5            | I/O                 | J16           | I/O                 |
| F29           | GND                 | H6            | I/O                 | J17           | I/O                 |
| F30           | I/O                 | H7            | I/O                 | J18           | I/O                 |
| F31           | V <sub>DD</sub>     | H8            | GND                 | J19           | I/O                 |
| F32           | I/O                 | H9            | I/O                 | J20           | I/O                 |
| F33           | NC                  | H10           | I/O                 | J21           | I/O                 |
| F34           | NC                  | H11           | I/O                 | J22           | I/O                 |
| G1            | V <sub>DD</sub>     | H12           | I/O                 | J23           | I/O                 |
| G2            | I/O                 | H13           | I/O                 | J24           | $V_{DDP}$           |
| G3            | GND                 | H14           | I/O                 | J25           | I/O                 |
| G4            | I/O                 | H15           | I/O                 | J26           | V <sub>DD</sub>     |
| G5            | V <sub>DDP</sub>    | H16           | I/O                 | J27           | I/O                 |
| G6            | I/O                 | H17           | I/O                 | J28           | V <sub>DDP</sub>    |
| G7            | V <sub>DD</sub>     | H18           | I/O                 | J29           | I/O                 |
| G8            | I/O                 | H19           | I/O                 | J30           | I/O                 |
| G9            | V <sub>DDP</sub>    | H20           | I/O                 | J31           | I/O                 |
| G10           | I/O                 | H21           | I/O                 | J32           | GND                 |
| G11           | I/O                 | H22           | I/O                 | J33           | I/O                 |
| G12           | I/O                 | H23           | I/O                 | J34           | V <sub>DD</sub>     |
| G13           | I/O                 | H24           | I/O                 | K1            | V <sub>DD</sub>     |
| G14           | I/O                 | H25           | I/O                 | K2            | NC                  |
| G15           | I/O                 | H26           | I/O                 | K3            | I/O                 |
| G16           | I/O                 | H27           | GND                 | K4            | I/O                 |
| G17           | I/O                 | H28           | I/O                 | K5            | I/O                 |
| G18           | I/O                 | H29           | I/O                 | K6            | I/O                 |
| G19           | I/O                 | H30           | I/O                 | K7            | I/O                 |
| G20           | I/O                 | H31           | V <sub>DD</sub>     | K8            | I/O                 |
| G20<br>G21    | I/O                 | H32           | I/O                 | K9            | I/O                 |
| G21           | I/O                 | H33           | NC                  | K10           | GND                 |
| G23           | I/O                 | H34           |                     | K10           | I/O                 |
| G23           | 1/0                 | 1104          | $V_{DD}$            | KH            | 1/0                 |

| 1 1 5 2 · P i ii i | FBGA                |
|--------------------|---------------------|
| Pin<br>Number      | APA1000<br>Function |
| K12                | I/O                 |
| K13                | I/O                 |
| K14                | I/O                 |
| K15                | I/O                 |
| K16                | I/O                 |
| K17                | I/O                 |
| K18                | I/O                 |
| K19                | I/O                 |
| K20                | I/O                 |
| K21                | I/O                 |
| K22                | I/O                 |
| K23                | I/O                 |
| K24                | I/O                 |
| K25                | GND                 |
| K26                | 1/0                 |
| K27                | I/O                 |
| K28                | I/O                 |
| K29                | I/O                 |
| K30                | I/O<br>I/O          |
|                    |                     |
| K31                | I/O                 |
| K32                | I/O                 |
| K33                | NC                  |
| K34                | V <sub>DD</sub>     |
| L1                 | I/O                 |
| L2                 | I/O                 |
| L3                 | I/O                 |
| L4                 | I/O                 |
| L5                 | I/O                 |
| L6                 | I/O                 |
| L7                 | I/O                 |
| L8                 | I/O                 |
| L9                 | $V_{DDP}$           |
| L10                | I/O                 |
| L11                | $V_{DD}$            |
| L12                | I/O                 |
| L13                | I/O                 |
| L14                | I/O                 |
| L15                | I/O                 |
| L16                | I/O                 |
| L17                | I/O                 |
| L18                | I/O                 |
| L19                | I/O                 |
| L20                | I/O                 |
| L21                | I/O                 |
| L22                | I/O                 |
|                    |                     |

1152-Pin FBGA

1152-Pin FBGA

| 1152-Pin F    | 1152-               |                |
|---------------|---------------------|----------------|
| Pin<br>Number | APA1000<br>Function | Pi<br>Num      |
| L23           | I/O                 | M3             |
| L24           | $V_{DD}$            | N              |
| L25           | I/O                 | N:             |
| L26           | $V_{DDP}$           | N:             |
| L27           | I/O                 | N-             |
| L28           | I/O                 | N:             |
| L29           | I/O                 | N              |
| L30           | I/O                 | N <sup>-</sup> |
| L31           | I/O                 | N              |
| L32           | I/O                 | N:             |
| L33           | I/O                 | N1             |
| L34           | I/O                 | N1             |
| M1            | GND                 | N1             |
| M2            | GND                 | N1             |
| M3            | I/O                 | N1             |
| M4            | I/O                 | N1             |
| M5            | I/O                 | N1             |
| M6            | I/O                 | N1             |
| M7            | I/O                 | N1             |
| M8            | I/O                 | N1             |
| M9            | I/O                 | N2             |
| M10           | I/O                 | N2             |
| M11           | I/O                 | N2             |
| M12           | V <sub>DD</sub>     | N2             |
| M13           | I/O                 | N2             |
| M14           | $V_{DDP}$           | N2             |
| M15           | $V_{DDP}$           | N2             |
| M16           | $V_{DDP}$           | N2             |
| M17           | $V_{DDP}$           | N2             |
| M18           | $V_{DDP}$           | N2             |
| M19           | $V_{DDP}$           | N3             |
| M20           | V <sub>DDP</sub>    | N3             |
| M21           | V <sub>DDP</sub>    | N3             |
| M22           | I/O                 | N3             |
| M23           | V <sub>DD</sub>     | N3             |
| M24           | I/O                 | P              |
| M25           | I/O                 | P:             |
| M26           | I/O                 | P:             |
| M27           | I/O                 | P.             |
| M28           | I/O                 | P:             |
| M29           | I/O                 | P(             |
| M30           | I/O                 | P.             |
| M31           | I/O                 | P              |
| M32           | I/O                 | P:             |
| M33           | GND                 | P1             |

| 1152-Pin      | FBGA                |
|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function |
| M34           | GND                 |
| N1            | I/O                 |
| N2            | I/O                 |
| N3            | I/O                 |
| N4            | I/O                 |
| N5            | I/O                 |
| N6            | I/O                 |
| N7            | I/O                 |
| N8            | I/O                 |
| N9            | I/O                 |
| N10           | I/O                 |
| N11           | I/O                 |
| N12           | I/O                 |
| N13           | $V_{DD}$            |
| N14           | $V_{DD}$            |
| N15           | $V_{DD}$            |
| N16           | $V_{DD}$            |
| N17           | $V_{DD}$            |
| N18           | $V_{DD}$            |
| N19           | $V_{DD}$            |
| N20           | $V_{DD}$            |
| N21           | $V_{DD}$            |
| N22           | $V_{DD}$            |
| N23           | I/O                 |
| N24           | I/O                 |
| N25           | I/O                 |
| N26           | I/O                 |
| N27           | I/O                 |
| N28           | I/O                 |
| N29           | I/O                 |
| N30           | I/O                 |
| N31           | I/O                 |
| N32           | I/O                 |
| N33           | I/O                 |
| N34           | I/O                 |
| P1            | $V_{DDP}$           |
| P2            | $V_{DDP}$           |
| P3            | I/O                 |
| P4            | I/O                 |
| P5            | I/O                 |
| P6            | I/O                 |
| P7            | I/O                 |
| P8            | I/O                 |
| P9            | I/O                 |
| P10           | I/O                 |

| 1152-Pin      | rbGA                |
|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function |
| P11           | I/O                 |
| P12           | $V_{DDP}$           |
| P13           | $V_{DD}$            |
| P14           | GND                 |
| P15           | GND                 |
| P16           | GND                 |
| P17           | GND                 |
| P18           | GND                 |
| P19           | GND                 |
| P20           | GND                 |
| P21           | GND                 |
| P22           | $V_{DD}$            |
| P23           | V <sub>DDP</sub>    |
| P24           | I/O                 |
| P25           | I/O                 |
| P26           | I/O                 |
| P27           | I/O                 |
| P28           | I/O                 |
| P29           | I/O                 |
| P30           | I/O                 |
|               |                     |
| P31           | 1/0                 |
| P32           | I/O                 |
| P33           | V <sub>DDP</sub>    |
| P34           | V <sub>DDP</sub>    |
| R1            | V <sub>DDP</sub>    |
| R2            | V <sub>DDP</sub>    |
| R3            | I/O                 |
| R4            | I/O                 |
| R5            | I/O                 |
| R6            | I/O                 |
| R7            | I/O                 |
| R8            | I/O                 |
| R9            | I/O                 |
| R10           | I/O                 |
| R11           | I/O                 |
| R12           | $V_{DDP}$           |
| R13           | $V_{DD}$            |
| R14           | GND                 |
| R15           | GND                 |
| R16           | GND                 |
| R17           | GND                 |
| R18           | GND                 |
| R19           | GND                 |
| R20           | GND                 |
| R21           | GND                 |
|               |                     |

| 1152-Pin      | FBGA                |
|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function |
| R22           | $V_{DD}$            |
| R23           | $V_{DDP}$           |
| R24           | I/O                 |
| R25           | I/O                 |
| R26           | I/O                 |
| R27           | I/O                 |
| R28           | I/O                 |
| R29           | I/O                 |
| R30           | I/O                 |
| R31           | I/O                 |
| R32           | I/O                 |
| R33           | $V_{DDP}$           |
| R34           | $V_{DDP}$           |
| T1            | I/O                 |
| T2            | I/O                 |
| T3            | I/O                 |
| T4            | I/O                 |
| T5            | I/O                 |
| T6            | I/O                 |
| T7            | I/O                 |
| T8            | I/O                 |
| Т9            | I/O                 |
| T10           | I/O                 |
| T11           | I/O                 |
| T12           | $V_{DDP}$           |
| T13           | $V_{DD}$            |
| T14           | GND                 |
| T15           | GND                 |
| T16           | GND                 |
| T17           | GND                 |
| T18           | GND                 |
| T19           | GND                 |
| T20           | GND                 |
| T21           | GND                 |
| T22           | $V_{DD}$            |
| T23           | V <sub>DDP</sub>    |
| T24           | I/O                 |
| T25           | I/O                 |
| T26           | I/O                 |
| T27           | I/O                 |
| T28           | I/O                 |
| T29           | I/O                 |
| T30           | I/O                 |
| T31           | I/O                 |
| T32           | I/O                 |
| 132           | 1/0                 |



1152-Pin FBGA

1152-Pin FBGA

1152-Pin FBGA

1152-Pin FBGA

|               | FBGA                | 1152-Pin      | FBGA                | 1152-Pin F    | BUA                 | 1152-Pin F    | BGA                 |
|---------------|---------------------|---------------|---------------------|---------------|---------------------|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |
| T33           | I/O                 | V10           | I/O                 | W21           | GND                 | Y32           | I/O                 |
| T34           | I/O                 | V11           | I/O                 | W22           | $V_{DD}$            | Y33           | $V_{DDP}$           |
| U1            | GND                 | V12           | $V_{DDP}$           | W23           | $V_{DDP}$           | Y34           | $V_{DDP}$           |
| U2            | GND                 | V13           | $V_{DD}$            | W24           | I/O                 | AA1           | $V_{DDP}$           |
| U3            | I/O                 | V14           | GND                 | W25           | I/O                 | AA2           | $V_{DDP}$           |
| U4            | I/O                 | V15           | GND                 | W26           | I/O                 | AA3           | I/O                 |
| U5            | AGND                | V16           | GND                 | W27           | I/O                 | AA4           | I/O                 |
| U6            | NPECL               | V17           | GND                 | W28           | I/O                 | AA5           | I/O                 |
| U7            | GL                  | V18           | GND                 | W29           | I/O                 | AA6           | I/O                 |
| U8            | I/O                 | V19           | GND                 | W30           | I/O                 | AA7           | I/O                 |
| U9            | I/O                 | V20           | GND                 | W31           | I/O                 | AA8           | I/O                 |
| U10           | I/O                 | V21           | GND                 | W32           | I/O                 | AA9           | I/O                 |
| U11           | I/O                 | V22           | $V_{DD}$            | W33           | I/O                 | AA10          | I/O                 |
| U12           | $V_{DDP}$           | V23           | $V_{DDP}$           | W34           | I/O                 | AA11          | I/O                 |
| U13           | $V_{DD}$            | V24           | I/O                 | Y1            | $V_{DDP}$           | AA12          | $V_{DDP}$           |
| U14           | GND                 | V25           | I/O                 | Y2            | $V_{DDP}$           | AA13          | $V_{DD}$            |
| U15           | GND                 | V26           | I/O                 | Y3            | I/O                 | AA14          | GND                 |
| U16           | GND                 | V27           | I/O                 | Y4            | I/O                 | AA15          | GND                 |
| U17           | GND                 | V28           | PPECL (I/P)         | Y5            | I/O                 | AA16          | GND                 |
| U18           | GND                 | V29           | GL                  | Y6            | I/O                 | AA17          | GND                 |
| U19           | GND                 | V30           | GL                  | Y7            | I/O                 | AA18          | GND                 |
| U20           | GND                 | V31           | AVDD                | Y8            | I/O                 | AA19          | GND                 |
| U21           | GND                 | V32           | I/O                 | Y9            | I/O                 | AA20          | GND                 |
| U22           | $V_{DD}$            | V33           | GND                 | Y10           | I/O                 | AA21          | GND                 |
| U23           | $V_{DDP}$           | V34           | GND                 | Y11           | I/O                 | AA22          | $V_{DD}$            |
| U24           | I/O                 | W1            | I/O                 | Y12           | $V_{DDP}$           | AA23          | $V_{DDP}$           |
| U25           | I/O                 | W2            | I/O                 | Y13           | $V_{DD}$            | AA24          | I/O                 |
| U26           | I/O                 | W3            | I/O                 | Y14           | GND                 | AA25          | I/O                 |
| U27           | I/O                 | W4            | I/O                 | Y15           | GND                 | AA26          | I/O                 |
| U28           | I/O                 | W5            | I/O                 | Y16           | GND                 | AA27          | I/O                 |
| U29           | NPECL               | W6            | I/O                 | Y17           | GND                 | AA28          | I/O                 |
| U30           | AGND                | W7            | I/O                 | Y18           | GND                 | AA29          | I/O                 |
| U31           | I/O                 | W8            | I/O                 | Y19           | GND                 | AA30          | I/O                 |
| U32           | I/O                 | W9            | I/O                 | Y20           | GND                 | AA31          | I/O                 |
| U33           | GND                 | W10           | I/O                 | Y21           | GND                 | AA32          | I/O                 |
| U34           | GND                 | W11           | I/O                 | Y22           | $V_{DD}$            | AA33          | $V_{DDP}$           |
| V1            | GND                 | W12           | $V_{DDP}$           | Y23           | $V_{DDP}$           | AA34          | $V_{DDP}$           |
| V2            | GND                 | W13           | $V_{DD}$            | Y24           | I/O                 | AB1           | I/O                 |
| V3            | I/O                 | W14           | GND                 | Y25           | I/O                 | AB2           | I/O                 |
| V4            | AVDD                | W15           | GND                 | Y26           | I/O                 | AB3           | I/O                 |
| V5            | GL                  | W16           | GND                 | Y27           | I/O                 | AB4           | I/O                 |
| V6            | PPECL (I/P)         | W17           | GND                 | Y28           | I/O                 | AB5           | I/O                 |
| V7            | I/O                 | W18           | GND                 | Y29           | I/O                 | AB6           | I/O                 |
| V8            | I/O                 | W19           | GND                 | Y30           | I/O                 | AB7           | I/O                 |
| V9            | I/O                 | W20           | GND                 | Y31           | I/O                 | AB8           | I/O                 |

| 1152-Pin F    | BGA                 | 1152-Pin F    | BGA                 | 1152-Pin F    | BGA                 | 1152-Pin      | FBGA                |
|---------------|---------------------|---------------|---------------------|---------------|---------------------|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |
| AB9           | I/O                 | AC20          | $V_{DDP}$           | AD31          | I/O                 | AF8           | I/O                 |
| AB10          | I/O                 | AC21          | $V_{DDP}$           | AD32          | I/O                 | AF9           | $V_{DD}$            |
| AB11          | I/O                 | AC22          | I/O                 | AD33          | I/O                 | AF10          | I/O                 |
| AB12          | I/O                 | AC23          | $V_{DD}$            | AD34          | I/O                 | AF11          | $V_{DDP}$           |
| AB13          | $V_{DD}$            | AC24          | I/O                 | AE1           | $V_{DD}$            | AF12          | I/O                 |
| AB14          | $V_{DD}$            | AC25          | I/O                 | AE2           | NC                  | AF13          | I/O                 |
| AB15          | $V_{DD}$            | AC26          | I/O                 | AE3           | I/O                 | AF14          | I/O                 |
| AB16          | $V_{DD}$            | AC27          | I/O                 | AE4           | I/O                 | AF15          | I/O                 |
| AB17          | $V_{DD}$            | AC28          | I/O                 | AE5           | I/O                 | AF16          | I/O                 |
| AB18          | $V_{DD}$            | AC29          | I/O                 | AE6           | I/O                 | AF17          | I/O                 |
| AB19          | $V_{DD}$            | AC30          | I/O                 | AE7           | I/O                 | AF18          | I/O                 |
| AB20          | $V_{DD}$            | AC31          | I/O                 | AE8           | I/O                 | AF19          | I/O                 |
| AB21          | $V_{DD}$            | AC32          | I/O                 | AE9           | I/O                 | AF20          | I/O                 |
| AB22          | $V_{DD}$            | AC33          | GND                 | AE10          | GND                 | AF21          | I/O                 |
| AB23          | I/O                 | AC34          | GND                 | AE11          | I/O                 | AF22          | I/O                 |
| AB24          | I/O                 | AD1           | I/O                 | AE12          | I/O                 | AF23          | I/O                 |
| AB25          | I/O                 | AD2           | I/O                 | AE13          | I/O                 | AF24          | $V_{DDP}$           |
| AB26          | I/O                 | AD3           | I/O                 | AE14          | I/O                 | AF25          | TCK                 |
| AB27          | I/O                 | AD4           | I/O                 | AE15          | I/O                 | AF26          | $V_{DD}$            |
| AB28          | I/O                 | AD5           | I/O                 | AE16          | I/O                 | AF27          | TRST                |
| AB29          | I/O                 | AD6           | I/O                 | AE17          | I/O                 | AF28          | $V_{DDP}$           |
| AB30          | I/O                 | AD7           | I/O                 | AE18          | I/O                 | AF29          | I/O                 |
| AB31          | I/O                 | AD8           | I/O                 | AE19          | I/O                 | AF30          | I/O                 |
| AB32          | I/O                 | AD9           | $V_{DDP}$           | AE20          | I/O                 | AF31          | I/O                 |
| AB33          | I/O                 | AD10          | I/O                 | AE21          | I/O                 | AF32          | GND                 |
| AB34          | I/O                 | AD11          | $V_{DD}$            | AE22          | I/O                 | AF33          | I/O                 |
| AC1           | GND                 | AD12          | I/O                 | AE23          | I/O                 | AF34          | $V_{DD}$            |
| AC2           | GND                 | AD13          | I/O                 | AE24          | I/O                 | AG1           | $V_{DD}$            |
| AC3           | I/O                 | AD14          | I/O                 | AE25          | GND                 | AG2           | NC                  |
| AC4           | I/O                 | AD15          | I/O                 | AE26          | I/O                 | AG3           | I/O                 |
| AC5           | I/O                 | AD16          | I/O                 | AE27          | I/O                 | AG4           | $V_{DD}$            |
| AC6           | I/O                 | AD17          | I/O                 | AE28          | I/O                 | AG5           | I/O                 |
| AC7           | I/O                 | AD18          | I/O                 | AE29          | I/O                 | AG6           | I/O                 |
| AC8           | I/O                 | AD19          | I/O                 | AE30          | I/O                 | AG7           | I/O                 |
| AC9           | I/O                 | AD20          | I/O                 | AE31          | I/O                 | AG8           | GND                 |
| AC10          | I/O                 | AD21          | I/O                 | AE32          | I/O                 | AG9           | I/O                 |
| AC11          | I/O                 | AD22          | I/O                 | AE33          | NC                  | AG10          | I/O                 |
| AC12          | $V_{DD}$            | AD23          | I/O                 | AE34          | $V_{DD}$            | AG11          | I/O                 |
| AC13          | I/O                 | AD24          | V <sub>DD</sub>     | AF1           | V <sub>DD</sub>     | AG12          | I/O                 |
| AC14          | V <sub>DDP</sub>    | AD25          | I/O                 | AF2           | 1/0                 | AG13          | I/O                 |
| AC15          | V <sub>DDP</sub>    | AD26          | $V_{DDP}$           | AF3           | GND                 | AG14          | I/O                 |
| AC16          | V <sub>DDP</sub>    | AD27          | I/O                 | AF4           | I/O                 | AG15          | I/O                 |
| AC17          | V <sub>DDP</sub>    | AD28          | I/O                 | AF5           | I/O                 | AG16          | I/O                 |
| AC18          | V <sub>DDP</sub>    | AD29          | I/O                 | AF6           | I/O                 | AG17          | I/O                 |
| AC19          | $V_{DDP}$           | AD30          | I/O                 | AF7           | $V_{DDP}$           | AG18          | I/O                 |



### 1152-Pin FBGA

1152-Pin FBGA 1152-Pin FBGA

1152-Pin FBGA

| 152-Pin F     | DGA                 | 1152-Pin F    | Dun                 | 1152-Pin F    | Dua                 | 1152-Pin FBGA |                     |  |
|---------------|---------------------|---------------|---------------------|---------------|---------------------|---------------|---------------------|--|
| Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function | Pin<br>Number | APA1000<br>Function |  |
| AG19          | I/O                 | AH30          | $V_{DDP}$           | AK7           | $V_{DDP}$           | AL18          | I/O                 |  |
| AG20          | I/O                 | AH31          | $V_{PN}$            | AK8           | I/O                 | AL19          | I/O                 |  |
| AG21          | I/O                 | AH32          | GND                 | AK9           | I/O                 | AL20          | I/O                 |  |
| AG22          | I/O                 | AH33          | I/O                 | AK10          | I/O                 | AL21          | I/O                 |  |
| AG23          | I/O                 | AH34          | $V_{DD}$            | AK11          | I/O                 | AL22          | I/O                 |  |
| AG24          | I/O                 | AJ1           | I/O                 | AK12          | I/O                 | AL23          | I/O                 |  |
| AG25          | I/O                 | AJ2           | NC                  | AK13          | I/O                 | AL24          | I/O                 |  |
| AG26          | I/O                 | AJ3           | I/O                 | AK14          | I/O                 | AL25          | I/O                 |  |
| AG27          | GND                 | AJ4           | $V_{DD}$            | AK15          | I/O                 | AL26          | I/O                 |  |
| AG28          | I/O                 | AJ5           | I/O                 | AK16          | I/O                 | AL27          | $V_{DD}$            |  |
| AG29          | I/O                 | AJ6           | GND                 | AK17          | I/O                 | AL28          | I/O                 |  |
| AG30          | I/O                 | AJ7           | I/O                 | AK18          | I/O                 | AL29          | $V_{DD}$            |  |
| AG31          | $V_{DD}$            | AJ8           | I/O                 | AK19          | I/O                 | AL30          | TMS                 |  |
| AG32          | I/O                 | AJ9           | I/O                 | AK20          | I/O                 | AL31          | GND                 |  |
| AG33          | NC                  | AJ10          | I/O                 | AK21          | I/O                 | AL32          | GND                 |  |
| AG34          | $V_{DD}$            | AJ11          | I/O                 | AK22          | I/O                 | AL33          | GND                 |  |
| AH1           | $V_{DD}$            | AJ12          | I/O                 | AK23          | I/O                 | AL34          | GND                 |  |
| AH2           | I/O                 | AJ13          | I/O                 | AK24          | I/O                 | AM1           | GND                 |  |
| AH3           | GND                 | AJ14          | I/O                 | AK25          | I/O                 | AM2           | GND                 |  |
| AH4           | I/O                 | AJ15          | I/O                 | AK26          | I/O                 | AM3           | NC                  |  |
| AH5           | $V_{DDP}$           | AJ16          | I/O                 | AK27          | I/O                 | AM4           | GND                 |  |
| AH6           | I/O                 | AJ17          | I/O                 | AK28          | $V_{DDP}$           | AM5           | GND                 |  |
| AH7           | $V_{DD}$            | AJ18          | I/O                 | AK29          | TDI                 | AM6           | I/O                 |  |
| AH8           | I/O                 | AJ19          | I/O                 | AK30          | $V_{DD}$            | AM7           | GND                 |  |
| AH9           | $V_{DDP}$           | AJ20          | I/O                 | AK31          | V <sub>PN</sub>     | AM8           | I/O                 |  |
| AH10          | I/O                 | AJ21          | I/O                 | AK32          | GND                 | AM9           | GND                 |  |
| AH11          | I/O                 | AJ22          | I/O                 | AK33          | GND                 | AM10          | I/O                 |  |
| AH12          | I/O                 | AJ23          | I/O                 | AK34          | GND                 | AM11          | I/O                 |  |
| AH13          | I/O                 | AJ24          | I/O                 | AL1           | GND                 | AM12          | I/O                 |  |
| AH14          | I/O                 | AJ25          | I/O                 | AL2           | GND                 | AM13          | I/O                 |  |
| AH15          | I/O                 | AJ26          | I/O                 | AL3           | GND                 | AM14          | I/O                 |  |
| AH16          | I/O                 | AJ27          | I/O                 | AL4           | GND                 | AM15          | I/O                 |  |
| AH17          | I/O                 | AJ28          | I/O                 | AL5           | I/O                 | AM16          | I/O                 |  |
| AH18          | I/O                 | AJ29          | GND                 | AL6           | $V_{DD}$            | AM17          | I/O                 |  |
| AH19          | I/O                 | AJ30          | RCK                 | AL7           | I/O                 | AM18          | I/O                 |  |
| AH20          | I/O                 | AJ31          | $V_{DD}$            | AL8           | $V_{DD}$            | AM19          | I/O                 |  |
| AH21          | I/O                 | AJ32          | I/O                 | AL9           | I/O                 | AM20          | I/O                 |  |
| AH22          | I/O                 | AJ33          | NC                  | AL10          | I/O                 | AM21          | I/O                 |  |
| AH23          | I/O                 | AJ34          | NC                  | AL11          | I/O                 | AM22          | I/O                 |  |
| AH24          | I/O                 | AK1           | GND                 | AL12          | I/O                 | AM23          | I/O                 |  |
| AH25          | I/O                 | AK2           | GND                 | AL13          | I/O                 | AM24          | I/O                 |  |
| AH26          | $V_{DDP}$           | AK3           | GND                 | AL14          | I/O                 | AM25          | I/O                 |  |
| AH27          | I/O                 | AK4           | I/O                 | AL15          | I/O                 | AM26          | GND                 |  |
| AH28          | $V_{DD}$            | AK5           | $V_{DD}$            | AL16          | I/O                 | AM27          | I/O                 |  |
| AH29          | TDO                 | AK6           | I/O                 | AL17          | I/O                 | AM28          | GND                 |  |

# 1152-Pin FBGA

# 1152-Pin FBGA

| 1152-Pin      | FBGA                |
|---------------|---------------------|
| Pin<br>Number | APA1000<br>Function |
| AM29          | I/O                 |
| AM30          | GND                 |
| AM31          | GND                 |
| AM32          | NC                  |
| AM33          | GND                 |
| AM34          | GND                 |
| AN1           | NC                  |
| AN2           | NC                  |
| AN3           | GND                 |
| AN4           | GND                 |
| AN5           | GND                 |
| AN6           | NC                  |
| AN7           | I/O                 |
| AN8           | NC                  |
| AN9           | I/O                 |
| AN10          | NC                  |
| AN11          | I/O                 |
| AN12          | GND                 |
| AN13          | I/O                 |
| AN14          | $V_{DDP}$           |
| AN15          | $V_{DDP}$           |
| AN16          | I/O                 |
| AN17          | GND                 |
| AN18          | GND                 |
| AN19          | I/O                 |
| AN20          | $V_{DDP}$           |
| AN21          | $V_{DDP}$           |
| AN22          | I/O                 |
| AN23          | GND                 |
| AN24          | I/O                 |
| AN25          | NC                  |
| AN26          | I/O                 |
| AN27          | NC                  |
| AN28          | I/O                 |
| AN29          | NC                  |
| AN30          | GND                 |
| AN31          | GND                 |
| AN32          | GND                 |
| AN33          | NC                  |
| AN34          | NC                  |
| AP2           | NC                  |
| AP3           | GND                 |
| AP4           | GND                 |
| AP5           | GND                 |
| AP6           | I/O                 |
|               |                     |

| Pin<br>Number | APA1000<br>Function |
|---------------|---------------------|
| AP7           | $V_{DD}$            |
| AP8           | $V_{DD}$            |
| AP9           | $V_{DD}$            |
| AP10          | $V_{DD}$            |
| AP11          | I/O                 |
| AP12          | GND                 |
| AP13          | I/O                 |
| AP14          | $V_{DDP}$           |
| AP15          | $V_{DDP}$           |
| AP16          | I/O                 |
| AP17          | GND                 |
| AP18          | GND                 |
| AP19          | I/O                 |
| AP20          | $V_{DDP}$           |
| AP21          | $V_{DDP}$           |
| AP22          | I/O                 |
| AP23          | GND                 |
| AP24          | I/O                 |
| AP25          | $V_{DD}$            |
| AP26          | $V_{DD}$            |
| AP27          | $V_{DD}$            |
| AP28          | $V_{DD}$            |
| AP29          | I/O                 |
| AP30          | GND                 |
| AP31          | GND                 |
| AP32          | GND                 |
| AP33          | NC                  |



# **List of Changes**

The following table lists critical changes that were made in the current version of the document.

| Previous version | Changes in current version (Advanced v0.7)                                                                              | Page    |
|------------------|-------------------------------------------------------------------------------------------------------------------------|---------|
|                  | The "Features and Benefits" section on page 1 were updated.                                                             | page 1  |
|                  | The "ProASICPLUS Product Profile" table on page 1 was updated.                                                          | page 1  |
|                  | The "Ordering Information" section on page 3 was updated.                                                               | page 3  |
|                  | The "Plastic Device Resources" table on page 3 was updated.                                                             | page 3  |
|                  | The "Product Plan" table on page 4 was updated.                                                                         | page 4  |
|                  | Table 1 on page 10 was updated.                                                                                         | page 10 |
|                  | Figure 12 on page 15 was updated.                                                                                       | page 15 |
|                  | The "Design Environment" section on page 21 was updated.                                                                | page 21 |
|                  | The "Package Thermal Characteristics" table on page 22 was updated.                                                     | page 22 |
|                  | The "Calculating Power Dissipation" section on page 23 was updated.                                                     | page 23 |
|                  | The "Absolute Maximum Ratings*" table on page 24 was updated.                                                           | page 24 |
|                  | The "Programming and Storage and Operating Temperature Limits" table on page 24 was updated.                            | page 24 |
| (Advanced v0.6)  | The "Supply Voltages" table on page 24 was updated.                                                                     | page 24 |
| (                | The "Recommended Operating Conditions" table on page 24 was updated.                                                    | page 24 |
|                  | The "DC Electrical Specifications ( $V_{DDP} = 2.5V \pm 0.2V$ )1" table on page 25 was updated.                         | page 25 |
|                  | The "DC Electrical Specifications ( $V_{DDP} = 3.3V \pm 0.3V$ and VDD 2.5V $\pm 0.2V$ )1" table on page 26 was updated. | page 26 |
|                  | The "Synchronous Write and Read to the Same Location" figure on page 41 was updated.                                    | page 41 |
|                  | The "Asynchronous Write and Synchronous Read to the Same Location" figure on page 42 was updated.                       | page 42 |
|                  | The "Asynchronous FIFO Read" figure on page 47 was updated.                                                             | page 47 |
|                  | The "Pin Description" section on page 53 has been updated.                                                              | page 53 |
|                  | The "Recommended Design Practice for VPN/VPP" section on page 53 is new.                                                | page 53 |
|                  | The "100-Pin TQFP" figure on page 55 is new.                                                                            | page 55 |
|                  | The "484-Pin FBGA" figure on page 90 is new.                                                                            | page 90 |
| Advanced v0.5    | The description for the V <sub>PN</sub> pin has changed.                                                                | page 53 |
|                  | The "Plastic Device Resources" table on page 3 has been updated.                                                        | page 3  |
|                  | Figure 12 and Figure 13 on page 15 have been updated.                                                                   | page 15 |
|                  | The "Tristate Buffer Delays" table on page 29 has been updated.                                                         | page 29 |
| Advanced v0.4    | The "Output Buffer Delays" table on page 30 has been updated.                                                           | page 30 |
| Auvaniceu VU.4   | The "Input Buffer Delays" table on page 31 has been updated.                                                            | page 31 |
|                  | The "Global Input Buffer Delays" table on page 31 has been updated.                                                     | page 31 |
|                  | The "456-Pin PBGA" table on page 66 has been updated.                                                                   | page 66 |
|                  | The "676-FBGA Pin" table on page 98 has been updated.                                                                   | page 98 |

|               | The "ProASIC <sup>PLUS</sup> Product Profile" figure on page 1 has been changed.                                                                                                         | page 1                 |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
|               | The "Plastic Device Resources" figure on page 3 has been updated.                                                                                                                        | page 3                 |
|               | The Supply Voltages table on page 10 has been updated.                                                                                                                                   | page 10                |
|               | WDATA has ben changed to DI, and RDATA has been changed to DO to make them consistent with the signal names found in the <i>Macro Library Guide</i> .                                    |                        |
|               | Figure 13 on page 18 and Figure 14 on page 19 have been updated.                                                                                                                         | page 18<br>and page 19 |
|               | The "Design Environment" figure on page 21 and Figure 18 on page 21 have been updated.                                                                                                   | page 21<br>and page 21 |
|               | The table in the "Package Thermal Characteristics" section on page 22 has been updated.                                                                                                  | page 22                |
|               | The "Calculating Power Dissipation" section on page 23 is new.                                                                                                                           | page 23                |
|               | The "Programming and Storage and Operating Temperature Limits" section on page 24 is new.                                                                                                | page 24                |
|               | The "Supply Voltages" section on page 24 has been updated.                                                                                                                               | page 24                |
| Advanced v0.3 | The "DC Electrical Specifications ( $V_{DDP} = 2.5V \pm 0.2V$ )1" table on page 25 was updated.                                                                                          | page 25                |
|               | The "DC Electrical Specifications ( $V_{DDP} = 3.3V \pm 0.3V$ and VDD 2.5V $\pm 0.2V$ )1" table on page 26 was updated.                                                                  | page 26                |
|               | The "AC Specifications (3.3V PCI Revision 2.2 Operation)" table on page 28 was updated.                                                                                                  | page 28                |
|               | The "Clock Conditioning Circuit" section on page 14 was updated.                                                                                                                         | page 14                |
|               | Figure 12 on page 15 was updated.                                                                                                                                                        | page 15                |
|               | Figure 13 on page 15 is new.                                                                                                                                                             | page 15                |
|               | Tables 5, 6, and 7 from Advanced v0.3 were removed.                                                                                                                                      |                        |
|               | The "Memory Block SRAM Interface Signals" figure on page 18 was updated.                                                                                                                 | page 18                |
|               | The "Memory Block FIFO Interface Signals" figure on page 45 was updated.                                                                                                                 | page 45                |
|               | All pinout tables have been updated, and several packages are new:                                                                                                                       |                        |
|               | 208-Pin PQFP – APA150, APA300, APA450, APA600<br>456-Pin PBGA – APA150, APA300, APA450, APA600<br>144-Pin FBGA – APA150, APA300, APA450<br>256-Pin FBGA – APA150, APA300, APA450, APA600 |                        |
|               | 676-Pin FBGA – APA600                                                                                                                                                                    |                        |
| Advanced v0.1 | Figure 15 on page 20 has been updated                                                                                                                                                    | page 20                |

### **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Web-only." The definition of these categories are as follows:

### **Product Brief**

The product brief is a modified version of an advanced datasheet containing general product information. This brief summarizes specific device and family information for unreleased products.

### **Advanced**

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

### **Unmarked (production)**

This datasheet version contains information that is considered to be final.

### Web-only

Web-only versions have three digits in the version number (example: v2.0.1). A web-only version is posted to provide customers with the latest information, but the version is not printed, because additional updates are expected shortly after posting.

Actel and the Actel logo are registered trademarks of Actel Corporation.

All other trademarks are the property of their owners.



http://www.actel.com

# Actel Europe Ltd.

Maxfli Court, Riverside Way Camberley, Surrey GU15 3YL United Kingdom

**Tel:** +44 (0)1276 401450 **Fax:** +44 (0)1276 401490

# **Actel Corporation**

955 East Arques Avenue Sunnyvale, California 94086 USA

**Tel:** (408) 739-1010 **Fax:** (408) 739-1540

### **Actel Asia-Pacific**

EXOS Ebisu Bldg. 4F 1-24-14 Ebisu Shibuya-ku Tokyo 150 Japan

**Tel:** +81 03-3445-7671 **Fax:** +81 03-3445-7668