# **ICCAD 2016 Contest**

## **Static Timing Analysis**

Chun-Ming Huang and Wei-Chang Tsai 國家晶片系統設計中心 (CIC), Taiwan

### I. Introduction

**STA**(Static Timing Analysis) is an electronic design automation method/technology tool that can report critical paths, each of which is characterized by a transition at each node along the path, when applied to a digital circuit. STA is a method of validating the timing performance of a design by checking all possible paths for timing violations.

As the size and complexity of IC's continue to grow, a large amount of STA time will reduce the efficiency of a VLSI design flow. By employing multi-core computers, a parallel STA may be one of the best ways for achieving greater speed and higher accuracy. How to balance the communication overhead and computation loading among the cores will be the challenge in this case.

## **II. Problem Description**

STA Tools are used by designers to determine whether the timing requirements of a design are met. STA has a well-known false path problem. This contest problem is to design an STA program for combinational logic circuits under a multi-core computing environment. The input of an STA program is a Verilog gate-level netlist whereas the output will be a list of true paths.

Several benchmarks will be given to verify your program. Though a parallel STA is illustrated, you can still use Floating-mode inside your program as long as the correctness of the program is guaranteed.

Note that an STA program is designed only for combinational logic circuits. Don't waste your time optimizing your program for sequential circuits

### III. Goal

The goal is to develop an efficient STA program to find the true paths under a given multi-core computing environment. A so-designed STA program should have the ability to handle Floating-mode in combinational logic circuits. An evaluation set consisting of several benchmarks is provided for verifying your program. A benchmark is a combinational logic circuit in the form of a Verilog gate-level netlist. For each benchmark, your program must find true paths under the predefined slack constraints shown in Table 4-1 and Table 4-2. Run-time spent for each benchmark will be also used for grading your work. You will have a better grade if the run time is less.

## IV. Terminology **Delay Time:** A A[1]M[0]A[0] $\mathbf{C}$ В D B[1] M[1]B[0] logic network 5 A[1]M[0]Α A[0]5 В C 1 B[1] D M[1]B[0] graph model

Fig.1
Graph model for delay through a combinational circuit.

When building the graph of Figure 1, we assume that some standard driver charges or discharges the input's wire load capacitance and a standard capacitive load is attached to each output. To change the value at only one input and

determine how long it takes for the effect to be propagated to a single output. Of course, there must be a path from the selected input to the output. That delay can be found by summing the delays along all the edges and nodes on the path from the input to the output. Assume the node delay (gate delay) is 1ns. In Figure 1, the path from B[0] to M[1] has two edges and one node with a total delay of 6ns. In order to simply this problem, the edge (wire) delay is set to zero. the node (gate) delay is set to 1ns, and all nodes are nand/nor/not logic gate.

#### True Path:



Boolean gates creating true delay path.

The upper input of the NAND gate goes low first in Figure 2, followed by the lower input. Either input going low causes the NAND's output to go high. However, after the upper input has changed, the high-to-low transition of the lower input doesn't affect the gate's output. The path through the upper input is a true path. Even if the false path is longer than any true path, it won't determine the network's combinational delay because the transitions along that path don't cause the primary outputs of a network to change.

### Floating-mode:

A path is true if you can find an input vector that sensitizes the path. i.e. a change of value at an input should propagate through the path to its output. Sensitization is determined using Floating-mode delay, in which all nodes are assumed to be in an unknown state before the application of an input vector.

The sensitization criteria for each gate on a path are as follows:

1. 1. The online signal of our interest is a controlling value, and no side inputs with

controlling values arrived earlier (all side inputs must be non-controlling or later arriving). If one or more than one inputs are controlling value, the output value will keep the same no matter how the other inputs change. Therefore, the controlling value of AND and NAND gates is logic 0 and the controlling value of OR and NOR gates is logic 1. An example for explaining the concepts of controlling values and true path are shown in Figure 3.









Fig.3 Controlling Values pf an AND gate

2. The online signal is a non-controlling value. All other side inputs are non-controlling, and no side input arrives later than the online signal. An example for showing non-controlling values is shown in Figure 4.



Fig.4
Non-controlling value of an AND gate

### Definition of the justification rules for all logic gates:



Note: T means true path, and F means false path.

|   |   | NAN | <b>DZ</b> OR | 2 |   | NAN | <b>D</b> OR |
|---|---|-----|--------------|---|---|-----|-------------|
| a | Ţ | Т   | Т            | a | ļ | Т   | F           |
| b | Ţ | Т   | Т            | b | Ţ | F   | Т           |
|   |   | NAN | <b>D</b> ZOR | 2 |   | NAN | <b>D</b> OR |
|   |   |     |              |   |   |     |             |

| a | Ţ | F | Т | a | Ţ | Т | Т |
|---|---|---|---|---|---|---|---|
| b | ļ | Т | F | b | Ţ | Т | Т |

Table 1-1 The true and false path of a logic gate when inputs arrive simultaneously.

|   |          | NAN | <b>D</b> ZOR | 2 |          | NAN | DOR |
|---|----------|-----|--------------|---|----------|-----|-----|
| a | Ţ        | F   | Т            | a | ļ        | Т   | F   |
| b | t+1      | Т   | F            | b |          | F   | Т   |
|   |          | NAN | <b>D</b> ZOR | 2 |          | NAN | DOR |
| a | Ţ        | F   | Т            | a | ļ        | Т   | F   |
| b | ]<br>t+1 | Т   | F            | b | ]<br>t+1 | F   | Т   |

Table 1-2 The true and false path of a logic gate when input a arrived faster than input b.

|   |     | NAN | <b>D</b> ZOR | 2 |          | NAN | <b>D</b> ZOR |
|---|-----|-----|--------------|---|----------|-----|--------------|
| a |     | Т   | F            | a | ]<br>t+1 | Т   | F            |
| b | Ţ   | F   | Т            | b | Ţ        | F   | Т            |
|   |     | NAN | <b>D</b> ZOR | 2 |          | NAN | <b>D</b> OR  |
| a | t+1 | F   | Т            | a | ]<br>t+1 | F   | Т            |
| b | Ţ   | Т   | F            | b | Ţ        | Т   | F            |

Table 1-3 The true and false path of a logic gate when input b arrived faster than input a.



# V. Input Format

The input files contain a Verilog gate-level netlist and its associated Verilog model.

### 1. Verilog model

Verilog model is a structural model composed of Verilog primitive gates without timing information. The following shows an example.

```
module NAND2(Y, A, B);
input A, B;
output Y;
nand(Y, A, B);
endmodule

module NOR2 (Y, A, B);
output Y;
input A, B;
nor (Y, A, B);
endmodule

module NOT1 (Y, A);
output Y;
input A;
not IO(Y, A);
endmodule
```

Figure 5:An example of Verilog model

# 2. Verilog gate-level netlist

The following shows an example of a network of logic gate.

```
module mul2 ( M, A, B ); output [3:0] M; input [1:0] A; input [1:0] B; wire n1, n2, n3, n5, n6, n7, n8, n9, n10, n11, n12, n13, n14;
```

```
NOT1 U1 (.A(n13), .Y(n1));
  NOT1 U2 (.A(n11), .Y(n2));
  NOT1 U3 (.A(n9), .Y(n3));
  NOT1 U4 (.A(n14), .Y(M[0]));
  NOT1 U5 (.A(B[1]), .Y(n5));
  NOR2 U6 (.A(n6), .B(n7), .Y(M[3]));
 NAND2 U7 (.A(B[1]), .B(B[0]), .Y(n7));
 NAND2 U8 (.A(A[1]), .B(A[0]), .Y(n6));
 NOR2 U9 (.A(n5), .B(n8), .Y(M[2]));
  NAND2 U10 (.A(A[1]), .B(n3), .Y(n8));
  NOR2 U11 (.A(n10), .B(n11), .Y(n9));
  NAND2 U12 (.A(n12), .B(n1), .Y(M[1]));
 NOR2 U13 (.A(n10), .B(n2), .Y(n13));
 NAND2 U14 (.A(n2), .B(n10), .Y(n12));
 NAND2 U15 (.A(B[1]), .B(A[0]), .Y(n10));
 NAND2 U16 (.A(B[0]), .B(A[1]), .Y(n11));
 NAND2 U17 (.A(A[0]), .B(B[0]), .Y(n14));
endmodule
```

Figure 6:An example of Verilog gate-level netlist -2 bits multiplier

### VI. Output Format

The outputs of your program are the true paths packed in a single true path set file for the specific test case. The true path set file is a file listed all true paths, the input vector for justifying the true path, and the results of STA for a specific case. The format of the true path set file must be the same with the example shown in Figure 7 and the result can be verified by the program provided by CIC. Note: the gate and path delay must be an integer number.

```
Header { A True Path Set }

Benchmark { casel }

Path { 1 }

A True Path List {

Pin type Incr Path delay

A[1] (in) 0 0 f
```

```
U16/B (NAND2)
U16/Y (NAND2)
                                         1
                                                    1 r
U2/A (NOT1)
                                         0
                                                    1 r
U2/Y (NOT1)
                                         1
                                                    2 f
U13/B (NOR2)
                                         0
                                                    2 f
U13/Y (NOR2)
                                         1
                                                    3 r
U1/A (NOT1)
                                                    3 r
U1/Y (NOT1)
                                         1
U12/B (NAND2)
                                                   4 f
U12/Y (NAND2)
                                         1
                                                   5 r
                                                   5 r
M[1] (out)
                                         0
-----
Data Required Time 10
Data Arrival Time 5
Slack
                            5
}
Input Vector
 A[0] = 1

A[1] = f

B[0] = 1
 B[1] = 1
  }
Path { 2 }
A True Path List
                                        Incr Path delay
Pin type
                                         0 0 r
A[0] (in)
U17/A (NAND2)
                                         0
                                                   0 r
                                                   1 f
U17/Y (NAND2)
                                         1
                                                   1 f
U4/A (NOT1)
U4/Y (NOT1)
                                         1
                                                   2 r
                                         0
M[0] (out)
                                                   2 r
 Data Required Time 10
Data Arrival Time 2
  Slack
}
Input Vector
 A[0] = r
 A[1] = 1
 B[0] = 1
 B[1] = r
}
Path { 3 }
A True Path List
{
                                 Incr Path delay
Pin type
B[1] (in)
                                         0 0 r
                                         0
U7/A (NAND2)
                                                   0 r
                                         1
                                                   1 f
U7/Y (NAND2)
U6/B (NOR2)
                                         0
                                                   1 f
U6/Y (NOR2)
                                         1
                                                   2 r
M[3] (out)
                                                    2 r
```

```
Data Required Time 10
Data Arrival Time 2

Slack 8
}

{
    A[0] = 1
    A[1] = 1
    B[0] = 1
    B[1] = r
}

....
```

Figure 7:True path set of 2-bit multiplier shown in Figure 6.

#### Header

This block is kept the same as the string "A True Path Set" for all test cases.

#### **Benchmark:**

This block gives the name of the running case.

#### Path:

This block gives a number for indicating that the following true path is the  $n^{th}$  one. The number should be in order.

#### A True Path List:

This block displays a true path and the STA result for the path. The first column is labeled "Pin". The "Pin" column lists the pins of the logic gates in the true path. The order of pins from top to bottom stars from an input port and ends at an output port. The second column lists the types of the gates whose pins are listed in the first column. If a pin is a primary input/output, the types should be the keyword "(in)"/"(out)". For example, in the true path list of path1 in the Figure 7, A[0] is a primary input, so its type is (in). U10/A is an input pin of NAND2 gate U10, so its type is NAND2. Otherwise, the input and output pins of a gate must be listed. The third column lists the incremental delay when a signal propagates through the pin of the gate listed in the first column. The forth column lists delay of a signal propagates from a primary input to the pin of the gate. The last column shows where a signal is rising (denoted by r) or falling (denoted by f) when the signal

propagates through the pin of gate. Data Required Time gives the timing constraint of the case. Data Arrival Time is the delay time that a signal propagates from the primary input to the primary output. Slack is obtained by Data Required Time minus Data Arrival Time.

### **Input Vector:**

This block specifies the input vector for a true path justification. The true path should be justified by the vector.

In the true path set file, you must obey the following rules or you will get no score for the test case:

- 1. The format of the true path set file must be the same as the example shown in Figure 7. Each true path is just one path list and one vector.
- 2. The pin information should be completed including input and output pins of the path.
- 3. Each true path should be listed just once and only one vector for the specific true path. The rising and falling paths are the different paths and should be listed separately as shown in Table 2. For example, the path 1 (rising path) and path 2 (falling path) are the different paths as shown in Figure 7. In other words, you must not list the same rising (falling) path more than once with the same or the different vectors.

## VII. Example

We use the 2-bit multiplier as an example to illustrate briefly the operation of true path detection. First, the gate level netlist shown in Figure 5 and Figure 6 is used to create the schematic of design (as shown in Figure 8). Second, find all paths in this design that their slacks are smaller than the hard constraints defined in Table 4-1 and Table 4-2. In this example the timing constraint is 10ns and the hard slack constraint is 7ns. The wire delay is 0ns and the delay of every gate is 1ns. There are 40 paths in this example, but only 20 paths (path 1 to 20) meet the hard slack constraint as shown in Table 2. Third, remove the paths which didn't meet the hard slack constraint as shown in Table 3. Fourth, pick up a path one by one from the path list to generate input vector by running the true path detection algorithm with floating mode simulation to justify whether the path is true or not. In this example, 18 of the 20 paths are true paths. The format of the true path set was

shown in Figure 7. There are only 3 of 18 true paths shown in Figure 7.

Note: The slack of the paths must meet the slack constraint in Table 4-1 and Table 4-2 or you will get no score in this case.

As the definition of floating mode, we provide an example as shown in Figure 9. In this example, the input pattern and red path is the path 1 in Figure 7. The listed path is a falling path, so the signal in the primary input A[1] is "f". Then the signal passed to the input of the NAND gate U16. The signal passed from U16/B to U16/Y will be inverted. So the signal in U16/Y is "r", and so on. For another example, the last gate of the path 1 is an NOR gate U12. The signal in the input of U12/A is falling "f". Because the U12 is an NAND gate, the signal passed from U12/A to U12/Y will be inverted. Therefore, the signal in U4/Y is "r".



Fig.8 Schematic of example design.



Fig.9
An example for floating mode simulation

| Path# | Slack | Path<br>Type | Path List                                                                                                                                                                                                                                                         |
|-------|-------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 5     | r            | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$                                                           |
| 2     | 5     | f            | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$                                                           |
| 3     | 5     | r            | $ \begin{array}{ c c c c c c }\hline A[1] \rightarrow U16/B \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1] \\\hline \end{array} $ |
| 4     | 5     | f            | $ \begin{array}{c} A[1] \rightarrow U16/B \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1] \end{array} $                            |
| 5     | 5     | r            | $B[1] \rightarrow U15/A \rightarrow U15/Y \rightarrow U11/A \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                                                           |
| 6     | 5     | f            | $ B[1] \rightarrow U15/A \rightarrow U15/Y \rightarrow U11/A \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2] $                                                         |
| 7     | 5     | r            | $ A[0] \rightarrow U15/B \rightarrow U15/Y \rightarrow U11/A \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2] $                                                         |
| 8     | 5     | f            | $ A[0] \rightarrow U15/B \rightarrow U15/Y \rightarrow U11/A \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2] $                                                         |
| 9     | 5     | r            | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U11/B \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                                                           |
| 10    | 5     | f            | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U11/B \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                                                           |
| 11    | 5     | r            |                                                                                                                                                                                                                                                                   |
| 12    | 5     | f            |                                                                                                                                                                                                                                                                   |
| 13    | 6     | r            | $B[0] \to U16/A \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                                                                     |

|    |   |   | ·                                                                                                                                                                     |
|----|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14 | 6 | f | $B[0] \to U16/A \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 15 | 6 | r | $A[1] \to U16/B \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 16 | 6 | f | $A[1] \to U16/B \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 17 | 6 | r | $B[1] \to U15/A \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 18 | 6 | f | $B[1] \to U15/A \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 19 | 6 | r | $A[0] \to U15/B \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 20 | 6 | f | $A[0] \to U15/B \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 21 | 7 | r | $B[1] \rightarrow U15/A \rightarrow U15/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U14/A \rightarrow U14/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$ |
| 22 | 7 | f | $B[1] \to U15/A \to U15/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 23 | 7 | r | $A[0] \to U15/B \to U15/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 24 | 7 | f | $A[0] \to U15/B \to U15/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                         |
| 25 | 8 | r | $A[0] \rightarrow U17/A \rightarrow U17/Y \rightarrow U4/A \rightarrow U4/Y \rightarrow M[0]$                                                                         |
| 26 | 8 | f | $A[0] \rightarrow U17/A \rightarrow U17/Y \rightarrow U4/A \rightarrow U4/Y \rightarrow M[0]$                                                                         |
| 27 | 8 | r | $B[0] \to U17/B \to U17/Y \to U4/A \to U4/Y \to M[0]$                                                                                                                 |
| 28 | 8 | f | $B[0] \to U17/B \to U17/Y \to U4/A \to U4/Y \to M[0]$                                                                                                                 |
| 29 | 8 | r | $B[1] \rightarrow U5/A \rightarrow U5/Y \rightarrow U9/A \rightarrow U9/Y \rightarrow M[2]$                                                                           |
| 30 | 8 | f | $B[1] \rightarrow U5/A \rightarrow U5/Y \rightarrow U9/A \rightarrow U9/Y \rightarrow M[2]$                                                                           |
| 31 | 8 | r | $A[1] \rightarrow U10/A \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                                                                         |
| 32 | 8 | f | $A[1] \rightarrow U10/A \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                                                                         |
| 33 | 8 | r | $A[1] \rightarrow U8/A \rightarrow U8/Y \rightarrow U6/A \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 34 | 8 | f | $A[1] \rightarrow U8/A \rightarrow U8/Y \rightarrow U6/A \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 35 | 8 | r | $A[0] \rightarrow U8/B \rightarrow U8/Y \rightarrow U6/A \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 36 | 8 | f | $A[0] \rightarrow U8/B \rightarrow U8/Y \rightarrow U6/A \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 37 | 8 | r | $B[1] \rightarrow U7/A \rightarrow U7/Y \rightarrow U6/B \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 38 | 8 | f | $B[1] \rightarrow U7/A \rightarrow U7/Y \rightarrow U6/B \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 39 | 8 | r | $B[0] \rightarrow U7/B \rightarrow U7/Y \rightarrow U6/B \rightarrow U6/Y \rightarrow M[3]$                                                                           |
| 40 | 8 | f | $B[0] \rightarrow U7/B \rightarrow U7/Y \rightarrow U6/B \rightarrow U6/Y \rightarrow M[3]$                                                                           |

Table 2: All paths list of example design.

| Path# | Slack | Path<br>Type | Path List                                                                                                                                                                                                                   |
|-------|-------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | 5     | Hr.          | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$                     |
| 2     | 5     | IT I         | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$                     |
| 3     | 5     | ir i         | $A[1] \rightarrow U16/B \rightarrow U16/Y \rightarrow U2/A \rightarrow U2/Y \rightarrow U13/B \rightarrow U13/Y \rightarrow U1/A \rightarrow U1/Y \rightarrow U12/A \rightarrow U12/Y \rightarrow M[1]$                     |
| 4     | 5     | l†           | B[1] $\rightarrow$ U15/A $\rightarrow$ U15/Y $\rightarrow$ U11/A $\rightarrow$ U11/Y $\rightarrow$ U3/A $\rightarrow$ U3/Y $\rightarrow$ U10/B $\rightarrow$ U10/Y $\rightarrow$ U9/B $\rightarrow$ U9/Y $\rightarrow$ M[2] |
| 5     | 5     | lr           | B[1] $\rightarrow$ U15/A $\rightarrow$ U15/Y $\rightarrow$ U11/A $\rightarrow$ U11/Y $\rightarrow$ U3/A $\rightarrow$ U3/Y $\rightarrow$ U10/B $\rightarrow$ U10/Y $\rightarrow$ U9/B $\rightarrow$ U9/Y $\rightarrow$ M[2] |
| 6     | 5     | C            | $B[1] \rightarrow U15/A \rightarrow U15/Y \rightarrow U11/A \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                     |

| П  | П | П | n                                                                                                                                                                                                                           |
|----|---|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7  | 5 | r |                                                                                                                                                                                                                             |
| 8  | 5 | f |                                                                                                                                                                                                                             |
| 9  | 5 | r | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U11/B \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                     |
| 10 | 5 | f | $B[0] \rightarrow U16/A \rightarrow U16/Y \rightarrow U11/B \rightarrow U11/Y \rightarrow U3/A \rightarrow U3/Y \rightarrow U10/B \rightarrow U10/Y \rightarrow U9/B \rightarrow U9/Y \rightarrow M[2]$                     |
| 11 | 6 | r |                                                                                                                                                                                                                             |
| 12 | 5 | f | A[1] $\rightarrow$ U16/B $\rightarrow$ U16/Y $\rightarrow$ U11/B $\rightarrow$ U11/Y $\rightarrow$ U3/A $\rightarrow$ U3/Y $\rightarrow$ U10/B $\rightarrow$ U10/Y $\rightarrow$ U9/B $\rightarrow$ U9/Y $\rightarrow$ M[2] |
| 13 | 6 | r | $B[0] \to U16/A \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 14 | 6 | f | $B[0] \to U16/A \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 15 | 6 | r | $A[1] \to U16/B \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 16 | 6 | f | $A[1] \to U16/B \to U16/Y \to U2/A \to U2/Y \to U14/A \to U14/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 17 | 6 | r | $B[1] \to U15/A \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 18 | 6 | f | $B[1] \to U15/A \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 19 | 6 | r | $A[0] \to U15/B \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |
| 20 | 6 | f | $A[0] \to U15/B \to U15/Y \to U13/A \to U13/Y \to U1/A \to U1/Y \to U12/A \to U12/Y \to M[1]$                                                                                                                               |

Table 3: The paths meet the hard slack constrain.

### **VIII.** Evaluation

A two stages evaluation will be performed for grading in all benchmarks/cases include of public and private benchmarks. The first stage is correctness evaluation. The second stage is performance evaluation. The performance metric is simply the run time. The detailed information of each evaluation is described below.

#### 1. Correctness evaluation

You have to guarantee the correctness of program compiling and running. The procedures for checking the correctness of program compiling are as follows.

- a. Change the current directory to the root directory of your deliverables and check whether a make file (Makefile) and all the provided test case (case1 to case5) exists.
- b. Under command prompt, key in "make sta" and press enter. Your program should be compiled automatically. The compiled executable should be stored in the root directory of your deliverables.

c. Check if the executable exists in the root directory of your deliverables.

Note that no procedures listed above will be modified to let your program be compiled successfully. Be careful preparing your deliverables. Make sure that directory structure, file names, and make file content are properly arranged for the above procedures.

The procedures for checking the correctness of program running are as follows.

- a. Change the current directory to the root directory of your deliverables.
- b. Under command prompt, key in "time run\_sta1" and press enter. "run\_sta1" is a given shell script used for running the public case 1 benchmark. Its content is shown in Figure 10(a).
- c. After finishing the program of the "time run\_sta1", repeat procedure (2) by changing the test cases from 2 to 5.
- d. The command "time" is used for obtaining run-time. When the script is executed successfully, the generated true path set files (including input vectors and true paths) should be stored in the root directory of your deliverables.
- e. Check if the generated true path sets for all 5 public benchmarks/cases exist in the root directory of your deliverables. The name of the true path set files should be case1\_true\_path\_set for case1, case2\_true\_path\_set for case2 and so on.
- f. Check the correctness of the true path set files. Using the program provided by CIC to verify the correctness of the true path set format and the slack constraint. For example, under the command prompt, key in "Verify case1\_true\_path\_set" for case1 true path set verification. Verification results will be reported in the case1.verify.rpt. If you pass the verification, the key word "pass" will be reported in the case1.verify.rpt.
- g. Using the program provided by CIC to justify the true paths listed in the true path set files for all the test cases. For example, under the command prompt, key in "Justify case1\_true\_path\_set" for case1 true paths justification. Justification results will be reported in the case1.justify.rpt.
- h. Change the evaluation set from public set to private set. Repeat above procedures. The private benchmarks/cases will not be released. Note that no procedures listed above will be modified to let your program be executed successfully. Be careful preparing your deliverables. Make sure the directory structure, file names, make file content is properly arranged for the above procedures. If there exists any path listed in the true path list file can not pass the true path justification, you will get no score for this case.

make run\_case1

(a) The content of "run\_sta1" script

make run\_case2

(a) The content of "run\_sta2" script

make run\_case3

(a) The content of "run\_sta3" script

make run\_case4

(a) The content of "run\_sta4" script

make run\_case5

(a) The content of "run\_sta5" script

Figure 10:The content of scripts for all the test cases.

|       | Gate    | Input   | Output  | Timing    | Slack             |
|-------|---------|---------|---------|-----------|-------------------|
|       | Numbers | Numbers | Numbers | Constrati | <b>C</b> onstrain |
| case1 | 1145    | 20      | 20      | 45        | 4                 |
| case2 | 413     | 60      | 26      | 43        | 10                |
| case3 | 95      | 8       | 9       | 31        | 6                 |
| case4 | 276     | 41      | 21      | 45        | 6                 |
| case5 | 127389  | 64      | 32      | 47        | 10                |

Table 4-1: Public Benchmarks.

|  | Gate    | Input   | Output  | Timing    | Slack              |
|--|---------|---------|---------|-----------|--------------------|
|  | Numbers | Numbers | Numbers | Constrati | <b>C</b> tonstrair |
|  |         |         |         |           |                    |

| case1 | N/A | N/A | N/A | N/A | N/A |
|-------|-----|-----|-----|-----|-----|
| case2 | N/A | N/A | N/A | N/A | N/A |
| case3 | N/A | N/A | N/A | N/A | N/A |

Table 4-2: Private Benchmarks

#### 2. Performance evaluation

The performance metric is simply the total run time for all benchmarks/cases include of public and private benchmarks. Run-time is defined as the execution time of the given "run\_sta1" to "run\_sta5" script, which is obtained by UNIX command "time." The performance evaluation is done in Procedure (2) for checking the correctness of program running. You will get a better grade if total run-time is less.

First, we classify the evaluation result into five grades according to the number of test cases whose ture paths are correctly listed. The grades are shown in Table5

| Grade1 | Correctly find the true paths in all benchmarks/cases(include of private and public benchmarks) |
|--------|-------------------------------------------------------------------------------------------------|
| Grade2 | Fail to find all true paths in one benchmark                                                    |
| Grade3 | Fail to find all true paths in two benchmarks                                                   |
| Grade4 | Fail to find all true paths in three benchmarks                                                 |
| Grade5 | Fail to find all true paths in four benchmarks                                                  |

Table 5: Five grades of results evaluation.

Grade1 is better than the Grade2; Grade2 is better than Grade3 and so on.

The formula for evaluating a result is as follows:

N = the number of true paths correctly found

R = CPU run time(in second)

But, basically we will terminate the test if each program runs over 2 hours. If your program runs over 2 hours, you will get no score for this case. The run time will be evaluated from the "time" program.

$$S = \frac{R}{N^3}$$

For all test cases, the S will be normalized to calculate the score.

S will be normalized to get S'.

Total score = sum S' of all benchmarks/cases. (Include of public and private benchmarks)

If the total score is less you will have a better grade.

We use S' to explain the normalization

S' = 
$$\frac{S}{S_{min}}$$
 ( $S_{min}$  is the minimum S of all team in the test case)

Assume there are five teams A, B, C, D and E. Their results are shown in Table 6-1. The case1 to case5 are public benchmarks and case6 to case7 are private benchmarks. The results of the score normalization are as shown in Table 6-2.

| Team | Rusults           |       | Public | Bench | Private Benchmarks |       |       |       |
|------|-------------------|-------|--------|-------|--------------------|-------|-------|-------|
|      |                   | case1 | case2  | case3 | case4              | case5 | case1 | case2 |
| A    | True paths number | 100   | 70     | 60    | 80                 | 40    | 80    | 50    |
|      | Run-time(s)       | 180   | 120    | 150   | 90                 | 70    | 60    | 90    |
| В    | True paths number | 115   | 40     | 80    | 55                 | 90    | 75    | 60    |
|      | Run-time(s)       | 200   | 90     | 170   | 120                | 180   | 100   | 110   |
| С    | True paths number | 0     | 40     | 0     | 0                  | 50    | 0     | 0     |
|      | Run-time(s)       |       | 60     |       |                    | 60    |       |       |
| D    | True paths number | 0     | 55     | 60    | 65                 | 70    | 50    | 40    |
|      | Run-time(s)       |       | 200    | 250   | 180                | 300   | 200   | 180   |
| Е    | True paths number | 120   | 0      | 50    | 75                 | 60    | 0     | 60    |
|      | Run-time(s)       | 90    |        | 120   | 80                 | 60    |       | 90    |

Table 6-1 Number of true paths and run-time

|                   |       |    | A       | В       | С       | D       | Е       |
|-------------------|-------|----|---------|---------|---------|---------|---------|
|                   | 00001 | S  | 0.00018 | 0.00013 | N/A     | N/A     | 0.00005 |
|                   | case1 | S' | 3.60000 | 2.60000 | N/A     | N/A     | 1       |
|                   |       | S  | 0.00035 | 0.00140 | 0.00094 | 0.00120 | N/A     |
|                   | case2 | S' | 1       | 4       | 2.68571 | 3.42857 | N/A     |
| Public Benchmarks |       | S  | 0.00069 | 0.00033 | N/A     | 0.00116 | 0.00096 |

| II I                   | 1 1   |    |         |         |         |         |         |
|------------------------|-------|----|---------|---------|---------|---------|---------|
|                        | case3 | S' | 2.09090 | 1       | N/A     | 3.51515 | 2.90909 |
|                        | case4 |    | 0.00018 | 0.00072 | N/A     | 0.00066 | 0.00019 |
|                        |       | S' | 1       | 4       | N/A     | 3.66667 | 1.05556 |
|                        | ancoF | S  | 0.00109 | 0.00025 | 0.00048 | 0.00088 | 0.00028 |
|                        | case5 |    | 4.36000 | 1       | 1.92000 | 3.52000 | 1.12000 |
|                        | case1 | S  | 0.00012 | 0.00024 | N/A     | 0.00160 | N/A     |
| Private Benchmarks     | casei | S' | 1       | 2       | N/A     | 13.3333 | N/A     |
| Filvate belicilitatiks | case2 | S' | 0.00072 | 0.00051 | N/A     | 0.00281 | 0.00042 |
|                        | casez | S' | 1.71429 | 1.21429 | N/A     | 6.69048 | 1       |

Table 6-2 The results of the score normalization.

Team A and B are Grade1, D is Grade2, E is Grade3 and C is Grade6.

Total score A = 3.60000 + 1 + 2.09090 + 1 + 4.36000 + 1 + 1.71429 = 10.40519

Total score B = 15.81429

Total score C = 4.60571

Total score D = 34.15417

Total score E = 7.08465

The first place is Team A; the second place is Team B; the third place is Team D; the fourth place is Team E and last place is Team C.

### IX. TestCase

- <u>驗證方法說明文件</u>
- <u>ProblemD\_program</u>
- Case1

## X. Reference

### Verilog Parser

Icarus is a free Verilog simulation and synthesis tool. The source codes are available at <a href="http://icarus.com/eda/verilog">http://icarus.com/eda/verilog</a>

VBS is another free Verilog behavioral simulator. The source codes are

### available at <a href="http://www.geda.seul.org/index.html">http://www.geda.seul.org/index.html</a>

Verilog Format

IEEE std 1364-1995

http://ieeexplore.ieee.org/stamp/stamp.jsp? tp=&arnumber=803556&isnumber=12005&tag=1

# XXI. Appendix

The following procedure is used to the verification and justification program.

1. Change the work directory

Decompress the file ProblemD\_case.tar. There is one directory in your root directory, PD\_case. Under it, there are five directories, case1, case2, case3, case4 and case5. Under these directories, there are four directories, input, output, tmp and true\_path directories.

2. Check the correctness of the true path set files

For example, if the user would check test case1. Please put path set files, case1\_true\_path\_set in true\_path directory. Under the true\_path of case1 directory, key in "Verify case1\_true\_path\_set" for case1 true path set verification. Verification results will be reported in the case1.verify.rpt in output of case1 directory. If you pass the verification, the key word "pass" will be reported in the case1.verify.rpt.

3. Justify the true paths

Using the program provided by CIC to justify the true paths listed in the true path set files for all the test cases. In the true\_path of case1 directory, under the command prompt, key in "Justify case1\_true\_path\_set" for case1 true paths justification. Justification results will be reported in the case1.justify.rpt in output of case1 directory.

### XII. FAQ

- 1. 請問controlling value signal的圖形是否有誤,怕與我認知的有所不同。
  Controlling value 訊號的圖形應該沒有問題,圖3: 當AND gate上方輸入訊號於時間T變成 邏輯0(controlling value)時,因輸出會延遲一個單位時間,於T+1轉換成邏輯0,AND gate 下方輸入訊號於T+1 變化,因為AND gate 上方輸入已經是controlling value,故下方輸入變化並不會影響輸出的邏輯值。故Ture Path 是上方輸入的路徑。而圖4,則說明當 AND gate上方輸入訊號不是controlling value,也就是邏輯1時,如果造成輸出訊號有變動時,Ture path 的認定方式。
- 2. 想請問測資當中會不會有某個gate是兩個input以上?例如:input A,B,C; output Y;

題目中所使用的邏輯閘範圍就如圖5所列的, NAND2, NOR2 都是2個輸入邏輯。

- 3. 請問他的input A,B會有C和D之類的出現嗎? 邏輯閘為NAND2, NOR2, NOT1,其中NAND2與NOR2都是兩個輸入的邏輯閘,不會有C, D,...等的輸入。
- 4. input A,B是只有各2 bits還是要考慮2 bits以上的測資? 為了簡化題目,輸入都是scalar net,沒有 bus 等多個位元的測資,所以不需考慮兩個位元的net。
- 5. 請問他的Benchmarks 會提供嗎?還有他的Gate numbers 最大會到多少測資將會提供,gate count 最大為127389,如表4-1所示。
- 6. 他的Gate命名規則會按照順序U1,U2,U3.....還是會不規則命名U5,U100,U60....(同樣的WIRE 命名n1,n2....也是如此?)

gate 與net 的命名將會不規則命名,沒有照順序。

- 7. private Benchmarks 是指不提供Benchmarks裡頭的測資訊息,那麼Timing Constraint無法透過運算得出要怎麼得知?還是private Benchmarks只是對於隱藏,但仍有固定數字提供給程式讀取呢?
  - timing constraint 與slack constraint 建議以參數機制由程式讀取,以產生於不公開的 benchmark中符合slack constraint 的True path。
- 8. 在計算slack的時候timing constratint可以透過讀caseX.sdc這個檔案中的set\_max\_delay 得知,那slack constraint是要自己設定還是有其他地方可以得到呢? (因為hidden test bench並沒有在網頁的題目上給這幾個參數)
  - 建議以參數傳遞方式將這兩個值傳進程式,並將值設於Makefile 中,以方便驗證單位修改參數來執行隱藏的測資。
- 9. 我們發現在每個case中的cadcontest.v這個檔案都是相同的,是否可以為了節省時間直接在程式中設定只有題目上寫會出現的NAND,NOR,NOT這三種gate,而不去讀取cadcontest.v 這個檔案呢? 或是在hidden test bench裡面會出現上述三種gate以外的其他gate所以有讀取cadcontest.v並判斷gate種類的必要性?
  - 雖然隱藏的測資中cadcontest.v、邏輯閘與延遲都是固定與相同的,但是實際使用時,這些檔案會不同,延遲也會不同,為了符合實際的使用情境,請以讀取cadcontest.v這個檔案的方式,而非於程式中寫死。
- 10. 請問你們的Input的格式會有不同規格輸入嗎? Ex: NAND2 U7 (.A(n4),.B(n8),.Y(n5))

NAND2 U7 (n5,n4,n8)

NAND2 U7 (.B(n8),.Y(n5),.A(n4))

是一樣的意思,但格式卻不同。

呼叫標準元件庫之接線皆採用的是"name association"方式,不會有"positional association"方式,所以,只要採用name association 方式,不同順序都可以接受,如下範例:

NAND2 U7 (.A(n4),.B(n8), .Y(n5))

NAND2 U8 (.B(n8),.Y(n5),.A(n4))

NAND2 U9 (.Y(n5), .A(n4),.B(n8))

NAND2 U10 (.A(n4), .Y(n5), .B(n8))

.....

11. Input File的寫法中NAND2 U7 (.A(n4),.B(n8), .Y(n5))裡頭的.Y(n5)可以擺在中間,前面而不一定是擺在末端嗎?

是的,用名字連接,順序變化,連接方式還是不變,所以位置可以任意調整。

12. NAND2 U7 (.A(n4),.B(n8),.Y(n5))是你們給的測資,所以此測資裡頭的東西也會對調嗎?.Y(n5)可能會放到第二位而.B(n8)可能會放到第三位嗎?

是的,我們會於隱藏的測資中加上不同順序的連接方式來測試。

- 13. According to the testbench, the inputs will be set to floating ,so what's the difference between rising and one since they both change from floating to one.

  The input signal is rising or set to one is the same because the initial value is unknown(floating). The rising signal is used to identify the input port of the path.
- 14. Int time analysis we must know the change of input from high to low or low to high to choose the delay of the gate. However, we only know one of the inputs in a single path as it passes through gate it might probably change. How can we deal with this problem?

The path is true path or not is decided by the signal value of all inputs at the same time. Therefore, the value and timing information are needed to be kept for the timing analysis. You cannot analysis just one input.

15. I would like to ask if we could use commercial SAT solvers for the CAD contest problem D?

It's unfair when you use any commercial EDA tool to solve this problem. Therefore, you cannot use any commercial SAT solver in this contest.

16. 請問關於工作站所提供的編譯器版本以及記憶體容量的配置有什麼樣的限制嗎? CPU: 4core、Ram: 64G、g++ Version: 4.85